slc90e66.c 6.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267
  1. /*
  2. * linux/drivers/ide/pci/slc90e66.c Version 0.11 September 11, 2002
  3. *
  4. * Copyright (C) 2000-2002 Andre Hedrick <andre@linux-ide.org>
  5. *
  6. * This a look-a-like variation of the ICH0 PIIX4 Ultra-66,
  7. * but this keeps the ISA-Bridge and slots alive.
  8. *
  9. */
  10. #include <linux/types.h>
  11. #include <linux/module.h>
  12. #include <linux/kernel.h>
  13. #include <linux/ioport.h>
  14. #include <linux/pci.h>
  15. #include <linux/hdreg.h>
  16. #include <linux/ide.h>
  17. #include <linux/delay.h>
  18. #include <linux/init.h>
  19. #include <asm/io.h>
  20. static u8 slc90e66_ratemask (ide_drive_t *drive)
  21. {
  22. u8 mode = 2;
  23. if (!eighty_ninty_three(drive))
  24. mode = min(mode, (u8)1);
  25. return mode;
  26. }
  27. static u8 slc90e66_dma_2_pio (u8 xfer_rate) {
  28. switch(xfer_rate) {
  29. case XFER_UDMA_4:
  30. case XFER_UDMA_3:
  31. case XFER_UDMA_2:
  32. case XFER_UDMA_1:
  33. case XFER_UDMA_0:
  34. case XFER_MW_DMA_2:
  35. case XFER_PIO_4:
  36. return 4;
  37. case XFER_MW_DMA_1:
  38. case XFER_PIO_3:
  39. return 3;
  40. case XFER_SW_DMA_2:
  41. case XFER_PIO_2:
  42. return 2;
  43. case XFER_MW_DMA_0:
  44. case XFER_SW_DMA_1:
  45. case XFER_SW_DMA_0:
  46. case XFER_PIO_1:
  47. case XFER_PIO_0:
  48. case XFER_PIO_SLOW:
  49. default:
  50. return 0;
  51. }
  52. }
  53. /*
  54. * Based on settings done by AMI BIOS
  55. * (might be useful if drive is not registered in CMOS for any reason).
  56. */
  57. static void slc90e66_tune_drive (ide_drive_t *drive, u8 pio)
  58. {
  59. ide_hwif_t *hwif = HWIF(drive);
  60. struct pci_dev *dev = hwif->pci_dev;
  61. int is_slave = (&hwif->drives[1] == drive);
  62. int master_port = hwif->channel ? 0x42 : 0x40;
  63. int slave_port = 0x44;
  64. unsigned long flags;
  65. u16 master_data;
  66. u8 slave_data;
  67. /* ISP RTC */
  68. static const u8 timings[][2]= {
  69. { 0, 0 },
  70. { 0, 0 },
  71. { 1, 0 },
  72. { 2, 1 },
  73. { 2, 3 }, };
  74. pio = ide_get_best_pio_mode(drive, pio, 5, NULL);
  75. spin_lock_irqsave(&ide_lock, flags);
  76. pci_read_config_word(dev, master_port, &master_data);
  77. if (is_slave) {
  78. master_data = master_data | 0x4000;
  79. if (pio > 1)
  80. /* enable PPE, IE and TIME */
  81. master_data = master_data | 0x0070;
  82. pci_read_config_byte(dev, slave_port, &slave_data);
  83. slave_data = slave_data & (hwif->channel ? 0x0f : 0xf0);
  84. slave_data = slave_data | (((timings[pio][0] << 2) | timings[pio][1]) << (hwif->channel ? 4 : 0));
  85. } else {
  86. master_data = master_data & 0xccf8;
  87. if (pio > 1)
  88. /* enable PPE, IE and TIME */
  89. master_data = master_data | 0x0007;
  90. master_data = master_data | (timings[pio][0] << 12) | (timings[pio][1] << 8);
  91. }
  92. pci_write_config_word(dev, master_port, master_data);
  93. if (is_slave)
  94. pci_write_config_byte(dev, slave_port, slave_data);
  95. spin_unlock_irqrestore(&ide_lock, flags);
  96. }
  97. static int slc90e66_tune_chipset (ide_drive_t *drive, u8 xferspeed)
  98. {
  99. ide_hwif_t *hwif = HWIF(drive);
  100. struct pci_dev *dev = hwif->pci_dev;
  101. u8 maslave = hwif->channel ? 0x42 : 0x40;
  102. u8 speed = ide_rate_filter(slc90e66_ratemask(drive), xferspeed);
  103. int sitre = 0, a_speed = 7 << (drive->dn * 4);
  104. int u_speed = 0, u_flag = 1 << drive->dn;
  105. u16 reg4042, reg44, reg48, reg4a;
  106. pci_read_config_word(dev, maslave, &reg4042);
  107. sitre = (reg4042 & 0x4000) ? 1 : 0;
  108. pci_read_config_word(dev, 0x44, &reg44);
  109. pci_read_config_word(dev, 0x48, &reg48);
  110. pci_read_config_word(dev, 0x4a, &reg4a);
  111. switch(speed) {
  112. case XFER_UDMA_4: u_speed = 4 << (drive->dn * 4); break;
  113. case XFER_UDMA_3: u_speed = 3 << (drive->dn * 4); break;
  114. case XFER_UDMA_2: u_speed = 2 << (drive->dn * 4); break;
  115. case XFER_UDMA_1: u_speed = 1 << (drive->dn * 4); break;
  116. case XFER_UDMA_0: u_speed = 0 << (drive->dn * 4); break;
  117. case XFER_MW_DMA_2:
  118. case XFER_MW_DMA_1:
  119. case XFER_SW_DMA_2: break;
  120. case XFER_PIO_4:
  121. case XFER_PIO_3:
  122. case XFER_PIO_2:
  123. case XFER_PIO_0: break;
  124. default: return -1;
  125. }
  126. if (speed >= XFER_UDMA_0) {
  127. if (!(reg48 & u_flag))
  128. pci_write_config_word(dev, 0x48, reg48|u_flag);
  129. /* FIXME: (reg4a & a_speed) ? */
  130. if ((reg4a & u_speed) != u_speed) {
  131. pci_write_config_word(dev, 0x4a, reg4a & ~a_speed);
  132. pci_read_config_word(dev, 0x4a, &reg4a);
  133. pci_write_config_word(dev, 0x4a, reg4a|u_speed);
  134. }
  135. } else {
  136. if (reg48 & u_flag)
  137. pci_write_config_word(dev, 0x48, reg48 & ~u_flag);
  138. if (reg4a & a_speed)
  139. pci_write_config_word(dev, 0x4a, reg4a & ~a_speed);
  140. }
  141. slc90e66_tune_drive(drive, slc90e66_dma_2_pio(speed));
  142. return (ide_config_drive_speed(drive, speed));
  143. }
  144. static int slc90e66_config_drive_for_dma (ide_drive_t *drive)
  145. {
  146. u8 speed = ide_dma_speed(drive, slc90e66_ratemask(drive));
  147. if (!(speed)) {
  148. u8 tspeed = ide_get_best_pio_mode(drive, 255, 5, NULL);
  149. speed = slc90e66_dma_2_pio(XFER_PIO_0 + tspeed);
  150. }
  151. (void) slc90e66_tune_chipset(drive, speed);
  152. return ide_dma_enable(drive);
  153. }
  154. static int slc90e66_config_drive_xfer_rate (ide_drive_t *drive)
  155. {
  156. ide_hwif_t *hwif = HWIF(drive);
  157. struct hd_driveid *id = drive->id;
  158. drive->init_speed = 0;
  159. if (id && (id->capability & 1) && drive->autodma) {
  160. if (ide_use_dma(drive)) {
  161. if (slc90e66_config_drive_for_dma(drive))
  162. return hwif->ide_dma_on(drive);
  163. }
  164. goto fast_ata_pio;
  165. } else if ((id->capability & 8) || (id->field_valid & 2)) {
  166. fast_ata_pio:
  167. hwif->tuneproc(drive, 5);
  168. return hwif->ide_dma_off_quietly(drive);
  169. }
  170. /* IORDY not supported */
  171. return 0;
  172. }
  173. static void __devinit init_hwif_slc90e66 (ide_hwif_t *hwif)
  174. {
  175. u8 reg47 = 0;
  176. u8 mask = hwif->channel ? 0x01 : 0x02; /* bit0:Primary */
  177. hwif->autodma = 0;
  178. if (!hwif->irq)
  179. hwif->irq = hwif->channel ? 15 : 14;
  180. hwif->speedproc = &slc90e66_tune_chipset;
  181. hwif->tuneproc = &slc90e66_tune_drive;
  182. pci_read_config_byte(hwif->pci_dev, 0x47, &reg47);
  183. if (!hwif->dma_base) {
  184. hwif->drives[0].autotune = 1;
  185. hwif->drives[1].autotune = 1;
  186. return;
  187. }
  188. hwif->atapi_dma = 1;
  189. hwif->ultra_mask = 0x1f;
  190. hwif->mwdma_mask = 0x07;
  191. hwif->swdma_mask = 0x07;
  192. if (!(hwif->udma_four))
  193. /* bit[0(1)]: 0:80, 1:40 */
  194. hwif->udma_four = (reg47 & mask) ? 0 : 1;
  195. hwif->ide_dma_check = &slc90e66_config_drive_xfer_rate;
  196. if (!noautodma)
  197. hwif->autodma = 1;
  198. hwif->drives[0].autodma = hwif->autodma;
  199. hwif->drives[1].autodma = hwif->autodma;
  200. }
  201. static ide_pci_device_t slc90e66_chipset __devinitdata = {
  202. .name = "SLC90E66",
  203. .init_hwif = init_hwif_slc90e66,
  204. .channels = 2,
  205. .autodma = AUTODMA,
  206. .enablebits = {{0x41,0x80,0x80}, {0x43,0x80,0x80}},
  207. .bootable = ON_BOARD,
  208. };
  209. static int __devinit slc90e66_init_one(struct pci_dev *dev, const struct pci_device_id *id)
  210. {
  211. return ide_setup_pci_device(dev, &slc90e66_chipset);
  212. }
  213. static struct pci_device_id slc90e66_pci_tbl[] = {
  214. { PCI_DEVICE(PCI_VENDOR_ID_EFAR, PCI_DEVICE_ID_EFAR_SLC90E66_1), 0},
  215. { 0, },
  216. };
  217. MODULE_DEVICE_TABLE(pci, slc90e66_pci_tbl);
  218. static struct pci_driver driver = {
  219. .name = "SLC90e66_IDE",
  220. .id_table = slc90e66_pci_tbl,
  221. .probe = slc90e66_init_one,
  222. };
  223. static int slc90e66_ide_init(void)
  224. {
  225. return ide_pci_register_driver(&driver);
  226. }
  227. module_init(slc90e66_ide_init);
  228. MODULE_AUTHOR("Andre Hedrick");
  229. MODULE_DESCRIPTION("PCI driver module for SLC90E66 IDE");
  230. MODULE_LICENSE("GPL");