i2c-mv64xxx.c 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598
  1. /*
  2. * Driver for the i2c controller on the Marvell line of host bridges for MIPS
  3. * and PPC (e.g, gt642[46]0, mv643[46]0, mv644[46]0).
  4. *
  5. * Author: Mark A. Greer <mgreer@mvista.com>
  6. *
  7. * 2005 (c) MontaVista, Software, Inc. This file is licensed under
  8. * the terms of the GNU General Public License version 2. This program
  9. * is licensed "as is" without any warranty of any kind, whether express
  10. * or implied.
  11. */
  12. #include <linux/kernel.h>
  13. #include <linux/module.h>
  14. #include <linux/spinlock.h>
  15. #include <linux/i2c.h>
  16. #include <linux/interrupt.h>
  17. #include <linux/mv643xx.h>
  18. #include <linux/platform_device.h>
  19. #include <asm/io.h>
  20. /* Register defines */
  21. #define MV64XXX_I2C_REG_SLAVE_ADDR 0x00
  22. #define MV64XXX_I2C_REG_DATA 0x04
  23. #define MV64XXX_I2C_REG_CONTROL 0x08
  24. #define MV64XXX_I2C_REG_STATUS 0x0c
  25. #define MV64XXX_I2C_REG_BAUD 0x0c
  26. #define MV64XXX_I2C_REG_EXT_SLAVE_ADDR 0x10
  27. #define MV64XXX_I2C_REG_SOFT_RESET 0x1c
  28. #define MV64XXX_I2C_REG_CONTROL_ACK 0x00000004
  29. #define MV64XXX_I2C_REG_CONTROL_IFLG 0x00000008
  30. #define MV64XXX_I2C_REG_CONTROL_STOP 0x00000010
  31. #define MV64XXX_I2C_REG_CONTROL_START 0x00000020
  32. #define MV64XXX_I2C_REG_CONTROL_TWSIEN 0x00000040
  33. #define MV64XXX_I2C_REG_CONTROL_INTEN 0x00000080
  34. /* Ctlr status values */
  35. #define MV64XXX_I2C_STATUS_BUS_ERR 0x00
  36. #define MV64XXX_I2C_STATUS_MAST_START 0x08
  37. #define MV64XXX_I2C_STATUS_MAST_REPEAT_START 0x10
  38. #define MV64XXX_I2C_STATUS_MAST_WR_ADDR_ACK 0x18
  39. #define MV64XXX_I2C_STATUS_MAST_WR_ADDR_NO_ACK 0x20
  40. #define MV64XXX_I2C_STATUS_MAST_WR_ACK 0x28
  41. #define MV64XXX_I2C_STATUS_MAST_WR_NO_ACK 0x30
  42. #define MV64XXX_I2C_STATUS_MAST_LOST_ARB 0x38
  43. #define MV64XXX_I2C_STATUS_MAST_RD_ADDR_ACK 0x40
  44. #define MV64XXX_I2C_STATUS_MAST_RD_ADDR_NO_ACK 0x48
  45. #define MV64XXX_I2C_STATUS_MAST_RD_DATA_ACK 0x50
  46. #define MV64XXX_I2C_STATUS_MAST_RD_DATA_NO_ACK 0x58
  47. #define MV64XXX_I2C_STATUS_MAST_WR_ADDR_2_ACK 0xd0
  48. #define MV64XXX_I2C_STATUS_MAST_WR_ADDR_2_NO_ACK 0xd8
  49. #define MV64XXX_I2C_STATUS_MAST_RD_ADDR_2_ACK 0xe0
  50. #define MV64XXX_I2C_STATUS_MAST_RD_ADDR_2_NO_ACK 0xe8
  51. #define MV64XXX_I2C_STATUS_NO_STATUS 0xf8
  52. /* Driver states */
  53. enum {
  54. MV64XXX_I2C_STATE_INVALID,
  55. MV64XXX_I2C_STATE_IDLE,
  56. MV64XXX_I2C_STATE_WAITING_FOR_START_COND,
  57. MV64XXX_I2C_STATE_WAITING_FOR_ADDR_1_ACK,
  58. MV64XXX_I2C_STATE_WAITING_FOR_ADDR_2_ACK,
  59. MV64XXX_I2C_STATE_WAITING_FOR_SLAVE_ACK,
  60. MV64XXX_I2C_STATE_WAITING_FOR_SLAVE_DATA,
  61. };
  62. /* Driver actions */
  63. enum {
  64. MV64XXX_I2C_ACTION_INVALID,
  65. MV64XXX_I2C_ACTION_CONTINUE,
  66. MV64XXX_I2C_ACTION_SEND_START,
  67. MV64XXX_I2C_ACTION_SEND_ADDR_1,
  68. MV64XXX_I2C_ACTION_SEND_ADDR_2,
  69. MV64XXX_I2C_ACTION_SEND_DATA,
  70. MV64XXX_I2C_ACTION_RCV_DATA,
  71. MV64XXX_I2C_ACTION_RCV_DATA_STOP,
  72. MV64XXX_I2C_ACTION_SEND_STOP,
  73. };
  74. struct mv64xxx_i2c_data {
  75. int irq;
  76. u32 state;
  77. u32 action;
  78. u32 aborting;
  79. u32 cntl_bits;
  80. void __iomem *reg_base;
  81. u32 reg_base_p;
  82. u32 addr1;
  83. u32 addr2;
  84. u32 bytes_left;
  85. u32 byte_posn;
  86. u32 block;
  87. int rc;
  88. u32 freq_m;
  89. u32 freq_n;
  90. wait_queue_head_t waitq;
  91. spinlock_t lock;
  92. struct i2c_msg *msg;
  93. struct i2c_adapter adapter;
  94. };
  95. /*
  96. *****************************************************************************
  97. *
  98. * Finite State Machine & Interrupt Routines
  99. *
  100. *****************************************************************************
  101. */
  102. static void
  103. mv64xxx_i2c_fsm(struct mv64xxx_i2c_data *drv_data, u32 status)
  104. {
  105. /*
  106. * If state is idle, then this is likely the remnants of an old
  107. * operation that driver has given up on or the user has killed.
  108. * If so, issue the stop condition and go to idle.
  109. */
  110. if (drv_data->state == MV64XXX_I2C_STATE_IDLE) {
  111. drv_data->action = MV64XXX_I2C_ACTION_SEND_STOP;
  112. return;
  113. }
  114. /* The status from the ctlr [mostly] tells us what to do next */
  115. switch (status) {
  116. /* Start condition interrupt */
  117. case MV64XXX_I2C_STATUS_MAST_START: /* 0x08 */
  118. case MV64XXX_I2C_STATUS_MAST_REPEAT_START: /* 0x10 */
  119. drv_data->action = MV64XXX_I2C_ACTION_SEND_ADDR_1;
  120. drv_data->state = MV64XXX_I2C_STATE_WAITING_FOR_ADDR_1_ACK;
  121. break;
  122. /* Performing a write */
  123. case MV64XXX_I2C_STATUS_MAST_WR_ADDR_ACK: /* 0x18 */
  124. if (drv_data->msg->flags & I2C_M_TEN) {
  125. drv_data->action = MV64XXX_I2C_ACTION_SEND_ADDR_2;
  126. drv_data->state =
  127. MV64XXX_I2C_STATE_WAITING_FOR_ADDR_2_ACK;
  128. break;
  129. }
  130. /* FALLTHRU */
  131. case MV64XXX_I2C_STATUS_MAST_WR_ADDR_2_ACK: /* 0xd0 */
  132. case MV64XXX_I2C_STATUS_MAST_WR_ACK: /* 0x28 */
  133. if ((drv_data->bytes_left == 0)
  134. || (drv_data->aborting
  135. && (drv_data->byte_posn != 0))) {
  136. drv_data->action = MV64XXX_I2C_ACTION_SEND_STOP;
  137. drv_data->state = MV64XXX_I2C_STATE_IDLE;
  138. } else {
  139. drv_data->action = MV64XXX_I2C_ACTION_SEND_DATA;
  140. drv_data->state =
  141. MV64XXX_I2C_STATE_WAITING_FOR_SLAVE_ACK;
  142. drv_data->bytes_left--;
  143. }
  144. break;
  145. /* Performing a read */
  146. case MV64XXX_I2C_STATUS_MAST_RD_ADDR_ACK: /* 40 */
  147. if (drv_data->msg->flags & I2C_M_TEN) {
  148. drv_data->action = MV64XXX_I2C_ACTION_SEND_ADDR_2;
  149. drv_data->state =
  150. MV64XXX_I2C_STATE_WAITING_FOR_ADDR_2_ACK;
  151. break;
  152. }
  153. /* FALLTHRU */
  154. case MV64XXX_I2C_STATUS_MAST_RD_ADDR_2_ACK: /* 0xe0 */
  155. if (drv_data->bytes_left == 0) {
  156. drv_data->action = MV64XXX_I2C_ACTION_SEND_STOP;
  157. drv_data->state = MV64XXX_I2C_STATE_IDLE;
  158. break;
  159. }
  160. /* FALLTHRU */
  161. case MV64XXX_I2C_STATUS_MAST_RD_DATA_ACK: /* 0x50 */
  162. if (status != MV64XXX_I2C_STATUS_MAST_RD_DATA_ACK)
  163. drv_data->action = MV64XXX_I2C_ACTION_CONTINUE;
  164. else {
  165. drv_data->action = MV64XXX_I2C_ACTION_RCV_DATA;
  166. drv_data->bytes_left--;
  167. }
  168. drv_data->state = MV64XXX_I2C_STATE_WAITING_FOR_SLAVE_DATA;
  169. if ((drv_data->bytes_left == 1) || drv_data->aborting)
  170. drv_data->cntl_bits &= ~MV64XXX_I2C_REG_CONTROL_ACK;
  171. break;
  172. case MV64XXX_I2C_STATUS_MAST_RD_DATA_NO_ACK: /* 0x58 */
  173. drv_data->action = MV64XXX_I2C_ACTION_RCV_DATA_STOP;
  174. drv_data->state = MV64XXX_I2C_STATE_IDLE;
  175. break;
  176. case MV64XXX_I2C_STATUS_MAST_WR_ADDR_NO_ACK: /* 0x20 */
  177. case MV64XXX_I2C_STATUS_MAST_WR_NO_ACK: /* 30 */
  178. case MV64XXX_I2C_STATUS_MAST_RD_ADDR_NO_ACK: /* 48 */
  179. /* Doesn't seem to be a device at other end */
  180. drv_data->action = MV64XXX_I2C_ACTION_SEND_STOP;
  181. drv_data->state = MV64XXX_I2C_STATE_IDLE;
  182. drv_data->rc = -ENODEV;
  183. break;
  184. default:
  185. dev_err(&drv_data->adapter.dev,
  186. "mv64xxx_i2c_fsm: Ctlr Error -- state: 0x%x, "
  187. "status: 0x%x, addr: 0x%x, flags: 0x%x\n",
  188. drv_data->state, status, drv_data->msg->addr,
  189. drv_data->msg->flags);
  190. drv_data->action = MV64XXX_I2C_ACTION_SEND_STOP;
  191. drv_data->state = MV64XXX_I2C_STATE_IDLE;
  192. drv_data->rc = -EIO;
  193. }
  194. }
  195. static void
  196. mv64xxx_i2c_do_action(struct mv64xxx_i2c_data *drv_data)
  197. {
  198. switch(drv_data->action) {
  199. case MV64XXX_I2C_ACTION_CONTINUE:
  200. writel(drv_data->cntl_bits,
  201. drv_data->reg_base + MV64XXX_I2C_REG_CONTROL);
  202. break;
  203. case MV64XXX_I2C_ACTION_SEND_START:
  204. writel(drv_data->cntl_bits | MV64XXX_I2C_REG_CONTROL_START,
  205. drv_data->reg_base + MV64XXX_I2C_REG_CONTROL);
  206. break;
  207. case MV64XXX_I2C_ACTION_SEND_ADDR_1:
  208. writel(drv_data->addr1,
  209. drv_data->reg_base + MV64XXX_I2C_REG_DATA);
  210. writel(drv_data->cntl_bits,
  211. drv_data->reg_base + MV64XXX_I2C_REG_CONTROL);
  212. break;
  213. case MV64XXX_I2C_ACTION_SEND_ADDR_2:
  214. writel(drv_data->addr2,
  215. drv_data->reg_base + MV64XXX_I2C_REG_DATA);
  216. writel(drv_data->cntl_bits,
  217. drv_data->reg_base + MV64XXX_I2C_REG_CONTROL);
  218. break;
  219. case MV64XXX_I2C_ACTION_SEND_DATA:
  220. writel(drv_data->msg->buf[drv_data->byte_posn++],
  221. drv_data->reg_base + MV64XXX_I2C_REG_DATA);
  222. writel(drv_data->cntl_bits,
  223. drv_data->reg_base + MV64XXX_I2C_REG_CONTROL);
  224. break;
  225. case MV64XXX_I2C_ACTION_RCV_DATA:
  226. drv_data->msg->buf[drv_data->byte_posn++] =
  227. readl(drv_data->reg_base + MV64XXX_I2C_REG_DATA);
  228. writel(drv_data->cntl_bits,
  229. drv_data->reg_base + MV64XXX_I2C_REG_CONTROL);
  230. break;
  231. case MV64XXX_I2C_ACTION_RCV_DATA_STOP:
  232. drv_data->msg->buf[drv_data->byte_posn++] =
  233. readl(drv_data->reg_base + MV64XXX_I2C_REG_DATA);
  234. drv_data->cntl_bits &= ~MV64XXX_I2C_REG_CONTROL_INTEN;
  235. writel(drv_data->cntl_bits | MV64XXX_I2C_REG_CONTROL_STOP,
  236. drv_data->reg_base + MV64XXX_I2C_REG_CONTROL);
  237. drv_data->block = 0;
  238. wake_up_interruptible(&drv_data->waitq);
  239. break;
  240. case MV64XXX_I2C_ACTION_INVALID:
  241. default:
  242. dev_err(&drv_data->adapter.dev,
  243. "mv64xxx_i2c_do_action: Invalid action: %d\n",
  244. drv_data->action);
  245. drv_data->rc = -EIO;
  246. /* FALLTHRU */
  247. case MV64XXX_I2C_ACTION_SEND_STOP:
  248. drv_data->cntl_bits &= ~MV64XXX_I2C_REG_CONTROL_INTEN;
  249. writel(drv_data->cntl_bits | MV64XXX_I2C_REG_CONTROL_STOP,
  250. drv_data->reg_base + MV64XXX_I2C_REG_CONTROL);
  251. drv_data->block = 0;
  252. wake_up_interruptible(&drv_data->waitq);
  253. break;
  254. }
  255. }
  256. static int
  257. mv64xxx_i2c_intr(int irq, void *dev_id)
  258. {
  259. struct mv64xxx_i2c_data *drv_data = dev_id;
  260. unsigned long flags;
  261. u32 status;
  262. int rc = IRQ_NONE;
  263. spin_lock_irqsave(&drv_data->lock, flags);
  264. while (readl(drv_data->reg_base + MV64XXX_I2C_REG_CONTROL) &
  265. MV64XXX_I2C_REG_CONTROL_IFLG) {
  266. status = readl(drv_data->reg_base + MV64XXX_I2C_REG_STATUS);
  267. mv64xxx_i2c_fsm(drv_data, status);
  268. mv64xxx_i2c_do_action(drv_data);
  269. rc = IRQ_HANDLED;
  270. }
  271. spin_unlock_irqrestore(&drv_data->lock, flags);
  272. return rc;
  273. }
  274. /*
  275. *****************************************************************************
  276. *
  277. * I2C Msg Execution Routines
  278. *
  279. *****************************************************************************
  280. */
  281. static void
  282. mv64xxx_i2c_prepare_for_io(struct mv64xxx_i2c_data *drv_data,
  283. struct i2c_msg *msg)
  284. {
  285. u32 dir = 0;
  286. drv_data->msg = msg;
  287. drv_data->byte_posn = 0;
  288. drv_data->bytes_left = msg->len;
  289. drv_data->aborting = 0;
  290. drv_data->rc = 0;
  291. drv_data->cntl_bits = MV64XXX_I2C_REG_CONTROL_ACK |
  292. MV64XXX_I2C_REG_CONTROL_INTEN | MV64XXX_I2C_REG_CONTROL_TWSIEN;
  293. if (msg->flags & I2C_M_RD)
  294. dir = 1;
  295. if (msg->flags & I2C_M_REV_DIR_ADDR)
  296. dir ^= 1;
  297. if (msg->flags & I2C_M_TEN) {
  298. drv_data->addr1 = 0xf0 | (((u32)msg->addr & 0x300) >> 7) | dir;
  299. drv_data->addr2 = (u32)msg->addr & 0xff;
  300. } else {
  301. drv_data->addr1 = ((u32)msg->addr & 0x7f) << 1 | dir;
  302. drv_data->addr2 = 0;
  303. }
  304. }
  305. static void
  306. mv64xxx_i2c_wait_for_completion(struct mv64xxx_i2c_data *drv_data)
  307. {
  308. long time_left;
  309. unsigned long flags;
  310. char abort = 0;
  311. time_left = wait_event_interruptible_timeout(drv_data->waitq,
  312. !drv_data->block, msecs_to_jiffies(drv_data->adapter.timeout));
  313. spin_lock_irqsave(&drv_data->lock, flags);
  314. if (!time_left) { /* Timed out */
  315. drv_data->rc = -ETIMEDOUT;
  316. abort = 1;
  317. } else if (time_left < 0) { /* Interrupted/Error */
  318. drv_data->rc = time_left; /* errno value */
  319. abort = 1;
  320. }
  321. if (abort && drv_data->block) {
  322. drv_data->aborting = 1;
  323. spin_unlock_irqrestore(&drv_data->lock, flags);
  324. time_left = wait_event_timeout(drv_data->waitq,
  325. !drv_data->block,
  326. msecs_to_jiffies(drv_data->adapter.timeout));
  327. if ((time_left <= 0) && drv_data->block) {
  328. drv_data->state = MV64XXX_I2C_STATE_IDLE;
  329. dev_err(&drv_data->adapter.dev,
  330. "mv64xxx: I2C bus locked, block: %d, "
  331. "time_left: %d\n", drv_data->block,
  332. (int)time_left);
  333. }
  334. } else
  335. spin_unlock_irqrestore(&drv_data->lock, flags);
  336. }
  337. static int
  338. mv64xxx_i2c_execute_msg(struct mv64xxx_i2c_data *drv_data, struct i2c_msg *msg)
  339. {
  340. unsigned long flags;
  341. spin_lock_irqsave(&drv_data->lock, flags);
  342. mv64xxx_i2c_prepare_for_io(drv_data, msg);
  343. if (unlikely(msg->flags & I2C_M_NOSTART)) { /* Skip start/addr phases */
  344. if (drv_data->msg->flags & I2C_M_RD) {
  345. /* No action to do, wait for slave to send a byte */
  346. drv_data->action = MV64XXX_I2C_ACTION_CONTINUE;
  347. drv_data->state =
  348. MV64XXX_I2C_STATE_WAITING_FOR_SLAVE_DATA;
  349. } else {
  350. drv_data->action = MV64XXX_I2C_ACTION_SEND_DATA;
  351. drv_data->state =
  352. MV64XXX_I2C_STATE_WAITING_FOR_SLAVE_ACK;
  353. drv_data->bytes_left--;
  354. }
  355. } else {
  356. drv_data->action = MV64XXX_I2C_ACTION_SEND_START;
  357. drv_data->state = MV64XXX_I2C_STATE_WAITING_FOR_START_COND;
  358. }
  359. drv_data->block = 1;
  360. mv64xxx_i2c_do_action(drv_data);
  361. spin_unlock_irqrestore(&drv_data->lock, flags);
  362. mv64xxx_i2c_wait_for_completion(drv_data);
  363. return drv_data->rc;
  364. }
  365. /*
  366. *****************************************************************************
  367. *
  368. * I2C Core Support Routines (Interface to higher level I2C code)
  369. *
  370. *****************************************************************************
  371. */
  372. static u32
  373. mv64xxx_i2c_functionality(struct i2c_adapter *adap)
  374. {
  375. return I2C_FUNC_I2C | I2C_FUNC_10BIT_ADDR | I2C_FUNC_SMBUS_EMUL;
  376. }
  377. static int
  378. mv64xxx_i2c_xfer(struct i2c_adapter *adap, struct i2c_msg msgs[], int num)
  379. {
  380. struct mv64xxx_i2c_data *drv_data = i2c_get_adapdata(adap);
  381. int i, rc;
  382. for (i=0; i<num; i++)
  383. if ((rc = mv64xxx_i2c_execute_msg(drv_data, &msgs[i])) < 0)
  384. return rc;
  385. return num;
  386. }
  387. static const struct i2c_algorithm mv64xxx_i2c_algo = {
  388. .master_xfer = mv64xxx_i2c_xfer,
  389. .functionality = mv64xxx_i2c_functionality,
  390. };
  391. /*
  392. *****************************************************************************
  393. *
  394. * Driver Interface & Early Init Routines
  395. *
  396. *****************************************************************************
  397. */
  398. static void __devinit
  399. mv64xxx_i2c_hw_init(struct mv64xxx_i2c_data *drv_data)
  400. {
  401. writel(0, drv_data->reg_base + MV64XXX_I2C_REG_SOFT_RESET);
  402. writel((((drv_data->freq_m & 0xf) << 3) | (drv_data->freq_n & 0x7)),
  403. drv_data->reg_base + MV64XXX_I2C_REG_BAUD);
  404. writel(0, drv_data->reg_base + MV64XXX_I2C_REG_SLAVE_ADDR);
  405. writel(0, drv_data->reg_base + MV64XXX_I2C_REG_EXT_SLAVE_ADDR);
  406. writel(MV64XXX_I2C_REG_CONTROL_TWSIEN | MV64XXX_I2C_REG_CONTROL_STOP,
  407. drv_data->reg_base + MV64XXX_I2C_REG_CONTROL);
  408. drv_data->state = MV64XXX_I2C_STATE_IDLE;
  409. }
  410. static int __devinit
  411. mv64xxx_i2c_map_regs(struct platform_device *pd,
  412. struct mv64xxx_i2c_data *drv_data)
  413. {
  414. struct resource *r;
  415. if ((r = platform_get_resource(pd, IORESOURCE_MEM, 0)) &&
  416. request_mem_region(r->start, MV64XXX_I2C_REG_BLOCK_SIZE,
  417. drv_data->adapter.name)) {
  418. drv_data->reg_base = ioremap(r->start,
  419. MV64XXX_I2C_REG_BLOCK_SIZE);
  420. drv_data->reg_base_p = r->start;
  421. } else
  422. return -ENOMEM;
  423. return 0;
  424. }
  425. static void __devexit
  426. mv64xxx_i2c_unmap_regs(struct mv64xxx_i2c_data *drv_data)
  427. {
  428. if (drv_data->reg_base) {
  429. iounmap(drv_data->reg_base);
  430. release_mem_region(drv_data->reg_base_p,
  431. MV64XXX_I2C_REG_BLOCK_SIZE);
  432. }
  433. drv_data->reg_base = NULL;
  434. drv_data->reg_base_p = 0;
  435. }
  436. static int __devinit
  437. mv64xxx_i2c_probe(struct platform_device *pd)
  438. {
  439. struct mv64xxx_i2c_data *drv_data;
  440. struct mv64xxx_i2c_pdata *pdata = pd->dev.platform_data;
  441. int rc;
  442. if ((pd->id != 0) || !pdata)
  443. return -ENODEV;
  444. drv_data = kzalloc(sizeof(struct mv64xxx_i2c_data), GFP_KERNEL);
  445. if (!drv_data)
  446. return -ENOMEM;
  447. if (mv64xxx_i2c_map_regs(pd, drv_data)) {
  448. rc = -ENODEV;
  449. goto exit_kfree;
  450. }
  451. strlcpy(drv_data->adapter.name, MV64XXX_I2C_CTLR_NAME " adapter",
  452. I2C_NAME_SIZE);
  453. init_waitqueue_head(&drv_data->waitq);
  454. spin_lock_init(&drv_data->lock);
  455. drv_data->freq_m = pdata->freq_m;
  456. drv_data->freq_n = pdata->freq_n;
  457. drv_data->irq = platform_get_irq(pd, 0);
  458. if (drv_data->irq < 0) {
  459. rc = -ENXIO;
  460. goto exit_unmap_regs;
  461. }
  462. drv_data->adapter.id = I2C_HW_MV64XXX;
  463. drv_data->adapter.algo = &mv64xxx_i2c_algo;
  464. drv_data->adapter.owner = THIS_MODULE;
  465. drv_data->adapter.class = I2C_CLASS_HWMON;
  466. drv_data->adapter.timeout = pdata->timeout;
  467. drv_data->adapter.retries = pdata->retries;
  468. platform_set_drvdata(pd, drv_data);
  469. i2c_set_adapdata(&drv_data->adapter, drv_data);
  470. if (request_irq(drv_data->irq, mv64xxx_i2c_intr, 0,
  471. MV64XXX_I2C_CTLR_NAME, drv_data)) {
  472. dev_err(&drv_data->adapter.dev,
  473. "mv64xxx: Can't register intr handler irq: %d\n",
  474. drv_data->irq);
  475. rc = -EINVAL;
  476. goto exit_unmap_regs;
  477. } else if ((rc = i2c_add_adapter(&drv_data->adapter)) != 0) {
  478. dev_err(&drv_data->adapter.dev,
  479. "mv64xxx: Can't add i2c adapter, rc: %d\n", -rc);
  480. goto exit_free_irq;
  481. }
  482. mv64xxx_i2c_hw_init(drv_data);
  483. return 0;
  484. exit_free_irq:
  485. free_irq(drv_data->irq, drv_data);
  486. exit_unmap_regs:
  487. mv64xxx_i2c_unmap_regs(drv_data);
  488. exit_kfree:
  489. kfree(drv_data);
  490. return rc;
  491. }
  492. static int __devexit
  493. mv64xxx_i2c_remove(struct platform_device *dev)
  494. {
  495. struct mv64xxx_i2c_data *drv_data = platform_get_drvdata(dev);
  496. int rc;
  497. rc = i2c_del_adapter(&drv_data->adapter);
  498. free_irq(drv_data->irq, drv_data);
  499. mv64xxx_i2c_unmap_regs(drv_data);
  500. kfree(drv_data);
  501. return rc;
  502. }
  503. static struct platform_driver mv64xxx_i2c_driver = {
  504. .probe = mv64xxx_i2c_probe,
  505. .remove = mv64xxx_i2c_remove,
  506. .driver = {
  507. .owner = THIS_MODULE,
  508. .name = MV64XXX_I2C_CTLR_NAME,
  509. },
  510. };
  511. static int __init
  512. mv64xxx_i2c_init(void)
  513. {
  514. return platform_driver_register(&mv64xxx_i2c_driver);
  515. }
  516. static void __exit
  517. mv64xxx_i2c_exit(void)
  518. {
  519. platform_driver_unregister(&mv64xxx_i2c_driver);
  520. }
  521. module_init(mv64xxx_i2c_init);
  522. module_exit(mv64xxx_i2c_exit);
  523. MODULE_AUTHOR("Mark A. Greer <mgreer@mvista.com>");
  524. MODULE_DESCRIPTION("Marvell mv64xxx host bridge i2c ctlr driver");
  525. MODULE_LICENSE("GPL");