e7xxx_edac.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567
  1. /*
  2. * Intel e7xxx Memory Controller kernel module
  3. * (C) 2003 Linux Networx (http://lnxi.com)
  4. * This file may be distributed under the terms of the
  5. * GNU General Public License.
  6. *
  7. * See "enum e7xxx_chips" below for supported chipsets
  8. *
  9. * Written by Thayne Harbaugh
  10. * Based on work by Dan Hollis <goemon at anime dot net> and others.
  11. * http://www.anime.net/~goemon/linux-ecc/
  12. *
  13. * Contributors:
  14. * Eric Biederman (Linux Networx)
  15. * Tom Zimmerman (Linux Networx)
  16. * Jim Garlick (Lawrence Livermore National Labs)
  17. * Dave Peterson (Lawrence Livermore National Labs)
  18. * That One Guy (Some other place)
  19. * Wang Zhenyu (intel.com)
  20. *
  21. * $Id: edac_e7xxx.c,v 1.5.2.9 2005/10/05 00:43:44 dsp_llnl Exp $
  22. *
  23. */
  24. #include <linux/module.h>
  25. #include <linux/init.h>
  26. #include <linux/pci.h>
  27. #include <linux/pci_ids.h>
  28. #include <linux/slab.h>
  29. #include "edac_mc.h"
  30. #define E7XXX_REVISION " Ver: 2.0.1 " __DATE__
  31. #define EDAC_MOD_STR "e7xxx_edac"
  32. #define e7xxx_printk(level, fmt, arg...) \
  33. edac_printk(level, "e7xxx", fmt, ##arg)
  34. #define e7xxx_mc_printk(mci, level, fmt, arg...) \
  35. edac_mc_chipset_printk(mci, level, "e7xxx", fmt, ##arg)
  36. #ifndef PCI_DEVICE_ID_INTEL_7205_0
  37. #define PCI_DEVICE_ID_INTEL_7205_0 0x255d
  38. #endif /* PCI_DEVICE_ID_INTEL_7205_0 */
  39. #ifndef PCI_DEVICE_ID_INTEL_7205_1_ERR
  40. #define PCI_DEVICE_ID_INTEL_7205_1_ERR 0x2551
  41. #endif /* PCI_DEVICE_ID_INTEL_7205_1_ERR */
  42. #ifndef PCI_DEVICE_ID_INTEL_7500_0
  43. #define PCI_DEVICE_ID_INTEL_7500_0 0x2540
  44. #endif /* PCI_DEVICE_ID_INTEL_7500_0 */
  45. #ifndef PCI_DEVICE_ID_INTEL_7500_1_ERR
  46. #define PCI_DEVICE_ID_INTEL_7500_1_ERR 0x2541
  47. #endif /* PCI_DEVICE_ID_INTEL_7500_1_ERR */
  48. #ifndef PCI_DEVICE_ID_INTEL_7501_0
  49. #define PCI_DEVICE_ID_INTEL_7501_0 0x254c
  50. #endif /* PCI_DEVICE_ID_INTEL_7501_0 */
  51. #ifndef PCI_DEVICE_ID_INTEL_7501_1_ERR
  52. #define PCI_DEVICE_ID_INTEL_7501_1_ERR 0x2541
  53. #endif /* PCI_DEVICE_ID_INTEL_7501_1_ERR */
  54. #ifndef PCI_DEVICE_ID_INTEL_7505_0
  55. #define PCI_DEVICE_ID_INTEL_7505_0 0x2550
  56. #endif /* PCI_DEVICE_ID_INTEL_7505_0 */
  57. #ifndef PCI_DEVICE_ID_INTEL_7505_1_ERR
  58. #define PCI_DEVICE_ID_INTEL_7505_1_ERR 0x2551
  59. #endif /* PCI_DEVICE_ID_INTEL_7505_1_ERR */
  60. #define E7XXX_NR_CSROWS 8 /* number of csrows */
  61. #define E7XXX_NR_DIMMS 8 /* FIXME - is this correct? */
  62. /* E7XXX register addresses - device 0 function 0 */
  63. #define E7XXX_DRB 0x60 /* DRAM row boundary register (8b) */
  64. #define E7XXX_DRA 0x70 /* DRAM row attribute register (8b) */
  65. /*
  66. * 31 Device width row 7 0=x8 1=x4
  67. * 27 Device width row 6
  68. * 23 Device width row 5
  69. * 19 Device width row 4
  70. * 15 Device width row 3
  71. * 11 Device width row 2
  72. * 7 Device width row 1
  73. * 3 Device width row 0
  74. */
  75. #define E7XXX_DRC 0x7C /* DRAM controller mode reg (32b) */
  76. /*
  77. * 22 Number channels 0=1,1=2
  78. * 19:18 DRB Granularity 32/64MB
  79. */
  80. #define E7XXX_TOLM 0xC4 /* DRAM top of low memory reg (16b) */
  81. #define E7XXX_REMAPBASE 0xC6 /* DRAM remap base address reg (16b) */
  82. #define E7XXX_REMAPLIMIT 0xC8 /* DRAM remap limit address reg (16b) */
  83. /* E7XXX register addresses - device 0 function 1 */
  84. #define E7XXX_DRAM_FERR 0x80 /* DRAM first error register (8b) */
  85. #define E7XXX_DRAM_NERR 0x82 /* DRAM next error register (8b) */
  86. #define E7XXX_DRAM_CELOG_ADD 0xA0 /* DRAM first correctable memory */
  87. /* error address register (32b) */
  88. /*
  89. * 31:28 Reserved
  90. * 27:6 CE address (4k block 33:12)
  91. * 5:0 Reserved
  92. */
  93. #define E7XXX_DRAM_UELOG_ADD 0xB0 /* DRAM first uncorrectable memory */
  94. /* error address register (32b) */
  95. /*
  96. * 31:28 Reserved
  97. * 27:6 CE address (4k block 33:12)
  98. * 5:0 Reserved
  99. */
  100. #define E7XXX_DRAM_CELOG_SYNDROME 0xD0 /* DRAM first correctable memory */
  101. /* error syndrome register (16b) */
  102. enum e7xxx_chips {
  103. E7500 = 0,
  104. E7501,
  105. E7505,
  106. E7205,
  107. };
  108. struct e7xxx_pvt {
  109. struct pci_dev *bridge_ck;
  110. u32 tolm;
  111. u32 remapbase;
  112. u32 remaplimit;
  113. const struct e7xxx_dev_info *dev_info;
  114. };
  115. struct e7xxx_dev_info {
  116. u16 err_dev;
  117. const char *ctl_name;
  118. };
  119. struct e7xxx_error_info {
  120. u8 dram_ferr;
  121. u8 dram_nerr;
  122. u32 dram_celog_add;
  123. u16 dram_celog_syndrome;
  124. u32 dram_uelog_add;
  125. };
  126. static const struct e7xxx_dev_info e7xxx_devs[] = {
  127. [E7500] = {
  128. .err_dev = PCI_DEVICE_ID_INTEL_7500_1_ERR,
  129. .ctl_name = "E7500"
  130. },
  131. [E7501] = {
  132. .err_dev = PCI_DEVICE_ID_INTEL_7501_1_ERR,
  133. .ctl_name = "E7501"
  134. },
  135. [E7505] = {
  136. .err_dev = PCI_DEVICE_ID_INTEL_7505_1_ERR,
  137. .ctl_name = "E7505"
  138. },
  139. [E7205] = {
  140. .err_dev = PCI_DEVICE_ID_INTEL_7205_1_ERR,
  141. .ctl_name = "E7205"
  142. },
  143. };
  144. /* FIXME - is this valid for both SECDED and S4ECD4ED? */
  145. static inline int e7xxx_find_channel(u16 syndrome)
  146. {
  147. debugf3("%s()\n", __func__);
  148. if ((syndrome & 0xff00) == 0)
  149. return 0;
  150. if ((syndrome & 0x00ff) == 0)
  151. return 1;
  152. if ((syndrome & 0xf000) == 0 || (syndrome & 0x0f00) == 0)
  153. return 0;
  154. return 1;
  155. }
  156. static unsigned long ctl_page_to_phys(struct mem_ctl_info *mci,
  157. unsigned long page)
  158. {
  159. u32 remap;
  160. struct e7xxx_pvt *pvt = (struct e7xxx_pvt *) mci->pvt_info;
  161. debugf3("%s()\n", __func__);
  162. if ((page < pvt->tolm) ||
  163. ((page >= 0x100000) && (page < pvt->remapbase)))
  164. return page;
  165. remap = (page - pvt->tolm) + pvt->remapbase;
  166. if (remap < pvt->remaplimit)
  167. return remap;
  168. e7xxx_printk(KERN_ERR, "Invalid page %lx - out of range\n", page);
  169. return pvt->tolm - 1;
  170. }
  171. static void process_ce(struct mem_ctl_info *mci,
  172. struct e7xxx_error_info *info)
  173. {
  174. u32 error_1b, page;
  175. u16 syndrome;
  176. int row;
  177. int channel;
  178. debugf3("%s()\n", __func__);
  179. /* read the error address */
  180. error_1b = info->dram_celog_add;
  181. /* FIXME - should use PAGE_SHIFT */
  182. page = error_1b >> 6; /* convert the address to 4k page */
  183. /* read the syndrome */
  184. syndrome = info->dram_celog_syndrome;
  185. /* FIXME - check for -1 */
  186. row = edac_mc_find_csrow_by_page(mci, page);
  187. /* convert syndrome to channel */
  188. channel = e7xxx_find_channel(syndrome);
  189. edac_mc_handle_ce(mci, page, 0, syndrome, row, channel, "e7xxx CE");
  190. }
  191. static void process_ce_no_info(struct mem_ctl_info *mci)
  192. {
  193. debugf3("%s()\n", __func__);
  194. edac_mc_handle_ce_no_info(mci, "e7xxx CE log register overflow");
  195. }
  196. static void process_ue(struct mem_ctl_info *mci,
  197. struct e7xxx_error_info *info)
  198. {
  199. u32 error_2b, block_page;
  200. int row;
  201. debugf3("%s()\n", __func__);
  202. /* read the error address */
  203. error_2b = info->dram_uelog_add;
  204. /* FIXME - should use PAGE_SHIFT */
  205. block_page = error_2b >> 6; /* convert to 4k address */
  206. row = edac_mc_find_csrow_by_page(mci, block_page);
  207. edac_mc_handle_ue(mci, block_page, 0, row, "e7xxx UE");
  208. }
  209. static void process_ue_no_info(struct mem_ctl_info *mci)
  210. {
  211. debugf3("%s()\n", __func__);
  212. edac_mc_handle_ue_no_info(mci, "e7xxx UE log register overflow");
  213. }
  214. static void e7xxx_get_error_info (struct mem_ctl_info *mci,
  215. struct e7xxx_error_info *info)
  216. {
  217. struct e7xxx_pvt *pvt;
  218. pvt = (struct e7xxx_pvt *) mci->pvt_info;
  219. pci_read_config_byte(pvt->bridge_ck, E7XXX_DRAM_FERR,
  220. &info->dram_ferr);
  221. pci_read_config_byte(pvt->bridge_ck, E7XXX_DRAM_NERR,
  222. &info->dram_nerr);
  223. if ((info->dram_ferr & 1) || (info->dram_nerr & 1)) {
  224. pci_read_config_dword(pvt->bridge_ck, E7XXX_DRAM_CELOG_ADD,
  225. &info->dram_celog_add);
  226. pci_read_config_word(pvt->bridge_ck,
  227. E7XXX_DRAM_CELOG_SYNDROME,
  228. &info->dram_celog_syndrome);
  229. }
  230. if ((info->dram_ferr & 2) || (info->dram_nerr & 2))
  231. pci_read_config_dword(pvt->bridge_ck, E7XXX_DRAM_UELOG_ADD,
  232. &info->dram_uelog_add);
  233. if (info->dram_ferr & 3)
  234. pci_write_bits8(pvt->bridge_ck, E7XXX_DRAM_FERR, 0x03, 0x03);
  235. if (info->dram_nerr & 3)
  236. pci_write_bits8(pvt->bridge_ck, E7XXX_DRAM_NERR, 0x03, 0x03);
  237. }
  238. static int e7xxx_process_error_info (struct mem_ctl_info *mci,
  239. struct e7xxx_error_info *info, int handle_errors)
  240. {
  241. int error_found;
  242. error_found = 0;
  243. /* decode and report errors */
  244. if (info->dram_ferr & 1) { /* check first error correctable */
  245. error_found = 1;
  246. if (handle_errors)
  247. process_ce(mci, info);
  248. }
  249. if (info->dram_ferr & 2) { /* check first error uncorrectable */
  250. error_found = 1;
  251. if (handle_errors)
  252. process_ue(mci, info);
  253. }
  254. if (info->dram_nerr & 1) { /* check next error correctable */
  255. error_found = 1;
  256. if (handle_errors) {
  257. if (info->dram_ferr & 1)
  258. process_ce_no_info(mci);
  259. else
  260. process_ce(mci, info);
  261. }
  262. }
  263. if (info->dram_nerr & 2) { /* check next error uncorrectable */
  264. error_found = 1;
  265. if (handle_errors) {
  266. if (info->dram_ferr & 2)
  267. process_ue_no_info(mci);
  268. else
  269. process_ue(mci, info);
  270. }
  271. }
  272. return error_found;
  273. }
  274. static void e7xxx_check(struct mem_ctl_info *mci)
  275. {
  276. struct e7xxx_error_info info;
  277. debugf3("%s()\n", __func__);
  278. e7xxx_get_error_info(mci, &info);
  279. e7xxx_process_error_info(mci, &info, 1);
  280. }
  281. /* Return 1 if dual channel mode is active. Else return 0. */
  282. static inline int dual_channel_active(u32 drc, int dev_idx)
  283. {
  284. return (dev_idx == E7501) ? ((drc >> 22) & 0x1) : 1;
  285. }
  286. /* Return DRB granularity (0=32mb, 1=64mb). */
  287. static inline int drb_granularity(u32 drc, int dev_idx)
  288. {
  289. /* only e7501 can be single channel */
  290. return (dev_idx == E7501) ? ((drc >> 18) & 0x3) : 1;
  291. }
  292. static void e7xxx_init_csrows(struct mem_ctl_info *mci, struct pci_dev *pdev,
  293. int dev_idx, u32 drc)
  294. {
  295. unsigned long last_cumul_size;
  296. int index;
  297. u8 value;
  298. u32 dra, cumul_size;
  299. int drc_chan, drc_drbg, drc_ddim, mem_dev;
  300. struct csrow_info *csrow;
  301. pci_read_config_dword(pdev, E7XXX_DRA, &dra);
  302. drc_chan = dual_channel_active(drc, dev_idx);
  303. drc_drbg = drb_granularity(drc, dev_idx);
  304. drc_ddim = (drc >> 20) & 0x3;
  305. last_cumul_size = 0;
  306. /* The dram row boundary (DRB) reg values are boundary address
  307. * for each DRAM row with a granularity of 32 or 64MB (single/dual
  308. * channel operation). DRB regs are cumulative; therefore DRB7 will
  309. * contain the total memory contained in all eight rows.
  310. */
  311. for (index = 0; index < mci->nr_csrows; index++) {
  312. /* mem_dev 0=x8, 1=x4 */
  313. mem_dev = (dra >> (index * 4 + 3)) & 0x1;
  314. csrow = &mci->csrows[index];
  315. pci_read_config_byte(pdev, E7XXX_DRB + index, &value);
  316. /* convert a 64 or 32 MiB DRB to a page size. */
  317. cumul_size = value << (25 + drc_drbg - PAGE_SHIFT);
  318. debugf3("%s(): (%d) cumul_size 0x%x\n", __func__, index,
  319. cumul_size);
  320. if (cumul_size == last_cumul_size)
  321. continue; /* not populated */
  322. csrow->first_page = last_cumul_size;
  323. csrow->last_page = cumul_size - 1;
  324. csrow->nr_pages = cumul_size - last_cumul_size;
  325. last_cumul_size = cumul_size;
  326. csrow->grain = 1 << 12; /* 4KiB - resolution of CELOG */
  327. csrow->mtype = MEM_RDDR; /* only one type supported */
  328. csrow->dtype = mem_dev ? DEV_X4 : DEV_X8;
  329. /*
  330. * if single channel or x8 devices then SECDED
  331. * if dual channel and x4 then S4ECD4ED
  332. */
  333. if (drc_ddim) {
  334. if (drc_chan && mem_dev) {
  335. csrow->edac_mode = EDAC_S4ECD4ED;
  336. mci->edac_cap |= EDAC_FLAG_S4ECD4ED;
  337. } else {
  338. csrow->edac_mode = EDAC_SECDED;
  339. mci->edac_cap |= EDAC_FLAG_SECDED;
  340. }
  341. } else
  342. csrow->edac_mode = EDAC_NONE;
  343. }
  344. }
  345. static int e7xxx_probe1(struct pci_dev *pdev, int dev_idx)
  346. {
  347. u16 pci_data;
  348. struct mem_ctl_info *mci = NULL;
  349. struct e7xxx_pvt *pvt = NULL;
  350. u32 drc;
  351. int drc_chan;
  352. struct e7xxx_error_info discard;
  353. debugf0("%s(): mci\n", __func__);
  354. pci_read_config_dword(pdev, E7XXX_DRC, &drc);
  355. drc_chan = dual_channel_active(drc, dev_idx);
  356. mci = edac_mc_alloc(sizeof(*pvt), E7XXX_NR_CSROWS, drc_chan + 1);
  357. if (mci == NULL)
  358. return -ENOMEM;
  359. debugf3("%s(): init mci\n", __func__);
  360. mci->mtype_cap = MEM_FLAG_RDDR;
  361. mci->edac_ctl_cap = EDAC_FLAG_NONE | EDAC_FLAG_SECDED |
  362. EDAC_FLAG_S4ECD4ED;
  363. /* FIXME - what if different memory types are in different csrows? */
  364. mci->mod_name = EDAC_MOD_STR;
  365. mci->mod_ver = E7XXX_REVISION;
  366. mci->dev = &pdev->dev;
  367. debugf3("%s(): init pvt\n", __func__);
  368. pvt = (struct e7xxx_pvt *) mci->pvt_info;
  369. pvt->dev_info = &e7xxx_devs[dev_idx];
  370. pvt->bridge_ck = pci_get_device(PCI_VENDOR_ID_INTEL,
  371. pvt->dev_info->err_dev,
  372. pvt->bridge_ck);
  373. if (!pvt->bridge_ck) {
  374. e7xxx_printk(KERN_ERR, "error reporting device not found:"
  375. "vendor %x device 0x%x (broken BIOS?)\n",
  376. PCI_VENDOR_ID_INTEL, e7xxx_devs[dev_idx].err_dev);
  377. goto fail0;
  378. }
  379. debugf3("%s(): more mci init\n", __func__);
  380. mci->ctl_name = pvt->dev_info->ctl_name;
  381. mci->edac_check = e7xxx_check;
  382. mci->ctl_page_to_phys = ctl_page_to_phys;
  383. e7xxx_init_csrows(mci, pdev, dev_idx, drc);
  384. mci->edac_cap |= EDAC_FLAG_NONE;
  385. debugf3("%s(): tolm, remapbase, remaplimit\n", __func__);
  386. /* load the top of low memory, remap base, and remap limit vars */
  387. pci_read_config_word(pdev, E7XXX_TOLM, &pci_data);
  388. pvt->tolm = ((u32) pci_data) << 4;
  389. pci_read_config_word(pdev, E7XXX_REMAPBASE, &pci_data);
  390. pvt->remapbase = ((u32) pci_data) << 14;
  391. pci_read_config_word(pdev, E7XXX_REMAPLIMIT, &pci_data);
  392. pvt->remaplimit = ((u32) pci_data) << 14;
  393. e7xxx_printk(KERN_INFO,
  394. "tolm = %x, remapbase = %x, remaplimit = %x\n", pvt->tolm,
  395. pvt->remapbase, pvt->remaplimit);
  396. /* clear any pending errors, or initial state bits */
  397. e7xxx_get_error_info(mci, &discard);
  398. /* Here we assume that we will never see multiple instances of this
  399. * type of memory controller. The ID is therefore hardcoded to 0.
  400. */
  401. if (edac_mc_add_mc(mci,0)) {
  402. debugf3("%s(): failed edac_mc_add_mc()\n", __func__);
  403. goto fail1;
  404. }
  405. /* get this far and it's successful */
  406. debugf3("%s(): success\n", __func__);
  407. return 0;
  408. fail1:
  409. pci_dev_put(pvt->bridge_ck);
  410. fail0:
  411. edac_mc_free(mci);
  412. return -ENODEV;
  413. }
  414. /* returns count (>= 0), or negative on error */
  415. static int __devinit e7xxx_init_one(struct pci_dev *pdev,
  416. const struct pci_device_id *ent)
  417. {
  418. debugf0("%s()\n", __func__);
  419. /* wake up and enable device */
  420. return pci_enable_device(pdev) ?
  421. -EIO : e7xxx_probe1(pdev, ent->driver_data);
  422. }
  423. static void __devexit e7xxx_remove_one(struct pci_dev *pdev)
  424. {
  425. struct mem_ctl_info *mci;
  426. struct e7xxx_pvt *pvt;
  427. debugf0("%s()\n", __func__);
  428. if ((mci = edac_mc_del_mc(&pdev->dev)) == NULL)
  429. return;
  430. pvt = (struct e7xxx_pvt *) mci->pvt_info;
  431. pci_dev_put(pvt->bridge_ck);
  432. edac_mc_free(mci);
  433. }
  434. static const struct pci_device_id e7xxx_pci_tbl[] __devinitdata = {
  435. {
  436. PCI_VEND_DEV(INTEL, 7205_0), PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  437. E7205
  438. },
  439. {
  440. PCI_VEND_DEV(INTEL, 7500_0), PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  441. E7500
  442. },
  443. {
  444. PCI_VEND_DEV(INTEL, 7501_0), PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  445. E7501
  446. },
  447. {
  448. PCI_VEND_DEV(INTEL, 7505_0), PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  449. E7505
  450. },
  451. {
  452. 0,
  453. } /* 0 terminated list. */
  454. };
  455. MODULE_DEVICE_TABLE(pci, e7xxx_pci_tbl);
  456. static struct pci_driver e7xxx_driver = {
  457. .name = EDAC_MOD_STR,
  458. .probe = e7xxx_init_one,
  459. .remove = __devexit_p(e7xxx_remove_one),
  460. .id_table = e7xxx_pci_tbl,
  461. };
  462. static int __init e7xxx_init(void)
  463. {
  464. return pci_register_driver(&e7xxx_driver);
  465. }
  466. static void __exit e7xxx_exit(void)
  467. {
  468. pci_unregister_driver(&e7xxx_driver);
  469. }
  470. module_init(e7xxx_init);
  471. module_exit(e7xxx_exit);
  472. MODULE_LICENSE("GPL");
  473. MODULE_AUTHOR("Linux Networx (http://lnxi.com) Thayne Harbaugh et al\n"
  474. "Based on.work by Dan Hollis et al");
  475. MODULE_DESCRIPTION("MC support for Intel e7xxx memory controllers");