iTCO_wdt.c 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749
  1. /*
  2. * intel TCO Watchdog Driver (Used in i82801 and i6300ESB chipsets)
  3. *
  4. * (c) Copyright 2006 Wim Van Sebroeck <wim@iguana.be>.
  5. *
  6. * This program is free software; you can redistribute it and/or
  7. * modify it under the terms of the GNU General Public License
  8. * as published by the Free Software Foundation; either version
  9. * 2 of the License, or (at your option) any later version.
  10. *
  11. * Neither Wim Van Sebroeck nor Iguana vzw. admit liability nor
  12. * provide warranty for any of this software. This material is
  13. * provided "AS-IS" and at no charge.
  14. *
  15. * The TCO watchdog is implemented in the following I/O controller hubs:
  16. * (See the intel documentation on http://developer.intel.com.)
  17. * 82801AA (ICH) : document number 290655-003, 290677-014,
  18. * 82801AB (ICHO) : document number 290655-003, 290677-014,
  19. * 82801BA (ICH2) : document number 290687-002, 298242-027,
  20. * 82801BAM (ICH2-M) : document number 290687-002, 298242-027,
  21. * 82801CA (ICH3-S) : document number 290733-003, 290739-013,
  22. * 82801CAM (ICH3-M) : document number 290716-001, 290718-007,
  23. * 82801DB (ICH4) : document number 290744-001, 290745-020,
  24. * 82801DBM (ICH4-M) : document number 252337-001, 252663-005,
  25. * 82801E (C-ICH) : document number 273599-001, 273645-002,
  26. * 82801EB (ICH5) : document number 252516-001, 252517-003,
  27. * 82801ER (ICH5R) : document number 252516-001, 252517-003,
  28. * 82801FB (ICH6) : document number 301473-002, 301474-007,
  29. * 82801FR (ICH6R) : document number 301473-002, 301474-007,
  30. * 82801FBM (ICH6-M) : document number 301473-002, 301474-007,
  31. * 82801FW (ICH6W) : document number 301473-001, 301474-007,
  32. * 82801FRW (ICH6RW) : document number 301473-001, 301474-007,
  33. * 82801GB (ICH7) : document number 307013-002, 307014-009,
  34. * 82801GR (ICH7R) : document number 307013-002, 307014-009,
  35. * 82801GDH (ICH7DH) : document number 307013-002, 307014-009,
  36. * 82801GBM (ICH7-M) : document number 307013-002, 307014-009,
  37. * 82801GHM (ICH7-M DH) : document number 307013-002, 307014-009,
  38. * 82801HB (ICH8) : document number 313056-002, 313057-004,
  39. * 82801HR (ICH8R) : document number 313056-002, 313057-004,
  40. * 82801HH (ICH8DH) : document number 313056-002, 313057-004,
  41. * 82801HO (ICH8DO) : document number 313056-002, 313057-004,
  42. * 6300ESB (6300ESB) : document number 300641-003
  43. */
  44. /*
  45. * Includes, defines, variables, module parameters, ...
  46. */
  47. /* Module and version information */
  48. #define DRV_NAME "iTCO_wdt"
  49. #define DRV_VERSION "1.00"
  50. #define DRV_RELDATE "08-Oct-2006"
  51. #define PFX DRV_NAME ": "
  52. /* Includes */
  53. #include <linux/module.h> /* For module specific items */
  54. #include <linux/moduleparam.h> /* For new moduleparam's */
  55. #include <linux/types.h> /* For standard types (like size_t) */
  56. #include <linux/errno.h> /* For the -ENODEV/... values */
  57. #include <linux/kernel.h> /* For printk/panic/... */
  58. #include <linux/miscdevice.h> /* For MODULE_ALIAS_MISCDEV(WATCHDOG_MINOR) */
  59. #include <linux/watchdog.h> /* For the watchdog specific items */
  60. #include <linux/init.h> /* For __init/__exit/... */
  61. #include <linux/fs.h> /* For file operations */
  62. #include <linux/platform_device.h> /* For platform_driver framework */
  63. #include <linux/pci.h> /* For pci functions */
  64. #include <linux/ioport.h> /* For io-port access */
  65. #include <linux/spinlock.h> /* For spin_lock/spin_unlock/... */
  66. #include <asm/uaccess.h> /* For copy_to_user/put_user/... */
  67. #include <asm/io.h> /* For inb/outb/... */
  68. /* TCO related info */
  69. enum iTCO_chipsets {
  70. TCO_ICH = 0, /* ICH */
  71. TCO_ICH0, /* ICH0 */
  72. TCO_ICH2, /* ICH2 */
  73. TCO_ICH2M, /* ICH2-M */
  74. TCO_ICH3, /* ICH3-S */
  75. TCO_ICH3M, /* ICH3-M */
  76. TCO_ICH4, /* ICH4 */
  77. TCO_ICH4M, /* ICH4-M */
  78. TCO_CICH, /* C-ICH */
  79. TCO_ICH5, /* ICH5 & ICH5R */
  80. TCO_6300ESB, /* 6300ESB */
  81. TCO_ICH6, /* ICH6 & ICH6R */
  82. TCO_ICH6M, /* ICH6-M */
  83. TCO_ICH6W, /* ICH6W & ICH6RW */
  84. TCO_ICH7, /* ICH7 & ICH7R */
  85. TCO_ICH7M, /* ICH7-M */
  86. TCO_ICH7MDH, /* ICH7-M DH */
  87. TCO_ICH8, /* ICH8 & ICH8R */
  88. TCO_ICH8DH, /* ICH8DH */
  89. TCO_ICH8DO, /* ICH8DO */
  90. };
  91. static struct {
  92. char *name;
  93. unsigned int iTCO_version;
  94. } iTCO_chipset_info[] __devinitdata = {
  95. {"ICH", 1},
  96. {"ICH0", 1},
  97. {"ICH2", 1},
  98. {"ICH2-M", 1},
  99. {"ICH3-S", 1},
  100. {"ICH3-M", 1},
  101. {"ICH4", 1},
  102. {"ICH4-M", 1},
  103. {"C-ICH", 1},
  104. {"ICH5 or ICH5R", 1},
  105. {"6300ESB", 1},
  106. {"ICH6 or ICH6R", 2},
  107. {"ICH6-M", 2},
  108. {"ICH6W or ICH6RW", 2},
  109. {"ICH7 or ICH7R", 2},
  110. {"ICH7-M", 2},
  111. {"ICH7-M DH", 2},
  112. {"ICH8 or ICH8R", 2},
  113. {"ICH8DH", 2},
  114. {"ICH8DO", 2},
  115. {NULL,0}
  116. };
  117. /*
  118. * This data only exists for exporting the supported PCI ids
  119. * via MODULE_DEVICE_TABLE. We do not actually register a
  120. * pci_driver, because the I/O Controller Hub has also other
  121. * functions that probably will be registered by other drivers.
  122. */
  123. static struct pci_device_id iTCO_wdt_pci_tbl[] = {
  124. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, TCO_ICH },
  125. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, TCO_ICH0 },
  126. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, TCO_ICH2 },
  127. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_10, PCI_ANY_ID, PCI_ANY_ID, 0, 0, TCO_ICH2M },
  128. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, TCO_ICH3 },
  129. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_12, PCI_ANY_ID, PCI_ANY_ID, 0, 0, TCO_ICH3M },
  130. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, TCO_ICH4 },
  131. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_12, PCI_ANY_ID, PCI_ANY_ID, 0, 0, TCO_ICH4M },
  132. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801E_0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, TCO_CICH },
  133. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, TCO_ICH5 },
  134. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB_1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, TCO_6300ESB },
  135. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, TCO_ICH6 },
  136. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, TCO_ICH6M },
  137. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_2, PCI_ANY_ID, PCI_ANY_ID, 0, 0, TCO_ICH6W },
  138. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, TCO_ICH7 },
  139. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, TCO_ICH7M },
  140. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_31, PCI_ANY_ID, PCI_ANY_ID, 0, 0, TCO_ICH7MDH },
  141. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, TCO_ICH8 },
  142. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_2, PCI_ANY_ID, PCI_ANY_ID, 0, 0, TCO_ICH8DH },
  143. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_3, PCI_ANY_ID, PCI_ANY_ID, 0, 0, TCO_ICH8DO },
  144. { 0, }, /* End of list */
  145. };
  146. MODULE_DEVICE_TABLE (pci, iTCO_wdt_pci_tbl);
  147. /* Address definitions for the TCO */
  148. #define TCOBASE iTCO_wdt_private.ACPIBASE + 0x60 /* TCO base address */
  149. #define SMI_EN iTCO_wdt_private.ACPIBASE + 0x30 /* SMI Control and Enable Register */
  150. #define TCO_RLD TCOBASE + 0x00 /* TCO Timer Reload and Current Value */
  151. #define TCOv1_TMR TCOBASE + 0x01 /* TCOv1 Timer Initial Value */
  152. #define TCO_DAT_IN TCOBASE + 0x02 /* TCO Data In Register */
  153. #define TCO_DAT_OUT TCOBASE + 0x03 /* TCO Data Out Register */
  154. #define TCO1_STS TCOBASE + 0x04 /* TCO1 Status Register */
  155. #define TCO2_STS TCOBASE + 0x06 /* TCO2 Status Register */
  156. #define TCO1_CNT TCOBASE + 0x08 /* TCO1 Control Register */
  157. #define TCO2_CNT TCOBASE + 0x0a /* TCO2 Control Register */
  158. #define TCOv2_TMR TCOBASE + 0x12 /* TCOv2 Timer Initial Value */
  159. /* internal variables */
  160. static unsigned long is_active;
  161. static char expect_release;
  162. static struct { /* this is private data for the iTCO_wdt device */
  163. unsigned int iTCO_version; /* TCO version/generation */
  164. unsigned long ACPIBASE; /* The cards ACPIBASE address (TCOBASE = ACPIBASE+0x60) */
  165. unsigned long __iomem *gcs; /* NO_REBOOT flag is Memory-Mapped GCS register bit 5 (TCO version 2) */
  166. spinlock_t io_lock; /* the lock for io operations */
  167. struct pci_dev *pdev; /* the PCI-device */
  168. } iTCO_wdt_private;
  169. static struct platform_device *iTCO_wdt_platform_device; /* the watchdog platform device */
  170. /* module parameters */
  171. #define WATCHDOG_HEARTBEAT 30 /* 30 sec default heartbeat */
  172. static int heartbeat = WATCHDOG_HEARTBEAT; /* in seconds */
  173. module_param(heartbeat, int, 0);
  174. MODULE_PARM_DESC(heartbeat, "Watchdog heartbeat in seconds. (2<heartbeat<39 (TCO v1) or 613 (TCO v2), default=" __MODULE_STRING(WATCHDOG_HEARTBEAT) ")");
  175. static int nowayout = WATCHDOG_NOWAYOUT;
  176. module_param(nowayout, int, 0);
  177. MODULE_PARM_DESC(nowayout, "Watchdog cannot be stopped once started (default=CONFIG_WATCHDOG_NOWAYOUT)");
  178. /*
  179. * Some TCO specific functions
  180. */
  181. static inline unsigned int seconds_to_ticks(int seconds)
  182. {
  183. /* the internal timer is stored as ticks which decrement
  184. * every 0.6 seconds */
  185. return (seconds * 10) / 6;
  186. }
  187. static void iTCO_wdt_set_NO_REBOOT_bit(void)
  188. {
  189. u32 val32;
  190. /* Set the NO_REBOOT bit: this disables reboots */
  191. if (iTCO_wdt_private.iTCO_version == 2) {
  192. val32 = readl(iTCO_wdt_private.gcs);
  193. val32 |= 0x00000020;
  194. writel(val32, iTCO_wdt_private.gcs);
  195. } else if (iTCO_wdt_private.iTCO_version == 1) {
  196. pci_read_config_dword(iTCO_wdt_private.pdev, 0xd4, &val32);
  197. val32 |= 0x00000002;
  198. pci_write_config_dword(iTCO_wdt_private.pdev, 0xd4, val32);
  199. }
  200. }
  201. static int iTCO_wdt_unset_NO_REBOOT_bit(void)
  202. {
  203. int ret = 0;
  204. u32 val32;
  205. /* Unset the NO_REBOOT bit: this enables reboots */
  206. if (iTCO_wdt_private.iTCO_version == 2) {
  207. val32 = readl(iTCO_wdt_private.gcs);
  208. val32 &= 0xffffffdf;
  209. writel(val32, iTCO_wdt_private.gcs);
  210. val32 = readl(iTCO_wdt_private.gcs);
  211. if (val32 & 0x00000020)
  212. ret = -EIO;
  213. } else if (iTCO_wdt_private.iTCO_version == 1) {
  214. pci_read_config_dword(iTCO_wdt_private.pdev, 0xd4, &val32);
  215. val32 &= 0xfffffffd;
  216. pci_write_config_dword(iTCO_wdt_private.pdev, 0xd4, val32);
  217. pci_read_config_dword(iTCO_wdt_private.pdev, 0xd4, &val32);
  218. if (val32 & 0x00000002)
  219. ret = -EIO;
  220. }
  221. return ret; /* returns: 0 = OK, -EIO = Error */
  222. }
  223. static int iTCO_wdt_start(void)
  224. {
  225. unsigned int val;
  226. spin_lock(&iTCO_wdt_private.io_lock);
  227. /* disable chipset's NO_REBOOT bit */
  228. if (iTCO_wdt_unset_NO_REBOOT_bit()) {
  229. printk(KERN_ERR PFX "failed to reset NO_REBOOT flag, reboot disabled by hardware\n");
  230. return -EIO;
  231. }
  232. /* Bit 11: TCO Timer Halt -> 0 = The TCO timer is enabled to count */
  233. val = inw(TCO1_CNT);
  234. val &= 0xf7ff;
  235. outw(val, TCO1_CNT);
  236. val = inw(TCO1_CNT);
  237. spin_unlock(&iTCO_wdt_private.io_lock);
  238. if (val & 0x0800)
  239. return -1;
  240. return 0;
  241. }
  242. static int iTCO_wdt_stop(void)
  243. {
  244. unsigned int val;
  245. spin_lock(&iTCO_wdt_private.io_lock);
  246. /* Bit 11: TCO Timer Halt -> 1 = The TCO timer is disabled */
  247. val = inw(TCO1_CNT);
  248. val |= 0x0800;
  249. outw(val, TCO1_CNT);
  250. val = inw(TCO1_CNT);
  251. /* Set the NO_REBOOT bit to prevent later reboots, just for sure */
  252. iTCO_wdt_set_NO_REBOOT_bit();
  253. spin_unlock(&iTCO_wdt_private.io_lock);
  254. if ((val & 0x0800) == 0)
  255. return -1;
  256. return 0;
  257. }
  258. static int iTCO_wdt_keepalive(void)
  259. {
  260. spin_lock(&iTCO_wdt_private.io_lock);
  261. /* Reload the timer by writing to the TCO Timer Counter register */
  262. if (iTCO_wdt_private.iTCO_version == 2) {
  263. outw(0x01, TCO_RLD);
  264. } else if (iTCO_wdt_private.iTCO_version == 1) {
  265. outb(0x01, TCO_RLD);
  266. }
  267. spin_unlock(&iTCO_wdt_private.io_lock);
  268. return 0;
  269. }
  270. static int iTCO_wdt_set_heartbeat(int t)
  271. {
  272. unsigned int val16;
  273. unsigned char val8;
  274. unsigned int tmrval;
  275. tmrval = seconds_to_ticks(t);
  276. /* from the specs: */
  277. /* "Values of 0h-3h are ignored and should not be attempted" */
  278. if (tmrval < 0x04)
  279. return -EINVAL;
  280. if (((iTCO_wdt_private.iTCO_version == 2) && (tmrval > 0x3ff)) ||
  281. ((iTCO_wdt_private.iTCO_version == 1) && (tmrval > 0x03f)))
  282. return -EINVAL;
  283. /* Write new heartbeat to watchdog */
  284. if (iTCO_wdt_private.iTCO_version == 2) {
  285. spin_lock(&iTCO_wdt_private.io_lock);
  286. val16 = inw(TCOv2_TMR);
  287. val16 &= 0xfc00;
  288. val16 |= tmrval;
  289. outw(val16, TCOv2_TMR);
  290. val16 = inw(TCOv2_TMR);
  291. spin_unlock(&iTCO_wdt_private.io_lock);
  292. if ((val16 & 0x3ff) != tmrval)
  293. return -EINVAL;
  294. } else if (iTCO_wdt_private.iTCO_version == 1) {
  295. spin_lock(&iTCO_wdt_private.io_lock);
  296. val8 = inb(TCOv1_TMR);
  297. val8 &= 0xc0;
  298. val8 |= (tmrval & 0xff);
  299. outb(val8, TCOv1_TMR);
  300. val8 = inb(TCOv1_TMR);
  301. spin_unlock(&iTCO_wdt_private.io_lock);
  302. if ((val8 & 0x3f) != tmrval)
  303. return -EINVAL;
  304. }
  305. heartbeat = t;
  306. return 0;
  307. }
  308. static int iTCO_wdt_get_timeleft (int *time_left)
  309. {
  310. unsigned int val16;
  311. unsigned char val8;
  312. /* read the TCO Timer */
  313. if (iTCO_wdt_private.iTCO_version == 2) {
  314. spin_lock(&iTCO_wdt_private.io_lock);
  315. val16 = inw(TCO_RLD);
  316. val16 &= 0x3ff;
  317. spin_unlock(&iTCO_wdt_private.io_lock);
  318. *time_left = (val16 * 6) / 10;
  319. } else if (iTCO_wdt_private.iTCO_version == 1) {
  320. spin_lock(&iTCO_wdt_private.io_lock);
  321. val8 = inb(TCO_RLD);
  322. val8 &= 0x3f;
  323. spin_unlock(&iTCO_wdt_private.io_lock);
  324. *time_left = (val8 * 6) / 10;
  325. } else
  326. return -EINVAL;
  327. return 0;
  328. }
  329. /*
  330. * /dev/watchdog handling
  331. */
  332. static int iTCO_wdt_open (struct inode *inode, struct file *file)
  333. {
  334. /* /dev/watchdog can only be opened once */
  335. if (test_and_set_bit(0, &is_active))
  336. return -EBUSY;
  337. /*
  338. * Reload and activate timer
  339. */
  340. iTCO_wdt_keepalive();
  341. iTCO_wdt_start();
  342. return nonseekable_open(inode, file);
  343. }
  344. static int iTCO_wdt_release (struct inode *inode, struct file *file)
  345. {
  346. /*
  347. * Shut off the timer.
  348. */
  349. if (expect_release == 42) {
  350. iTCO_wdt_stop();
  351. } else {
  352. printk(KERN_CRIT PFX "Unexpected close, not stopping watchdog!\n");
  353. iTCO_wdt_keepalive();
  354. }
  355. clear_bit(0, &is_active);
  356. expect_release = 0;
  357. return 0;
  358. }
  359. static ssize_t iTCO_wdt_write (struct file *file, const char __user *data,
  360. size_t len, loff_t * ppos)
  361. {
  362. /* See if we got the magic character 'V' and reload the timer */
  363. if (len) {
  364. if (!nowayout) {
  365. size_t i;
  366. /* note: just in case someone wrote the magic character
  367. * five months ago... */
  368. expect_release = 0;
  369. /* scan to see whether or not we got the magic character */
  370. for (i = 0; i != len; i++) {
  371. char c;
  372. if (get_user(c, data+i))
  373. return -EFAULT;
  374. if (c == 'V')
  375. expect_release = 42;
  376. }
  377. }
  378. /* someone wrote to us, we should reload the timer */
  379. iTCO_wdt_keepalive();
  380. }
  381. return len;
  382. }
  383. static int iTCO_wdt_ioctl (struct inode *inode, struct file *file,
  384. unsigned int cmd, unsigned long arg)
  385. {
  386. int new_options, retval = -EINVAL;
  387. int new_heartbeat;
  388. void __user *argp = (void __user *)arg;
  389. int __user *p = argp;
  390. static struct watchdog_info ident = {
  391. .options = WDIOF_SETTIMEOUT |
  392. WDIOF_KEEPALIVEPING |
  393. WDIOF_MAGICCLOSE,
  394. .firmware_version = 0,
  395. .identity = DRV_NAME,
  396. };
  397. switch (cmd) {
  398. case WDIOC_GETSUPPORT:
  399. return copy_to_user(argp, &ident,
  400. sizeof (ident)) ? -EFAULT : 0;
  401. case WDIOC_GETSTATUS:
  402. case WDIOC_GETBOOTSTATUS:
  403. return put_user(0, p);
  404. case WDIOC_KEEPALIVE:
  405. iTCO_wdt_keepalive();
  406. return 0;
  407. case WDIOC_SETOPTIONS:
  408. {
  409. if (get_user(new_options, p))
  410. return -EFAULT;
  411. if (new_options & WDIOS_DISABLECARD) {
  412. iTCO_wdt_stop();
  413. retval = 0;
  414. }
  415. if (new_options & WDIOS_ENABLECARD) {
  416. iTCO_wdt_keepalive();
  417. iTCO_wdt_start();
  418. retval = 0;
  419. }
  420. return retval;
  421. }
  422. case WDIOC_SETTIMEOUT:
  423. {
  424. if (get_user(new_heartbeat, p))
  425. return -EFAULT;
  426. if (iTCO_wdt_set_heartbeat(new_heartbeat))
  427. return -EINVAL;
  428. iTCO_wdt_keepalive();
  429. /* Fall */
  430. }
  431. case WDIOC_GETTIMEOUT:
  432. return put_user(heartbeat, p);
  433. case WDIOC_GETTIMELEFT:
  434. {
  435. int time_left;
  436. if (iTCO_wdt_get_timeleft(&time_left))
  437. return -EINVAL;
  438. return put_user(time_left, p);
  439. }
  440. default:
  441. return -ENOTTY;
  442. }
  443. }
  444. /*
  445. * Kernel Interfaces
  446. */
  447. static struct file_operations iTCO_wdt_fops = {
  448. .owner = THIS_MODULE,
  449. .llseek = no_llseek,
  450. .write = iTCO_wdt_write,
  451. .ioctl = iTCO_wdt_ioctl,
  452. .open = iTCO_wdt_open,
  453. .release = iTCO_wdt_release,
  454. };
  455. static struct miscdevice iTCO_wdt_miscdev = {
  456. .minor = WATCHDOG_MINOR,
  457. .name = "watchdog",
  458. .fops = &iTCO_wdt_fops,
  459. };
  460. /*
  461. * Init & exit routines
  462. */
  463. static int iTCO_wdt_init(struct pci_dev *pdev, const struct pci_device_id *ent, struct platform_device *dev)
  464. {
  465. int ret;
  466. u32 base_address;
  467. unsigned long RCBA;
  468. unsigned long val32;
  469. /*
  470. * Find the ACPI/PM base I/O address which is the base
  471. * for the TCO registers (TCOBASE=ACPIBASE + 0x60)
  472. * ACPIBASE is bits [15:7] from 0x40-0x43
  473. */
  474. pci_read_config_dword(pdev, 0x40, &base_address);
  475. base_address &= 0x00007f80;
  476. if (base_address == 0x00000000) {
  477. /* Something's wrong here, ACPIBASE has to be set */
  478. printk(KERN_ERR PFX "failed to get TCOBASE address\n");
  479. pci_dev_put(pdev);
  480. return -ENODEV;
  481. }
  482. iTCO_wdt_private.iTCO_version = iTCO_chipset_info[ent->driver_data].iTCO_version;
  483. iTCO_wdt_private.ACPIBASE = base_address;
  484. iTCO_wdt_private.pdev = pdev;
  485. /* Get the Memory-Mapped GCS register, we need it for the NO_REBOOT flag (TCO v2) */
  486. /* To get access to it you have to read RCBA from PCI Config space 0xf0
  487. and use it as base. GCS = RCBA + ICH6_GCS(0x3410). */
  488. if (iTCO_wdt_private.iTCO_version == 2) {
  489. pci_read_config_dword(pdev, 0xf0, &base_address);
  490. RCBA = base_address & 0xffffc000;
  491. iTCO_wdt_private.gcs = ioremap((RCBA + 0x3410),4);
  492. }
  493. /* Check chipset's NO_REBOOT bit */
  494. if (iTCO_wdt_unset_NO_REBOOT_bit()) {
  495. printk(KERN_ERR PFX "failed to reset NO_REBOOT flag, reboot disabled by hardware\n");
  496. ret = -ENODEV; /* Cannot reset NO_REBOOT bit */
  497. goto out;
  498. }
  499. /* Set the NO_REBOOT bit to prevent later reboots, just for sure */
  500. iTCO_wdt_set_NO_REBOOT_bit();
  501. /* Set the TCO_EN bit in SMI_EN register */
  502. if (!request_region(SMI_EN, 4, "iTCO_wdt")) {
  503. printk(KERN_ERR PFX "I/O address 0x%04lx already in use\n",
  504. SMI_EN );
  505. ret = -EIO;
  506. goto out;
  507. }
  508. val32 = inl(SMI_EN);
  509. val32 &= 0xffffdfff; /* Turn off SMI clearing watchdog */
  510. outl(val32, SMI_EN);
  511. release_region(SMI_EN, 4);
  512. /* The TCO I/O registers reside in a 32-byte range pointed to by the TCOBASE value */
  513. if (!request_region (TCOBASE, 0x20, "iTCO_wdt")) {
  514. printk (KERN_ERR PFX "I/O address 0x%04lx already in use\n",
  515. TCOBASE);
  516. ret = -EIO;
  517. goto out;
  518. }
  519. printk(KERN_INFO PFX "Found a %s TCO device (Version=%d, TCOBASE=0x%04lx)\n",
  520. iTCO_chipset_info[ent->driver_data].name,
  521. iTCO_chipset_info[ent->driver_data].iTCO_version,
  522. TCOBASE);
  523. /* Clear out the (probably old) status */
  524. outb(0, TCO1_STS);
  525. outb(3, TCO2_STS);
  526. /* Make sure the watchdog is not running */
  527. iTCO_wdt_stop();
  528. /* Check that the heartbeat value is within it's range ; if not reset to the default */
  529. if (iTCO_wdt_set_heartbeat(heartbeat)) {
  530. iTCO_wdt_set_heartbeat(WATCHDOG_HEARTBEAT);
  531. printk(KERN_INFO PFX "heartbeat value must be 2<heartbeat<39 (TCO v1) or 613 (TCO v2), using %d\n",
  532. heartbeat);
  533. }
  534. ret = misc_register(&iTCO_wdt_miscdev);
  535. if (ret != 0) {
  536. printk(KERN_ERR PFX "cannot register miscdev on minor=%d (err=%d)\n",
  537. WATCHDOG_MINOR, ret);
  538. goto unreg_region;
  539. }
  540. printk (KERN_INFO PFX "initialized. heartbeat=%d sec (nowayout=%d)\n",
  541. heartbeat, nowayout);
  542. return 0;
  543. unreg_region:
  544. release_region (TCOBASE, 0x20);
  545. out:
  546. if (iTCO_wdt_private.iTCO_version == 2)
  547. iounmap(iTCO_wdt_private.gcs);
  548. pci_dev_put(iTCO_wdt_private.pdev);
  549. iTCO_wdt_private.ACPIBASE = 0;
  550. return ret;
  551. }
  552. static void iTCO_wdt_cleanup(void)
  553. {
  554. /* Stop the timer before we leave */
  555. if (!nowayout)
  556. iTCO_wdt_stop();
  557. /* Deregister */
  558. misc_deregister(&iTCO_wdt_miscdev);
  559. release_region(TCOBASE, 0x20);
  560. if (iTCO_wdt_private.iTCO_version == 2)
  561. iounmap(iTCO_wdt_private.gcs);
  562. pci_dev_put(iTCO_wdt_private.pdev);
  563. iTCO_wdt_private.ACPIBASE = 0;
  564. }
  565. static int iTCO_wdt_probe(struct platform_device *dev)
  566. {
  567. int found = 0;
  568. struct pci_dev *pdev = NULL;
  569. const struct pci_device_id *ent;
  570. spin_lock_init(&iTCO_wdt_private.io_lock);
  571. for_each_pci_dev(pdev) {
  572. ent = pci_match_id(iTCO_wdt_pci_tbl, pdev);
  573. if (ent) {
  574. if (!(iTCO_wdt_init(pdev, ent, dev))) {
  575. found++;
  576. break;
  577. }
  578. }
  579. }
  580. if (!found) {
  581. printk(KERN_INFO PFX "No card detected\n");
  582. return -ENODEV;
  583. }
  584. return 0;
  585. }
  586. static int iTCO_wdt_remove(struct platform_device *dev)
  587. {
  588. if (iTCO_wdt_private.ACPIBASE)
  589. iTCO_wdt_cleanup();
  590. return 0;
  591. }
  592. static void iTCO_wdt_shutdown(struct platform_device *dev)
  593. {
  594. iTCO_wdt_stop();
  595. }
  596. #define iTCO_wdt_suspend NULL
  597. #define iTCO_wdt_resume NULL
  598. static struct platform_driver iTCO_wdt_driver = {
  599. .probe = iTCO_wdt_probe,
  600. .remove = iTCO_wdt_remove,
  601. .shutdown = iTCO_wdt_shutdown,
  602. .suspend = iTCO_wdt_suspend,
  603. .resume = iTCO_wdt_resume,
  604. .driver = {
  605. .owner = THIS_MODULE,
  606. .name = DRV_NAME,
  607. },
  608. };
  609. static int __init iTCO_wdt_init_module(void)
  610. {
  611. int err;
  612. printk(KERN_INFO PFX "Intel TCO WatchDog Timer Driver v%s (%s)\n",
  613. DRV_VERSION, DRV_RELDATE);
  614. err = platform_driver_register(&iTCO_wdt_driver);
  615. if (err)
  616. return err;
  617. iTCO_wdt_platform_device = platform_device_register_simple(DRV_NAME, -1, NULL, 0);
  618. if (IS_ERR(iTCO_wdt_platform_device)) {
  619. err = PTR_ERR(iTCO_wdt_platform_device);
  620. goto unreg_platform_driver;
  621. }
  622. return 0;
  623. unreg_platform_driver:
  624. platform_driver_unregister(&iTCO_wdt_driver);
  625. return err;
  626. }
  627. static void __exit iTCO_wdt_cleanup_module(void)
  628. {
  629. platform_device_unregister(iTCO_wdt_platform_device);
  630. platform_driver_unregister(&iTCO_wdt_driver);
  631. printk(KERN_INFO PFX "Watchdog Module Unloaded.\n");
  632. }
  633. module_init(iTCO_wdt_init_module);
  634. module_exit(iTCO_wdt_cleanup_module);
  635. MODULE_AUTHOR("Wim Van Sebroeck <wim@iguana.be>");
  636. MODULE_DESCRIPTION("Intel TCO WatchDog Timer Driver");
  637. MODULE_VERSION(DRV_VERSION);
  638. MODULE_LICENSE("GPL");
  639. MODULE_ALIAS_MISCDEV(WATCHDOG_MINOR);