vr41xx_giu.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752
  1. /*
  2. * Driver for NEC VR4100 series General-purpose I/O Unit.
  3. *
  4. * Copyright (C) 2002 MontaVista Software Inc.
  5. * Author: Yoichi Yuasa <yyuasa@mvista.com or source@mvista.com>
  6. * Copyright (C) 2003-2005 Yoichi Yuasa <yoichi_yuasa@tripeaks.co.jp>
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License as published by
  10. * the Free Software Foundation; either version 2 of the License, or
  11. * (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  21. */
  22. #include <linux/platform_device.h>
  23. #include <linux/errno.h>
  24. #include <linux/fs.h>
  25. #include <linux/init.h>
  26. #include <linux/irq.h>
  27. #include <linux/interrupt.h>
  28. #include <linux/kernel.h>
  29. #include <linux/module.h>
  30. #include <linux/spinlock.h>
  31. #include <linux/types.h>
  32. #include <asm/cpu.h>
  33. #include <asm/io.h>
  34. #include <asm/vr41xx/giu.h>
  35. #include <asm/vr41xx/irq.h>
  36. #include <asm/vr41xx/vr41xx.h>
  37. MODULE_AUTHOR("Yoichi Yuasa <yoichi_yuasa@tripeaks.co.jp>");
  38. MODULE_DESCRIPTION("NEC VR4100 series General-purpose I/O Unit driver");
  39. MODULE_LICENSE("GPL");
  40. static int major; /* default is dynamic major device number */
  41. module_param(major, int, 0);
  42. MODULE_PARM_DESC(major, "Major device number");
  43. #define GIU_TYPE1_START 0x0b000100UL
  44. #define GIU_TYPE1_SIZE 0x20UL
  45. #define GIU_TYPE2_START 0x0f000140UL
  46. #define GIU_TYPE2_SIZE 0x20UL
  47. #define GIU_TYPE3_START 0x0f000140UL
  48. #define GIU_TYPE3_SIZE 0x28UL
  49. #define GIU_PULLUPDOWN_START 0x0b0002e0UL
  50. #define GIU_PULLUPDOWN_SIZE 0x04UL
  51. #define GIUIOSELL 0x00
  52. #define GIUIOSELH 0x02
  53. #define GIUPIODL 0x04
  54. #define GIUPIODH 0x06
  55. #define GIUINTSTATL 0x08
  56. #define GIUINTSTATH 0x0a
  57. #define GIUINTENL 0x0c
  58. #define GIUINTENH 0x0e
  59. #define GIUINTTYPL 0x10
  60. #define GIUINTTYPH 0x12
  61. #define GIUINTALSELL 0x14
  62. #define GIUINTALSELH 0x16
  63. #define GIUINTHTSELL 0x18
  64. #define GIUINTHTSELH 0x1a
  65. #define GIUPODATL 0x1c
  66. #define GIUPODATEN 0x1c
  67. #define GIUPODATH 0x1e
  68. #define PIOEN0 0x0100
  69. #define PIOEN1 0x0200
  70. #define GIUPODAT 0x1e
  71. #define GIUFEDGEINHL 0x20
  72. #define GIUFEDGEINHH 0x22
  73. #define GIUREDGEINHL 0x24
  74. #define GIUREDGEINHH 0x26
  75. #define GIUUSEUPDN 0x1e0
  76. #define GIUTERMUPDN 0x1e2
  77. #define GPIO_HAS_PULLUPDOWN_IO 0x0001
  78. #define GPIO_HAS_OUTPUT_ENABLE 0x0002
  79. #define GPIO_HAS_INTERRUPT_EDGE_SELECT 0x0100
  80. static spinlock_t giu_lock;
  81. static struct resource *giu_resource1;
  82. static struct resource *giu_resource2;
  83. static unsigned long giu_flags;
  84. static unsigned int giu_nr_pins;
  85. static void __iomem *giu_base;
  86. #define giu_read(offset) readw(giu_base + (offset))
  87. #define giu_write(offset, value) writew((value), giu_base + (offset))
  88. #define GPIO_PIN_OF_IRQ(irq) ((irq) - GIU_IRQ_BASE)
  89. #define GIUINT_HIGH_OFFSET 16
  90. #define GIUINT_HIGH_MAX 32
  91. static inline uint16_t giu_set(uint16_t offset, uint16_t set)
  92. {
  93. uint16_t data;
  94. data = giu_read(offset);
  95. data |= set;
  96. giu_write(offset, data);
  97. return data;
  98. }
  99. static inline uint16_t giu_clear(uint16_t offset, uint16_t clear)
  100. {
  101. uint16_t data;
  102. data = giu_read(offset);
  103. data &= ~clear;
  104. giu_write(offset, data);
  105. return data;
  106. }
  107. static unsigned int startup_giuint_low_irq(unsigned int irq)
  108. {
  109. unsigned int pin;
  110. pin = GPIO_PIN_OF_IRQ(irq);
  111. giu_write(GIUINTSTATL, 1 << pin);
  112. giu_set(GIUINTENL, 1 << pin);
  113. return 0;
  114. }
  115. static void shutdown_giuint_low_irq(unsigned int irq)
  116. {
  117. giu_clear(GIUINTENL, 1 << GPIO_PIN_OF_IRQ(irq));
  118. }
  119. static void enable_giuint_low_irq(unsigned int irq)
  120. {
  121. giu_set(GIUINTENL, 1 << GPIO_PIN_OF_IRQ(irq));
  122. }
  123. #define disable_giuint_low_irq shutdown_giuint_low_irq
  124. static void ack_giuint_low_irq(unsigned int irq)
  125. {
  126. unsigned int pin;
  127. pin = GPIO_PIN_OF_IRQ(irq);
  128. giu_clear(GIUINTENL, 1 << pin);
  129. giu_write(GIUINTSTATL, 1 << pin);
  130. }
  131. static void end_giuint_low_irq(unsigned int irq)
  132. {
  133. if (!(irq_desc[irq].status & (IRQ_DISABLED | IRQ_INPROGRESS)))
  134. giu_set(GIUINTENL, 1 << GPIO_PIN_OF_IRQ(irq));
  135. }
  136. static struct hw_interrupt_type giuint_low_irq_type = {
  137. .typename = "GIUINTL",
  138. .startup = startup_giuint_low_irq,
  139. .shutdown = shutdown_giuint_low_irq,
  140. .enable = enable_giuint_low_irq,
  141. .disable = disable_giuint_low_irq,
  142. .ack = ack_giuint_low_irq,
  143. .end = end_giuint_low_irq,
  144. };
  145. static unsigned int startup_giuint_high_irq(unsigned int irq)
  146. {
  147. unsigned int pin;
  148. pin = GPIO_PIN_OF_IRQ(irq) - GIUINT_HIGH_OFFSET;
  149. giu_write(GIUINTSTATH, 1 << pin);
  150. giu_set(GIUINTENH, 1 << pin);
  151. return 0;
  152. }
  153. static void shutdown_giuint_high_irq(unsigned int irq)
  154. {
  155. giu_clear(GIUINTENH, 1 << (GPIO_PIN_OF_IRQ(irq) - GIUINT_HIGH_OFFSET));
  156. }
  157. static void enable_giuint_high_irq(unsigned int irq)
  158. {
  159. giu_set(GIUINTENH, 1 << (GPIO_PIN_OF_IRQ(irq) - GIUINT_HIGH_OFFSET));
  160. }
  161. #define disable_giuint_high_irq shutdown_giuint_high_irq
  162. static void ack_giuint_high_irq(unsigned int irq)
  163. {
  164. unsigned int pin;
  165. pin = GPIO_PIN_OF_IRQ(irq) - GIUINT_HIGH_OFFSET;
  166. giu_clear(GIUINTENH, 1 << pin);
  167. giu_write(GIUINTSTATH, 1 << pin);
  168. }
  169. static void end_giuint_high_irq(unsigned int irq)
  170. {
  171. if (!(irq_desc[irq].status & (IRQ_DISABLED | IRQ_INPROGRESS)))
  172. giu_set(GIUINTENH, 1 << (GPIO_PIN_OF_IRQ(irq) - GIUINT_HIGH_OFFSET));
  173. }
  174. static struct hw_interrupt_type giuint_high_irq_type = {
  175. .typename = "GIUINTH",
  176. .startup = startup_giuint_high_irq,
  177. .shutdown = shutdown_giuint_high_irq,
  178. .enable = enable_giuint_high_irq,
  179. .disable = disable_giuint_high_irq,
  180. .ack = ack_giuint_high_irq,
  181. .end = end_giuint_high_irq,
  182. };
  183. static int giu_get_irq(unsigned int irq)
  184. {
  185. uint16_t pendl, pendh, maskl, maskh;
  186. int i;
  187. pendl = giu_read(GIUINTSTATL);
  188. pendh = giu_read(GIUINTSTATH);
  189. maskl = giu_read(GIUINTENL);
  190. maskh = giu_read(GIUINTENH);
  191. maskl &= pendl;
  192. maskh &= pendh;
  193. if (maskl) {
  194. for (i = 0; i < 16; i++) {
  195. if (maskl & (1 << i))
  196. return GIU_IRQ(i);
  197. }
  198. } else if (maskh) {
  199. for (i = 0; i < 16; i++) {
  200. if (maskh & (1 << i))
  201. return GIU_IRQ(i + GIUINT_HIGH_OFFSET);
  202. }
  203. }
  204. printk(KERN_ERR "spurious GIU interrupt: %04x(%04x),%04x(%04x)\n",
  205. maskl, pendl, maskh, pendh);
  206. atomic_inc(&irq_err_count);
  207. return -EINVAL;
  208. }
  209. void vr41xx_set_irq_trigger(unsigned int pin, irq_trigger_t trigger, irq_signal_t signal)
  210. {
  211. uint16_t mask;
  212. if (pin < GIUINT_HIGH_OFFSET) {
  213. mask = 1 << pin;
  214. if (trigger != IRQ_TRIGGER_LEVEL) {
  215. giu_set(GIUINTTYPL, mask);
  216. if (signal == IRQ_SIGNAL_HOLD)
  217. giu_set(GIUINTHTSELL, mask);
  218. else
  219. giu_clear(GIUINTHTSELL, mask);
  220. if (current_cpu_data.cputype == CPU_VR4133) {
  221. switch (trigger) {
  222. case IRQ_TRIGGER_EDGE_FALLING:
  223. giu_set(GIUFEDGEINHL, mask);
  224. giu_clear(GIUREDGEINHL, mask);
  225. break;
  226. case IRQ_TRIGGER_EDGE_RISING:
  227. giu_clear(GIUFEDGEINHL, mask);
  228. giu_set(GIUREDGEINHL, mask);
  229. break;
  230. default:
  231. giu_set(GIUFEDGEINHL, mask);
  232. giu_set(GIUREDGEINHL, mask);
  233. break;
  234. }
  235. }
  236. } else {
  237. giu_clear(GIUINTTYPL, mask);
  238. giu_clear(GIUINTHTSELL, mask);
  239. }
  240. giu_write(GIUINTSTATL, mask);
  241. } else if (pin < GIUINT_HIGH_MAX) {
  242. mask = 1 << (pin - GIUINT_HIGH_OFFSET);
  243. if (trigger != IRQ_TRIGGER_LEVEL) {
  244. giu_set(GIUINTTYPH, mask);
  245. if (signal == IRQ_SIGNAL_HOLD)
  246. giu_set(GIUINTHTSELH, mask);
  247. else
  248. giu_clear(GIUINTHTSELH, mask);
  249. if (current_cpu_data.cputype == CPU_VR4133) {
  250. switch (trigger) {
  251. case IRQ_TRIGGER_EDGE_FALLING:
  252. giu_set(GIUFEDGEINHH, mask);
  253. giu_clear(GIUREDGEINHH, mask);
  254. break;
  255. case IRQ_TRIGGER_EDGE_RISING:
  256. giu_clear(GIUFEDGEINHH, mask);
  257. giu_set(GIUREDGEINHH, mask);
  258. break;
  259. default:
  260. giu_set(GIUFEDGEINHH, mask);
  261. giu_set(GIUREDGEINHH, mask);
  262. break;
  263. }
  264. }
  265. } else {
  266. giu_clear(GIUINTTYPH, mask);
  267. giu_clear(GIUINTHTSELH, mask);
  268. }
  269. giu_write(GIUINTSTATH, mask);
  270. }
  271. }
  272. EXPORT_SYMBOL_GPL(vr41xx_set_irq_trigger);
  273. void vr41xx_set_irq_level(unsigned int pin, irq_level_t level)
  274. {
  275. uint16_t mask;
  276. if (pin < GIUINT_HIGH_OFFSET) {
  277. mask = 1 << pin;
  278. if (level == IRQ_LEVEL_HIGH)
  279. giu_set(GIUINTALSELL, mask);
  280. else
  281. giu_clear(GIUINTALSELL, mask);
  282. giu_write(GIUINTSTATL, mask);
  283. } else if (pin < GIUINT_HIGH_MAX) {
  284. mask = 1 << (pin - GIUINT_HIGH_OFFSET);
  285. if (level == IRQ_LEVEL_HIGH)
  286. giu_set(GIUINTALSELH, mask);
  287. else
  288. giu_clear(GIUINTALSELH, mask);
  289. giu_write(GIUINTSTATH, mask);
  290. }
  291. }
  292. EXPORT_SYMBOL_GPL(vr41xx_set_irq_level);
  293. gpio_data_t vr41xx_gpio_get_pin(unsigned int pin)
  294. {
  295. uint16_t reg, mask;
  296. if (pin >= giu_nr_pins)
  297. return GPIO_DATA_INVAL;
  298. if (pin < 16) {
  299. reg = giu_read(GIUPIODL);
  300. mask = (uint16_t)1 << pin;
  301. } else if (pin < 32) {
  302. reg = giu_read(GIUPIODH);
  303. mask = (uint16_t)1 << (pin - 16);
  304. } else if (pin < 48) {
  305. reg = giu_read(GIUPODATL);
  306. mask = (uint16_t)1 << (pin - 32);
  307. } else {
  308. reg = giu_read(GIUPODATH);
  309. mask = (uint16_t)1 << (pin - 48);
  310. }
  311. if (reg & mask)
  312. return GPIO_DATA_HIGH;
  313. return GPIO_DATA_LOW;
  314. }
  315. EXPORT_SYMBOL_GPL(vr41xx_gpio_get_pin);
  316. int vr41xx_gpio_set_pin(unsigned int pin, gpio_data_t data)
  317. {
  318. uint16_t offset, mask, reg;
  319. unsigned long flags;
  320. if (pin >= giu_nr_pins)
  321. return -EINVAL;
  322. if (pin < 16) {
  323. offset = GIUPIODL;
  324. mask = (uint16_t)1 << pin;
  325. } else if (pin < 32) {
  326. offset = GIUPIODH;
  327. mask = (uint16_t)1 << (pin - 16);
  328. } else if (pin < 48) {
  329. offset = GIUPODATL;
  330. mask = (uint16_t)1 << (pin - 32);
  331. } else {
  332. offset = GIUPODATH;
  333. mask = (uint16_t)1 << (pin - 48);
  334. }
  335. spin_lock_irqsave(&giu_lock, flags);
  336. reg = giu_read(offset);
  337. if (data == GPIO_DATA_HIGH)
  338. reg |= mask;
  339. else
  340. reg &= ~mask;
  341. giu_write(offset, reg);
  342. spin_unlock_irqrestore(&giu_lock, flags);
  343. return 0;
  344. }
  345. EXPORT_SYMBOL_GPL(vr41xx_gpio_set_pin);
  346. int vr41xx_gpio_set_direction(unsigned int pin, gpio_direction_t dir)
  347. {
  348. uint16_t offset, mask, reg;
  349. unsigned long flags;
  350. if (pin >= giu_nr_pins)
  351. return -EINVAL;
  352. if (pin < 16) {
  353. offset = GIUIOSELL;
  354. mask = (uint16_t)1 << pin;
  355. } else if (pin < 32) {
  356. offset = GIUIOSELH;
  357. mask = (uint16_t)1 << (pin - 16);
  358. } else {
  359. if (giu_flags & GPIO_HAS_OUTPUT_ENABLE) {
  360. offset = GIUPODATEN;
  361. mask = (uint16_t)1 << (pin - 32);
  362. } else {
  363. switch (pin) {
  364. case 48:
  365. offset = GIUPODATH;
  366. mask = PIOEN0;
  367. break;
  368. case 49:
  369. offset = GIUPODATH;
  370. mask = PIOEN1;
  371. break;
  372. default:
  373. return -EINVAL;
  374. }
  375. }
  376. }
  377. spin_lock_irqsave(&giu_lock, flags);
  378. reg = giu_read(offset);
  379. if (dir == GPIO_OUTPUT)
  380. reg |= mask;
  381. else
  382. reg &= ~mask;
  383. giu_write(offset, reg);
  384. spin_unlock_irqrestore(&giu_lock, flags);
  385. return 0;
  386. }
  387. EXPORT_SYMBOL_GPL(vr41xx_gpio_set_direction);
  388. int vr41xx_gpio_pullupdown(unsigned int pin, gpio_pull_t pull)
  389. {
  390. uint16_t reg, mask;
  391. unsigned long flags;
  392. if ((giu_flags & GPIO_HAS_PULLUPDOWN_IO) != GPIO_HAS_PULLUPDOWN_IO)
  393. return -EPERM;
  394. if (pin >= 15)
  395. return -EINVAL;
  396. mask = (uint16_t)1 << pin;
  397. spin_lock_irqsave(&giu_lock, flags);
  398. if (pull == GPIO_PULL_UP || pull == GPIO_PULL_DOWN) {
  399. reg = giu_read(GIUTERMUPDN);
  400. if (pull == GPIO_PULL_UP)
  401. reg |= mask;
  402. else
  403. reg &= ~mask;
  404. giu_write(GIUTERMUPDN, reg);
  405. reg = giu_read(GIUUSEUPDN);
  406. reg |= mask;
  407. giu_write(GIUUSEUPDN, reg);
  408. } else {
  409. reg = giu_read(GIUUSEUPDN);
  410. reg &= ~mask;
  411. giu_write(GIUUSEUPDN, reg);
  412. }
  413. spin_unlock_irqrestore(&giu_lock, flags);
  414. return 0;
  415. }
  416. EXPORT_SYMBOL_GPL(vr41xx_gpio_pullupdown);
  417. static ssize_t gpio_read(struct file *file, char __user *buf, size_t len,
  418. loff_t *ppos)
  419. {
  420. unsigned int pin;
  421. char value = '0';
  422. pin = iminor(file->f_dentry->d_inode);
  423. if (pin >= giu_nr_pins)
  424. return -EBADF;
  425. if (vr41xx_gpio_get_pin(pin) == GPIO_DATA_HIGH)
  426. value = '1';
  427. if (len <= 0)
  428. return -EFAULT;
  429. if (put_user(value, buf))
  430. return -EFAULT;
  431. return 1;
  432. }
  433. static ssize_t gpio_write(struct file *file, const char __user *data,
  434. size_t len, loff_t *ppos)
  435. {
  436. unsigned int pin;
  437. size_t i;
  438. char c;
  439. int retval = 0;
  440. pin = iminor(file->f_dentry->d_inode);
  441. if (pin >= giu_nr_pins)
  442. return -EBADF;
  443. for (i = 0; i < len; i++) {
  444. if (get_user(c, data + i))
  445. return -EFAULT;
  446. switch (c) {
  447. case '0':
  448. retval = vr41xx_gpio_set_pin(pin, GPIO_DATA_LOW);
  449. break;
  450. case '1':
  451. retval = vr41xx_gpio_set_pin(pin, GPIO_DATA_HIGH);
  452. break;
  453. case 'D':
  454. printk(KERN_INFO "GPIO%d: pull down\n", pin);
  455. retval = vr41xx_gpio_pullupdown(pin, GPIO_PULL_DOWN);
  456. break;
  457. case 'd':
  458. printk(KERN_INFO "GPIO%d: pull up/down disable\n", pin);
  459. retval = vr41xx_gpio_pullupdown(pin, GPIO_PULL_DISABLE);
  460. break;
  461. case 'I':
  462. printk(KERN_INFO "GPIO%d: input\n", pin);
  463. retval = vr41xx_gpio_set_direction(pin, GPIO_INPUT);
  464. break;
  465. case 'O':
  466. printk(KERN_INFO "GPIO%d: output\n", pin);
  467. retval = vr41xx_gpio_set_direction(pin, GPIO_OUTPUT);
  468. break;
  469. case 'o':
  470. printk(KERN_INFO "GPIO%d: output disable\n", pin);
  471. retval = vr41xx_gpio_set_direction(pin, GPIO_OUTPUT_DISABLE);
  472. break;
  473. case 'P':
  474. printk(KERN_INFO "GPIO%d: pull up\n", pin);
  475. retval = vr41xx_gpio_pullupdown(pin, GPIO_PULL_UP);
  476. break;
  477. case 'p':
  478. printk(KERN_INFO "GPIO%d: pull up/down disable\n", pin);
  479. retval = vr41xx_gpio_pullupdown(pin, GPIO_PULL_DISABLE);
  480. break;
  481. default:
  482. break;
  483. }
  484. if (retval < 0)
  485. break;
  486. }
  487. return i;
  488. }
  489. static int gpio_open(struct inode *inode, struct file *file)
  490. {
  491. unsigned int pin;
  492. pin = iminor(inode);
  493. if (pin >= giu_nr_pins)
  494. return -EBADF;
  495. return nonseekable_open(inode, file);
  496. }
  497. static int gpio_release(struct inode *inode, struct file *file)
  498. {
  499. unsigned int pin;
  500. pin = iminor(inode);
  501. if (pin >= giu_nr_pins)
  502. return -EBADF;
  503. return 0;
  504. }
  505. static const struct file_operations gpio_fops = {
  506. .owner = THIS_MODULE,
  507. .read = gpio_read,
  508. .write = gpio_write,
  509. .open = gpio_open,
  510. .release = gpio_release,
  511. };
  512. static int __devinit giu_probe(struct platform_device *dev)
  513. {
  514. unsigned long start, size, flags = 0;
  515. unsigned int nr_pins = 0;
  516. struct resource *res1, *res2 = NULL;
  517. void *base;
  518. int retval, i;
  519. switch (current_cpu_data.cputype) {
  520. case CPU_VR4111:
  521. case CPU_VR4121:
  522. start = GIU_TYPE1_START;
  523. size = GIU_TYPE1_SIZE;
  524. flags = GPIO_HAS_PULLUPDOWN_IO;
  525. nr_pins = 50;
  526. break;
  527. case CPU_VR4122:
  528. case CPU_VR4131:
  529. start = GIU_TYPE2_START;
  530. size = GIU_TYPE2_SIZE;
  531. nr_pins = 36;
  532. break;
  533. case CPU_VR4133:
  534. start = GIU_TYPE3_START;
  535. size = GIU_TYPE3_SIZE;
  536. flags = GPIO_HAS_INTERRUPT_EDGE_SELECT;
  537. nr_pins = 48;
  538. break;
  539. default:
  540. return -ENODEV;
  541. }
  542. res1 = request_mem_region(start, size, "GIU");
  543. if (res1 == NULL)
  544. return -EBUSY;
  545. base = ioremap(start, size);
  546. if (base == NULL) {
  547. release_resource(res1);
  548. return -ENOMEM;
  549. }
  550. if (flags & GPIO_HAS_PULLUPDOWN_IO) {
  551. res2 = request_mem_region(GIU_PULLUPDOWN_START, GIU_PULLUPDOWN_SIZE, "GIU");
  552. if (res2 == NULL) {
  553. iounmap(base);
  554. release_resource(res1);
  555. return -EBUSY;
  556. }
  557. }
  558. retval = register_chrdev(major, "GIU", &gpio_fops);
  559. if (retval < 0) {
  560. iounmap(base);
  561. release_resource(res1);
  562. release_resource(res2);
  563. return retval;
  564. }
  565. if (major == 0) {
  566. major = retval;
  567. printk(KERN_INFO "GIU: major number %d\n", major);
  568. }
  569. spin_lock_init(&giu_lock);
  570. giu_base = base;
  571. giu_resource1 = res1;
  572. giu_resource2 = res2;
  573. giu_flags = flags;
  574. giu_nr_pins = nr_pins;
  575. giu_write(GIUINTENL, 0);
  576. giu_write(GIUINTENH, 0);
  577. for (i = GIU_IRQ_BASE; i <= GIU_IRQ_LAST; i++) {
  578. if (i < GIU_IRQ(GIUINT_HIGH_OFFSET))
  579. irq_desc[i].chip = &giuint_low_irq_type;
  580. else
  581. irq_desc[i].chip = &giuint_high_irq_type;
  582. }
  583. return cascade_irq(GIUINT_IRQ, giu_get_irq);
  584. }
  585. static int __devexit giu_remove(struct platform_device *dev)
  586. {
  587. iounmap(giu_base);
  588. release_resource(giu_resource1);
  589. if (giu_flags & GPIO_HAS_PULLUPDOWN_IO)
  590. release_resource(giu_resource2);
  591. return 0;
  592. }
  593. static struct platform_device *giu_platform_device;
  594. static struct platform_driver giu_device_driver = {
  595. .probe = giu_probe,
  596. .remove = __devexit_p(giu_remove),
  597. .driver = {
  598. .name = "GIU",
  599. .owner = THIS_MODULE,
  600. },
  601. };
  602. static int __init vr41xx_giu_init(void)
  603. {
  604. int retval;
  605. giu_platform_device = platform_device_alloc("GIU", -1);
  606. if (!giu_platform_device)
  607. return -ENOMEM;
  608. retval = platform_device_add(giu_platform_device);
  609. if (retval < 0) {
  610. platform_device_put(giu_platform_device);
  611. return retval;
  612. }
  613. retval = platform_driver_register(&giu_device_driver);
  614. if (retval < 0)
  615. platform_device_unregister(giu_platform_device);
  616. return retval;
  617. }
  618. static void __exit vr41xx_giu_exit(void)
  619. {
  620. platform_driver_unregister(&giu_device_driver);
  621. platform_device_unregister(giu_platform_device);
  622. }
  623. module_init(vr41xx_giu_init);
  624. module_exit(vr41xx_giu_exit);