via_dmablit.c 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827
  1. /* via_dmablit.c -- PCI DMA BitBlt support for the VIA Unichrome/Pro
  2. *
  3. * Copyright (C) 2005 Thomas Hellstrom, All Rights Reserved.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sub license,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice (including the
  13. * next paragraph) shall be included in all copies or substantial portions
  14. * of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
  20. * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
  21. * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
  22. * USE OR OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors:
  25. * Thomas Hellstrom.
  26. * Partially based on code obtained from Digeo Inc.
  27. */
  28. /*
  29. * Unmaps the DMA mappings.
  30. * FIXME: Is this a NoOp on x86? Also
  31. * FIXME: What happens if this one is called and a pending blit has previously done
  32. * the same DMA mappings?
  33. */
  34. #include "drmP.h"
  35. #include "via_drm.h"
  36. #include "via_drv.h"
  37. #include "via_dmablit.h"
  38. #include <linux/pagemap.h>
  39. #define VIA_PGDN(x) (((unsigned long)(x)) & PAGE_MASK)
  40. #define VIA_PGOFF(x) (((unsigned long)(x)) & ~PAGE_MASK)
  41. #define VIA_PFN(x) ((unsigned long)(x) >> PAGE_SHIFT)
  42. typedef struct _drm_via_descriptor {
  43. uint32_t mem_addr;
  44. uint32_t dev_addr;
  45. uint32_t size;
  46. uint32_t next;
  47. } drm_via_descriptor_t;
  48. /*
  49. * Unmap a DMA mapping.
  50. */
  51. static void
  52. via_unmap_blit_from_device(struct pci_dev *pdev, drm_via_sg_info_t *vsg)
  53. {
  54. int num_desc = vsg->num_desc;
  55. unsigned cur_descriptor_page = num_desc / vsg->descriptors_per_page;
  56. unsigned descriptor_this_page = num_desc % vsg->descriptors_per_page;
  57. drm_via_descriptor_t *desc_ptr = vsg->desc_pages[cur_descriptor_page] +
  58. descriptor_this_page;
  59. dma_addr_t next = vsg->chain_start;
  60. while(num_desc--) {
  61. if (descriptor_this_page-- == 0) {
  62. cur_descriptor_page--;
  63. descriptor_this_page = vsg->descriptors_per_page - 1;
  64. desc_ptr = vsg->desc_pages[cur_descriptor_page] +
  65. descriptor_this_page;
  66. }
  67. dma_unmap_single(&pdev->dev, next, sizeof(*desc_ptr), DMA_TO_DEVICE);
  68. dma_unmap_page(&pdev->dev, desc_ptr->mem_addr, desc_ptr->size, vsg->direction);
  69. next = (dma_addr_t) desc_ptr->next;
  70. desc_ptr--;
  71. }
  72. }
  73. /*
  74. * If mode = 0, count how many descriptors are needed.
  75. * If mode = 1, Map the DMA pages for the device, put together and map also the descriptors.
  76. * Descriptors are run in reverse order by the hardware because we are not allowed to update the
  77. * 'next' field without syncing calls when the descriptor is already mapped.
  78. */
  79. static void
  80. via_map_blit_for_device(struct pci_dev *pdev,
  81. const drm_via_dmablit_t *xfer,
  82. drm_via_sg_info_t *vsg,
  83. int mode)
  84. {
  85. unsigned cur_descriptor_page = 0;
  86. unsigned num_descriptors_this_page = 0;
  87. unsigned char *mem_addr = xfer->mem_addr;
  88. unsigned char *cur_mem;
  89. unsigned char *first_addr = (unsigned char *)VIA_PGDN(mem_addr);
  90. uint32_t fb_addr = xfer->fb_addr;
  91. uint32_t cur_fb;
  92. unsigned long line_len;
  93. unsigned remaining_len;
  94. int num_desc = 0;
  95. int cur_line;
  96. dma_addr_t next = 0 | VIA_DMA_DPR_EC;
  97. drm_via_descriptor_t *desc_ptr = NULL;
  98. if (mode == 1)
  99. desc_ptr = vsg->desc_pages[cur_descriptor_page];
  100. for (cur_line = 0; cur_line < xfer->num_lines; ++cur_line) {
  101. line_len = xfer->line_length;
  102. cur_fb = fb_addr;
  103. cur_mem = mem_addr;
  104. while (line_len > 0) {
  105. remaining_len = min(PAGE_SIZE-VIA_PGOFF(cur_mem), line_len);
  106. line_len -= remaining_len;
  107. if (mode == 1) {
  108. desc_ptr->mem_addr =
  109. dma_map_page(&pdev->dev,
  110. vsg->pages[VIA_PFN(cur_mem) -
  111. VIA_PFN(first_addr)],
  112. VIA_PGOFF(cur_mem), remaining_len,
  113. vsg->direction);
  114. desc_ptr->dev_addr = cur_fb;
  115. desc_ptr->size = remaining_len;
  116. desc_ptr->next = (uint32_t) next;
  117. next = dma_map_single(&pdev->dev, desc_ptr, sizeof(*desc_ptr),
  118. DMA_TO_DEVICE);
  119. desc_ptr++;
  120. if (++num_descriptors_this_page >= vsg->descriptors_per_page) {
  121. num_descriptors_this_page = 0;
  122. desc_ptr = vsg->desc_pages[++cur_descriptor_page];
  123. }
  124. }
  125. num_desc++;
  126. cur_mem += remaining_len;
  127. cur_fb += remaining_len;
  128. }
  129. mem_addr += xfer->mem_stride;
  130. fb_addr += xfer->fb_stride;
  131. }
  132. if (mode == 1) {
  133. vsg->chain_start = next;
  134. vsg->state = dr_via_device_mapped;
  135. }
  136. vsg->num_desc = num_desc;
  137. }
  138. /*
  139. * Function that frees up all resources for a blit. It is usable even if the
  140. * blit info has only been partially built as long as the status enum is consistent
  141. * with the actual status of the used resources.
  142. */
  143. static void
  144. via_free_sg_info(struct pci_dev *pdev, drm_via_sg_info_t *vsg)
  145. {
  146. struct page *page;
  147. int i;
  148. switch(vsg->state) {
  149. case dr_via_device_mapped:
  150. via_unmap_blit_from_device(pdev, vsg);
  151. case dr_via_desc_pages_alloc:
  152. for (i=0; i<vsg->num_desc_pages; ++i) {
  153. if (vsg->desc_pages[i] != NULL)
  154. free_page((unsigned long)vsg->desc_pages[i]);
  155. }
  156. kfree(vsg->desc_pages);
  157. case dr_via_pages_locked:
  158. for (i=0; i<vsg->num_pages; ++i) {
  159. if ( NULL != (page = vsg->pages[i])) {
  160. if (! PageReserved(page) && (DMA_FROM_DEVICE == vsg->direction))
  161. SetPageDirty(page);
  162. page_cache_release(page);
  163. }
  164. }
  165. case dr_via_pages_alloc:
  166. vfree(vsg->pages);
  167. default:
  168. vsg->state = dr_via_sg_init;
  169. }
  170. if (vsg->bounce_buffer) {
  171. vfree(vsg->bounce_buffer);
  172. vsg->bounce_buffer = NULL;
  173. }
  174. vsg->free_on_sequence = 0;
  175. }
  176. /*
  177. * Fire a blit engine.
  178. */
  179. static void
  180. via_fire_dmablit(drm_device_t *dev, drm_via_sg_info_t *vsg, int engine)
  181. {
  182. drm_via_private_t *dev_priv = (drm_via_private_t *)dev->dev_private;
  183. VIA_WRITE(VIA_PCI_DMA_MAR0 + engine*0x10, 0);
  184. VIA_WRITE(VIA_PCI_DMA_DAR0 + engine*0x10, 0);
  185. VIA_WRITE(VIA_PCI_DMA_CSR0 + engine*0x04, VIA_DMA_CSR_DD | VIA_DMA_CSR_TD |
  186. VIA_DMA_CSR_DE);
  187. VIA_WRITE(VIA_PCI_DMA_MR0 + engine*0x04, VIA_DMA_MR_CM | VIA_DMA_MR_TDIE);
  188. VIA_WRITE(VIA_PCI_DMA_BCR0 + engine*0x10, 0);
  189. VIA_WRITE(VIA_PCI_DMA_DPR0 + engine*0x10, vsg->chain_start);
  190. VIA_WRITE(VIA_PCI_DMA_CSR0 + engine*0x04, VIA_DMA_CSR_DE | VIA_DMA_CSR_TS);
  191. }
  192. /*
  193. * Obtain a page pointer array and lock all pages into system memory. A segmentation violation will
  194. * occur here if the calling user does not have access to the submitted address.
  195. */
  196. static int
  197. via_lock_all_dma_pages(drm_via_sg_info_t *vsg, drm_via_dmablit_t *xfer)
  198. {
  199. int ret;
  200. unsigned long first_pfn = VIA_PFN(xfer->mem_addr);
  201. vsg->num_pages = VIA_PFN(xfer->mem_addr + (xfer->num_lines * xfer->mem_stride -1)) -
  202. first_pfn + 1;
  203. if (NULL == (vsg->pages = vmalloc(sizeof(struct page *) * vsg->num_pages)))
  204. return DRM_ERR(ENOMEM);
  205. memset(vsg->pages, 0, sizeof(struct page *) * vsg->num_pages);
  206. down_read(&current->mm->mmap_sem);
  207. ret = get_user_pages(current, current->mm,
  208. (unsigned long)xfer->mem_addr,
  209. vsg->num_pages,
  210. (vsg->direction == DMA_FROM_DEVICE),
  211. 0, vsg->pages, NULL);
  212. up_read(&current->mm->mmap_sem);
  213. if (ret != vsg->num_pages) {
  214. if (ret < 0)
  215. return ret;
  216. vsg->state = dr_via_pages_locked;
  217. return DRM_ERR(EINVAL);
  218. }
  219. vsg->state = dr_via_pages_locked;
  220. DRM_DEBUG("DMA pages locked\n");
  221. return 0;
  222. }
  223. /*
  224. * Allocate DMA capable memory for the blit descriptor chain, and an array that keeps track of the
  225. * pages we allocate. We don't want to use kmalloc for the descriptor chain because it may be
  226. * quite large for some blits, and pages don't need to be contingous.
  227. */
  228. static int
  229. via_alloc_desc_pages(drm_via_sg_info_t *vsg)
  230. {
  231. int i;
  232. vsg->descriptors_per_page = PAGE_SIZE / sizeof( drm_via_descriptor_t);
  233. vsg->num_desc_pages = (vsg->num_desc + vsg->descriptors_per_page - 1) /
  234. vsg->descriptors_per_page;
  235. if (NULL == (vsg->desc_pages = kmalloc(sizeof(void *) * vsg->num_desc_pages, GFP_KERNEL)))
  236. return DRM_ERR(ENOMEM);
  237. memset(vsg->desc_pages, 0, sizeof(void *) * vsg->num_desc_pages);
  238. vsg->state = dr_via_desc_pages_alloc;
  239. for (i=0; i<vsg->num_desc_pages; ++i) {
  240. if (NULL == (vsg->desc_pages[i] =
  241. (drm_via_descriptor_t *) __get_free_page(GFP_KERNEL)))
  242. return DRM_ERR(ENOMEM);
  243. }
  244. DRM_DEBUG("Allocated %d pages for %d descriptors.\n", vsg->num_desc_pages,
  245. vsg->num_desc);
  246. return 0;
  247. }
  248. static void
  249. via_abort_dmablit(drm_device_t *dev, int engine)
  250. {
  251. drm_via_private_t *dev_priv = (drm_via_private_t *)dev->dev_private;
  252. VIA_WRITE(VIA_PCI_DMA_CSR0 + engine*0x04, VIA_DMA_CSR_TA);
  253. }
  254. static void
  255. via_dmablit_engine_off(drm_device_t *dev, int engine)
  256. {
  257. drm_via_private_t *dev_priv = (drm_via_private_t *)dev->dev_private;
  258. VIA_WRITE(VIA_PCI_DMA_CSR0 + engine*0x04, VIA_DMA_CSR_TD | VIA_DMA_CSR_DD);
  259. }
  260. /*
  261. * The dmablit part of the IRQ handler. Trying to do only reasonably fast things here.
  262. * The rest, like unmapping and freeing memory for done blits is done in a separate workqueue
  263. * task. Basically the task of the interrupt handler is to submit a new blit to the engine, while
  264. * the workqueue task takes care of processing associated with the old blit.
  265. */
  266. void
  267. via_dmablit_handler(drm_device_t *dev, int engine, int from_irq)
  268. {
  269. drm_via_private_t *dev_priv = (drm_via_private_t *)dev->dev_private;
  270. drm_via_blitq_t *blitq = dev_priv->blit_queues + engine;
  271. int cur;
  272. int done_transfer;
  273. unsigned long irqsave=0;
  274. uint32_t status = 0;
  275. DRM_DEBUG("DMA blit handler called. engine = %d, from_irq = %d, blitq = 0x%lx\n",
  276. engine, from_irq, (unsigned long) blitq);
  277. if (from_irq) {
  278. spin_lock(&blitq->blit_lock);
  279. } else {
  280. spin_lock_irqsave(&blitq->blit_lock, irqsave);
  281. }
  282. done_transfer = blitq->is_active &&
  283. (( status = VIA_READ(VIA_PCI_DMA_CSR0 + engine*0x04)) & VIA_DMA_CSR_TD);
  284. done_transfer = done_transfer || ( blitq->aborting && !(status & VIA_DMA_CSR_DE));
  285. cur = blitq->cur;
  286. if (done_transfer) {
  287. blitq->blits[cur]->aborted = blitq->aborting;
  288. blitq->done_blit_handle++;
  289. DRM_WAKEUP(blitq->blit_queue + cur);
  290. cur++;
  291. if (cur >= VIA_NUM_BLIT_SLOTS)
  292. cur = 0;
  293. blitq->cur = cur;
  294. /*
  295. * Clear transfer done flag.
  296. */
  297. VIA_WRITE(VIA_PCI_DMA_CSR0 + engine*0x04, VIA_DMA_CSR_TD);
  298. blitq->is_active = 0;
  299. blitq->aborting = 0;
  300. schedule_work(&blitq->wq);
  301. } else if (blitq->is_active && time_after_eq(jiffies, blitq->end)) {
  302. /*
  303. * Abort transfer after one second.
  304. */
  305. via_abort_dmablit(dev, engine);
  306. blitq->aborting = 1;
  307. blitq->end = jiffies + DRM_HZ;
  308. }
  309. if (!blitq->is_active) {
  310. if (blitq->num_outstanding) {
  311. via_fire_dmablit(dev, blitq->blits[cur], engine);
  312. blitq->is_active = 1;
  313. blitq->cur = cur;
  314. blitq->num_outstanding--;
  315. blitq->end = jiffies + DRM_HZ;
  316. if (!timer_pending(&blitq->poll_timer)) {
  317. blitq->poll_timer.expires = jiffies+1;
  318. add_timer(&blitq->poll_timer);
  319. }
  320. } else {
  321. if (timer_pending(&blitq->poll_timer)) {
  322. del_timer(&blitq->poll_timer);
  323. }
  324. via_dmablit_engine_off(dev, engine);
  325. }
  326. }
  327. if (from_irq) {
  328. spin_unlock(&blitq->blit_lock);
  329. } else {
  330. spin_unlock_irqrestore(&blitq->blit_lock, irqsave);
  331. }
  332. }
  333. /*
  334. * Check whether this blit is still active, performing necessary locking.
  335. */
  336. static int
  337. via_dmablit_active(drm_via_blitq_t *blitq, int engine, uint32_t handle, wait_queue_head_t **queue)
  338. {
  339. unsigned long irqsave;
  340. uint32_t slot;
  341. int active;
  342. spin_lock_irqsave(&blitq->blit_lock, irqsave);
  343. /*
  344. * Allow for handle wraparounds.
  345. */
  346. active = ((blitq->done_blit_handle - handle) > (1 << 23)) &&
  347. ((blitq->cur_blit_handle - handle) <= (1 << 23));
  348. if (queue && active) {
  349. slot = handle - blitq->done_blit_handle + blitq->cur -1;
  350. if (slot >= VIA_NUM_BLIT_SLOTS) {
  351. slot -= VIA_NUM_BLIT_SLOTS;
  352. }
  353. *queue = blitq->blit_queue + slot;
  354. }
  355. spin_unlock_irqrestore(&blitq->blit_lock, irqsave);
  356. return active;
  357. }
  358. /*
  359. * Sync. Wait for at least three seconds for the blit to be performed.
  360. */
  361. static int
  362. via_dmablit_sync(drm_device_t *dev, uint32_t handle, int engine)
  363. {
  364. drm_via_private_t *dev_priv = (drm_via_private_t *)dev->dev_private;
  365. drm_via_blitq_t *blitq = dev_priv->blit_queues + engine;
  366. wait_queue_head_t *queue;
  367. int ret = 0;
  368. if (via_dmablit_active(blitq, engine, handle, &queue)) {
  369. DRM_WAIT_ON(ret, *queue, 3 * DRM_HZ,
  370. !via_dmablit_active(blitq, engine, handle, NULL));
  371. }
  372. DRM_DEBUG("DMA blit sync handle 0x%x engine %d returned %d\n",
  373. handle, engine, ret);
  374. return ret;
  375. }
  376. /*
  377. * A timer that regularly polls the blit engine in cases where we don't have interrupts:
  378. * a) Broken hardware (typically those that don't have any video capture facility).
  379. * b) Blit abort. The hardware doesn't send an interrupt when a blit is aborted.
  380. * The timer and hardware IRQ's can and do work in parallel. If the hardware has
  381. * irqs, it will shorten the latency somewhat.
  382. */
  383. static void
  384. via_dmablit_timer(unsigned long data)
  385. {
  386. drm_via_blitq_t *blitq = (drm_via_blitq_t *) data;
  387. drm_device_t *dev = blitq->dev;
  388. int engine = (int)
  389. (blitq - ((drm_via_private_t *)dev->dev_private)->blit_queues);
  390. DRM_DEBUG("Polling timer called for engine %d, jiffies %lu\n", engine,
  391. (unsigned long) jiffies);
  392. via_dmablit_handler(dev, engine, 0);
  393. if (!timer_pending(&blitq->poll_timer)) {
  394. blitq->poll_timer.expires = jiffies+1;
  395. add_timer(&blitq->poll_timer);
  396. /*
  397. * Rerun handler to delete timer if engines are off, and
  398. * to shorten abort latency. This is a little nasty.
  399. */
  400. via_dmablit_handler(dev, engine, 0);
  401. }
  402. }
  403. /*
  404. * Workqueue task that frees data and mappings associated with a blit.
  405. * Also wakes up waiting processes. Each of these tasks handles one
  406. * blit engine only and may not be called on each interrupt.
  407. */
  408. static void
  409. via_dmablit_workqueue(void *data)
  410. {
  411. drm_via_blitq_t *blitq = (drm_via_blitq_t *) data;
  412. drm_device_t *dev = blitq->dev;
  413. unsigned long irqsave;
  414. drm_via_sg_info_t *cur_sg;
  415. int cur_released;
  416. DRM_DEBUG("Workqueue task called for blit engine %ld\n",(unsigned long)
  417. (blitq - ((drm_via_private_t *)dev->dev_private)->blit_queues));
  418. spin_lock_irqsave(&blitq->blit_lock, irqsave);
  419. while(blitq->serviced != blitq->cur) {
  420. cur_released = blitq->serviced++;
  421. DRM_DEBUG("Releasing blit slot %d\n", cur_released);
  422. if (blitq->serviced >= VIA_NUM_BLIT_SLOTS)
  423. blitq->serviced = 0;
  424. cur_sg = blitq->blits[cur_released];
  425. blitq->num_free++;
  426. spin_unlock_irqrestore(&blitq->blit_lock, irqsave);
  427. DRM_WAKEUP(&blitq->busy_queue);
  428. via_free_sg_info(dev->pdev, cur_sg);
  429. kfree(cur_sg);
  430. spin_lock_irqsave(&blitq->blit_lock, irqsave);
  431. }
  432. spin_unlock_irqrestore(&blitq->blit_lock, irqsave);
  433. }
  434. /*
  435. * Init all blit engines. Currently we use two, but some hardware have 4.
  436. */
  437. void
  438. via_init_dmablit(drm_device_t *dev)
  439. {
  440. int i,j;
  441. drm_via_private_t *dev_priv = (drm_via_private_t *)dev->dev_private;
  442. drm_via_blitq_t *blitq;
  443. pci_set_master(dev->pdev);
  444. for (i=0; i< VIA_NUM_BLIT_ENGINES; ++i) {
  445. blitq = dev_priv->blit_queues + i;
  446. blitq->dev = dev;
  447. blitq->cur_blit_handle = 0;
  448. blitq->done_blit_handle = 0;
  449. blitq->head = 0;
  450. blitq->cur = 0;
  451. blitq->serviced = 0;
  452. blitq->num_free = VIA_NUM_BLIT_SLOTS;
  453. blitq->num_outstanding = 0;
  454. blitq->is_active = 0;
  455. blitq->aborting = 0;
  456. spin_lock_init(&blitq->blit_lock);
  457. for (j=0; j<VIA_NUM_BLIT_SLOTS; ++j) {
  458. DRM_INIT_WAITQUEUE(blitq->blit_queue + j);
  459. }
  460. DRM_INIT_WAITQUEUE(&blitq->busy_queue);
  461. INIT_WORK(&blitq->wq, via_dmablit_workqueue, blitq);
  462. init_timer(&blitq->poll_timer);
  463. blitq->poll_timer.function = &via_dmablit_timer;
  464. blitq->poll_timer.data = (unsigned long) blitq;
  465. }
  466. }
  467. /*
  468. * Build all info and do all mappings required for a blit.
  469. */
  470. static int
  471. via_build_sg_info(drm_device_t *dev, drm_via_sg_info_t *vsg, drm_via_dmablit_t *xfer)
  472. {
  473. int draw = xfer->to_fb;
  474. int ret = 0;
  475. vsg->direction = (draw) ? DMA_TO_DEVICE : DMA_FROM_DEVICE;
  476. vsg->bounce_buffer = NULL;
  477. vsg->state = dr_via_sg_init;
  478. if (xfer->num_lines <= 0 || xfer->line_length <= 0) {
  479. DRM_ERROR("Zero size bitblt.\n");
  480. return DRM_ERR(EINVAL);
  481. }
  482. /*
  483. * Below check is a driver limitation, not a hardware one. We
  484. * don't want to lock unused pages, and don't want to incoporate the
  485. * extra logic of avoiding them. Make sure there are no.
  486. * (Not a big limitation anyway.)
  487. */
  488. if ((xfer->mem_stride - xfer->line_length) >= PAGE_SIZE) {
  489. DRM_ERROR("Too large system memory stride. Stride: %d, "
  490. "Length: %d\n", xfer->mem_stride, xfer->line_length);
  491. return DRM_ERR(EINVAL);
  492. }
  493. if ((xfer->mem_stride == xfer->line_length) &&
  494. (xfer->fb_stride == xfer->line_length)) {
  495. xfer->mem_stride *= xfer->num_lines;
  496. xfer->line_length = xfer->mem_stride;
  497. xfer->fb_stride = xfer->mem_stride;
  498. xfer->num_lines = 1;
  499. }
  500. /*
  501. * Don't lock an arbitrary large number of pages, since that causes a
  502. * DOS security hole.
  503. */
  504. if (xfer->num_lines > 2048 || (xfer->num_lines*xfer->mem_stride > (2048*2048*4))) {
  505. DRM_ERROR("Too large PCI DMA bitblt.\n");
  506. return DRM_ERR(EINVAL);
  507. }
  508. /*
  509. * we allow a negative fb stride to allow flipping of images in
  510. * transfer.
  511. */
  512. if (xfer->mem_stride < xfer->line_length ||
  513. abs(xfer->fb_stride) < xfer->line_length) {
  514. DRM_ERROR("Invalid frame-buffer / memory stride.\n");
  515. return DRM_ERR(EINVAL);
  516. }
  517. /*
  518. * A hardware bug seems to be worked around if system memory addresses start on
  519. * 16 byte boundaries. This seems a bit restrictive however. VIA is contacted
  520. * about this. Meanwhile, impose the following restrictions:
  521. */
  522. #ifdef VIA_BUGFREE
  523. if ((((unsigned long)xfer->mem_addr & 3) != ((unsigned long)xfer->fb_addr & 3)) ||
  524. ((xfer->num_lines > 1) && ((xfer->mem_stride & 3) != (xfer->fb_stride & 3)))) {
  525. DRM_ERROR("Invalid DRM bitblt alignment.\n");
  526. return DRM_ERR(EINVAL);
  527. }
  528. #else
  529. if ((((unsigned long)xfer->mem_addr & 15) ||
  530. ((unsigned long)xfer->fb_addr & 3)) ||
  531. ((xfer->num_lines > 1) &&
  532. ((xfer->mem_stride & 15) || (xfer->fb_stride & 3)))) {
  533. DRM_ERROR("Invalid DRM bitblt alignment.\n");
  534. return DRM_ERR(EINVAL);
  535. }
  536. #endif
  537. if (0 != (ret = via_lock_all_dma_pages(vsg, xfer))) {
  538. DRM_ERROR("Could not lock DMA pages.\n");
  539. via_free_sg_info(dev->pdev, vsg);
  540. return ret;
  541. }
  542. via_map_blit_for_device(dev->pdev, xfer, vsg, 0);
  543. if (0 != (ret = via_alloc_desc_pages(vsg))) {
  544. DRM_ERROR("Could not allocate DMA descriptor pages.\n");
  545. via_free_sg_info(dev->pdev, vsg);
  546. return ret;
  547. }
  548. via_map_blit_for_device(dev->pdev, xfer, vsg, 1);
  549. return 0;
  550. }
  551. /*
  552. * Reserve one free slot in the blit queue. Will wait for one second for one
  553. * to become available. Otherwise -EBUSY is returned.
  554. */
  555. static int
  556. via_dmablit_grab_slot(drm_via_blitq_t *blitq, int engine)
  557. {
  558. int ret=0;
  559. unsigned long irqsave;
  560. DRM_DEBUG("Num free is %d\n", blitq->num_free);
  561. spin_lock_irqsave(&blitq->blit_lock, irqsave);
  562. while(blitq->num_free == 0) {
  563. spin_unlock_irqrestore(&blitq->blit_lock, irqsave);
  564. DRM_WAIT_ON(ret, blitq->busy_queue, DRM_HZ, blitq->num_free > 0);
  565. if (ret) {
  566. return (DRM_ERR(EINTR) == ret) ? DRM_ERR(EAGAIN) : ret;
  567. }
  568. spin_lock_irqsave(&blitq->blit_lock, irqsave);
  569. }
  570. blitq->num_free--;
  571. spin_unlock_irqrestore(&blitq->blit_lock, irqsave);
  572. return 0;
  573. }
  574. /*
  575. * Hand back a free slot if we changed our mind.
  576. */
  577. static void
  578. via_dmablit_release_slot(drm_via_blitq_t *blitq)
  579. {
  580. unsigned long irqsave;
  581. spin_lock_irqsave(&blitq->blit_lock, irqsave);
  582. blitq->num_free++;
  583. spin_unlock_irqrestore(&blitq->blit_lock, irqsave);
  584. DRM_WAKEUP( &blitq->busy_queue );
  585. }
  586. /*
  587. * Grab a free slot. Build blit info and queue a blit.
  588. */
  589. static int
  590. via_dmablit(drm_device_t *dev, drm_via_dmablit_t *xfer)
  591. {
  592. drm_via_private_t *dev_priv = (drm_via_private_t *)dev->dev_private;
  593. drm_via_sg_info_t *vsg;
  594. drm_via_blitq_t *blitq;
  595. int ret;
  596. int engine;
  597. unsigned long irqsave;
  598. if (dev_priv == NULL) {
  599. DRM_ERROR("Called without initialization.\n");
  600. return DRM_ERR(EINVAL);
  601. }
  602. engine = (xfer->to_fb) ? 0 : 1;
  603. blitq = dev_priv->blit_queues + engine;
  604. if (0 != (ret = via_dmablit_grab_slot(blitq, engine))) {
  605. return ret;
  606. }
  607. if (NULL == (vsg = kmalloc(sizeof(*vsg), GFP_KERNEL))) {
  608. via_dmablit_release_slot(blitq);
  609. return DRM_ERR(ENOMEM);
  610. }
  611. if (0 != (ret = via_build_sg_info(dev, vsg, xfer))) {
  612. via_dmablit_release_slot(blitq);
  613. kfree(vsg);
  614. return ret;
  615. }
  616. spin_lock_irqsave(&blitq->blit_lock, irqsave);
  617. blitq->blits[blitq->head++] = vsg;
  618. if (blitq->head >= VIA_NUM_BLIT_SLOTS)
  619. blitq->head = 0;
  620. blitq->num_outstanding++;
  621. xfer->sync.sync_handle = ++blitq->cur_blit_handle;
  622. spin_unlock_irqrestore(&blitq->blit_lock, irqsave);
  623. xfer->sync.engine = engine;
  624. via_dmablit_handler(dev, engine, 0);
  625. return 0;
  626. }
  627. /*
  628. * Sync on a previously submitted blit. Note that the X server use signals extensively, and
  629. * that there is a very big probability that this IOCTL will be interrupted by a signal. In that
  630. * case it returns with -EAGAIN for the signal to be delivered.
  631. * The caller should then reissue the IOCTL. This is similar to what is being done for drmGetLock().
  632. */
  633. int
  634. via_dma_blit_sync( DRM_IOCTL_ARGS )
  635. {
  636. drm_via_blitsync_t sync;
  637. int err;
  638. DRM_DEVICE;
  639. DRM_COPY_FROM_USER_IOCTL(sync, (drm_via_blitsync_t *)data, sizeof(sync));
  640. if (sync.engine >= VIA_NUM_BLIT_ENGINES)
  641. return DRM_ERR(EINVAL);
  642. err = via_dmablit_sync(dev, sync.sync_handle, sync.engine);
  643. if (DRM_ERR(EINTR) == err)
  644. err = DRM_ERR(EAGAIN);
  645. return err;
  646. }
  647. /*
  648. * Queue a blit and hand back a handle to be used for sync. This IOCTL may be interrupted by a signal
  649. * while waiting for a free slot in the blit queue. In that case it returns with -EAGAIN and should
  650. * be reissued. See the above IOCTL code.
  651. */
  652. int
  653. via_dma_blit( DRM_IOCTL_ARGS )
  654. {
  655. drm_via_dmablit_t xfer;
  656. int err;
  657. DRM_DEVICE;
  658. DRM_COPY_FROM_USER_IOCTL(xfer, (drm_via_dmablit_t __user *)data, sizeof(xfer));
  659. err = via_dmablit(dev, &xfer);
  660. DRM_COPY_TO_USER_IOCTL((void __user *)data, xfer, sizeof(xfer));
  661. return err;
  662. }