radeon_irq.c 6.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244
  1. /* radeon_irq.c -- IRQ handling for radeon -*- linux-c -*-
  2. *
  3. * Copyright (C) The Weather Channel, Inc. 2002. All Rights Reserved.
  4. *
  5. * The Weather Channel (TM) funded Tungsten Graphics to develop the
  6. * initial release of the Radeon 8500 driver under the XFree86 license.
  7. * This notice must be preserved.
  8. *
  9. * Permission is hereby granted, free of charge, to any person obtaining a
  10. * copy of this software and associated documentation files (the "Software"),
  11. * to deal in the Software without restriction, including without limitation
  12. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  13. * and/or sell copies of the Software, and to permit persons to whom the
  14. * Software is furnished to do so, subject to the following conditions:
  15. *
  16. * The above copyright notice and this permission notice (including the next
  17. * paragraph) shall be included in all copies or substantial portions of the
  18. * Software.
  19. *
  20. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  21. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  22. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  23. * PRECISION INSIGHT AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
  24. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  25. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  26. * DEALINGS IN THE SOFTWARE.
  27. *
  28. * Authors:
  29. * Keith Whitwell <keith@tungstengraphics.com>
  30. * Michel D�zer <michel@daenzer.net>
  31. */
  32. #include "drmP.h"
  33. #include "drm.h"
  34. #include "radeon_drm.h"
  35. #include "radeon_drv.h"
  36. static __inline__ u32 radeon_acknowledge_irqs(drm_radeon_private_t * dev_priv,
  37. u32 mask)
  38. {
  39. u32 irqs = RADEON_READ(RADEON_GEN_INT_STATUS) & mask;
  40. if (irqs)
  41. RADEON_WRITE(RADEON_GEN_INT_STATUS, irqs);
  42. return irqs;
  43. }
  44. /* Interrupts - Used for device synchronization and flushing in the
  45. * following circumstances:
  46. *
  47. * - Exclusive FB access with hw idle:
  48. * - Wait for GUI Idle (?) interrupt, then do normal flush.
  49. *
  50. * - Frame throttling, NV_fence:
  51. * - Drop marker irq's into command stream ahead of time.
  52. * - Wait on irq's with lock *not held*
  53. * - Check each for termination condition
  54. *
  55. * - Internally in cp_getbuffer, etc:
  56. * - as above, but wait with lock held???
  57. *
  58. * NOTE: These functions are misleadingly named -- the irq's aren't
  59. * tied to dma at all, this is just a hangover from dri prehistory.
  60. */
  61. irqreturn_t radeon_driver_irq_handler(DRM_IRQ_ARGS)
  62. {
  63. drm_device_t *dev = (drm_device_t *) arg;
  64. drm_radeon_private_t *dev_priv =
  65. (drm_radeon_private_t *) dev->dev_private;
  66. u32 stat;
  67. /* Only consider the bits we're interested in - others could be used
  68. * outside the DRM
  69. */
  70. stat = radeon_acknowledge_irqs(dev_priv, (RADEON_SW_INT_TEST_ACK |
  71. RADEON_CRTC_VBLANK_STAT));
  72. if (!stat)
  73. return IRQ_NONE;
  74. /* SW interrupt */
  75. if (stat & RADEON_SW_INT_TEST) {
  76. DRM_WAKEUP(&dev_priv->swi_queue);
  77. }
  78. /* VBLANK interrupt */
  79. if (stat & RADEON_CRTC_VBLANK_STAT) {
  80. atomic_inc(&dev->vbl_received);
  81. DRM_WAKEUP(&dev->vbl_queue);
  82. drm_vbl_send_signals(dev);
  83. }
  84. return IRQ_HANDLED;
  85. }
  86. static int radeon_emit_irq(drm_device_t * dev)
  87. {
  88. drm_radeon_private_t *dev_priv = dev->dev_private;
  89. unsigned int ret;
  90. RING_LOCALS;
  91. atomic_inc(&dev_priv->swi_emitted);
  92. ret = atomic_read(&dev_priv->swi_emitted);
  93. BEGIN_RING(4);
  94. OUT_RING_REG(RADEON_LAST_SWI_REG, ret);
  95. OUT_RING_REG(RADEON_GEN_INT_STATUS, RADEON_SW_INT_FIRE);
  96. ADVANCE_RING();
  97. COMMIT_RING();
  98. return ret;
  99. }
  100. static int radeon_wait_irq(drm_device_t * dev, int swi_nr)
  101. {
  102. drm_radeon_private_t *dev_priv =
  103. (drm_radeon_private_t *) dev->dev_private;
  104. int ret = 0;
  105. if (RADEON_READ(RADEON_LAST_SWI_REG) >= swi_nr)
  106. return 0;
  107. dev_priv->stats.boxes |= RADEON_BOX_WAIT_IDLE;
  108. DRM_WAIT_ON(ret, dev_priv->swi_queue, 3 * DRM_HZ,
  109. RADEON_READ(RADEON_LAST_SWI_REG) >= swi_nr);
  110. return ret;
  111. }
  112. int radeon_driver_vblank_wait(drm_device_t * dev, unsigned int *sequence)
  113. {
  114. drm_radeon_private_t *dev_priv =
  115. (drm_radeon_private_t *) dev->dev_private;
  116. unsigned int cur_vblank;
  117. int ret = 0;
  118. if (!dev_priv) {
  119. DRM_ERROR("%s called with no initialization\n", __FUNCTION__);
  120. return DRM_ERR(EINVAL);
  121. }
  122. radeon_acknowledge_irqs(dev_priv, RADEON_CRTC_VBLANK_STAT);
  123. dev_priv->stats.boxes |= RADEON_BOX_WAIT_IDLE;
  124. /* Assume that the user has missed the current sequence number
  125. * by about a day rather than she wants to wait for years
  126. * using vertical blanks...
  127. */
  128. DRM_WAIT_ON(ret, dev->vbl_queue, 3 * DRM_HZ,
  129. (((cur_vblank = atomic_read(&dev->vbl_received))
  130. - *sequence) <= (1 << 23)));
  131. *sequence = cur_vblank;
  132. return ret;
  133. }
  134. /* Needs the lock as it touches the ring.
  135. */
  136. int radeon_irq_emit(DRM_IOCTL_ARGS)
  137. {
  138. DRM_DEVICE;
  139. drm_radeon_private_t *dev_priv = dev->dev_private;
  140. drm_radeon_irq_emit_t emit;
  141. int result;
  142. LOCK_TEST_WITH_RETURN(dev, filp);
  143. if (!dev_priv) {
  144. DRM_ERROR("%s called with no initialization\n", __FUNCTION__);
  145. return DRM_ERR(EINVAL);
  146. }
  147. DRM_COPY_FROM_USER_IOCTL(emit, (drm_radeon_irq_emit_t __user *) data,
  148. sizeof(emit));
  149. result = radeon_emit_irq(dev);
  150. if (DRM_COPY_TO_USER(emit.irq_seq, &result, sizeof(int))) {
  151. DRM_ERROR("copy_to_user\n");
  152. return DRM_ERR(EFAULT);
  153. }
  154. return 0;
  155. }
  156. /* Doesn't need the hardware lock.
  157. */
  158. int radeon_irq_wait(DRM_IOCTL_ARGS)
  159. {
  160. DRM_DEVICE;
  161. drm_radeon_private_t *dev_priv = dev->dev_private;
  162. drm_radeon_irq_wait_t irqwait;
  163. if (!dev_priv) {
  164. DRM_ERROR("%s called with no initialization\n", __FUNCTION__);
  165. return DRM_ERR(EINVAL);
  166. }
  167. DRM_COPY_FROM_USER_IOCTL(irqwait, (drm_radeon_irq_wait_t __user *) data,
  168. sizeof(irqwait));
  169. return radeon_wait_irq(dev, irqwait.irq_seq);
  170. }
  171. /* drm_dma.h hooks
  172. */
  173. void radeon_driver_irq_preinstall(drm_device_t * dev)
  174. {
  175. drm_radeon_private_t *dev_priv =
  176. (drm_radeon_private_t *) dev->dev_private;
  177. /* Disable *all* interrupts */
  178. RADEON_WRITE(RADEON_GEN_INT_CNTL, 0);
  179. /* Clear bits if they're already high */
  180. radeon_acknowledge_irqs(dev_priv, (RADEON_SW_INT_TEST_ACK |
  181. RADEON_CRTC_VBLANK_STAT));
  182. }
  183. void radeon_driver_irq_postinstall(drm_device_t * dev)
  184. {
  185. drm_radeon_private_t *dev_priv =
  186. (drm_radeon_private_t *) dev->dev_private;
  187. atomic_set(&dev_priv->swi_emitted, 0);
  188. DRM_INIT_WAITQUEUE(&dev_priv->swi_queue);
  189. /* Turn on SW and VBL ints */
  190. RADEON_WRITE(RADEON_GEN_INT_CNTL,
  191. RADEON_CRTC_VBLANK_MASK | RADEON_SW_INT_ENABLE);
  192. }
  193. void radeon_driver_irq_uninstall(drm_device_t * dev)
  194. {
  195. drm_radeon_private_t *dev_priv =
  196. (drm_radeon_private_t *) dev->dev_private;
  197. if (!dev_priv)
  198. return;
  199. /* Disable *all* interrupts */
  200. RADEON_WRITE(RADEON_GEN_INT_CNTL, 0);
  201. }