r128_drv.h 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519
  1. /* r128_drv.h -- Private header for r128 driver -*- linux-c -*-
  2. * Created: Mon Dec 13 09:51:11 1999 by faith@precisioninsight.com
  3. */
  4. /* Copyright 1999 Precision Insight, Inc., Cedar Park, Texas.
  5. * Copyright 2000 VA Linux Systems, Inc., Sunnyvale, California.
  6. * All rights reserved.
  7. *
  8. * Permission is hereby granted, free of charge, to any person obtaining a
  9. * copy of this software and associated documentation files (the "Software"),
  10. * to deal in the Software without restriction, including without limitation
  11. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  12. * and/or sell copies of the Software, and to permit persons to whom the
  13. * Software is furnished to do so, subject to the following conditions:
  14. *
  15. * The above copyright notice and this permission notice (including the next
  16. * paragraph) shall be included in all copies or substantial portions of the
  17. * Software.
  18. *
  19. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  20. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  21. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  22. * PRECISION INSIGHT AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
  23. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  24. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  25. * DEALINGS IN THE SOFTWARE.
  26. *
  27. * Authors:
  28. * Rickard E. (Rik) Faith <faith@valinux.com>
  29. * Kevin E. Martin <martin@valinux.com>
  30. * Gareth Hughes <gareth@valinux.com>
  31. * Michel D�zer <daenzerm@student.ethz.ch>
  32. */
  33. #ifndef __R128_DRV_H__
  34. #define __R128_DRV_H__
  35. /* General customization:
  36. */
  37. #define DRIVER_AUTHOR "Gareth Hughes, VA Linux Systems Inc."
  38. #define DRIVER_NAME "r128"
  39. #define DRIVER_DESC "ATI Rage 128"
  40. #define DRIVER_DATE "20030725"
  41. /* Interface history:
  42. *
  43. * ?? - ??
  44. * 2.4 - Add support for ycbcr textures (no new ioctls)
  45. * 2.5 - Add FLIP ioctl, disable FULLSCREEN.
  46. */
  47. #define DRIVER_MAJOR 2
  48. #define DRIVER_MINOR 5
  49. #define DRIVER_PATCHLEVEL 0
  50. #define GET_RING_HEAD(dev_priv) R128_READ( R128_PM4_BUFFER_DL_RPTR )
  51. typedef struct drm_r128_freelist {
  52. unsigned int age;
  53. drm_buf_t *buf;
  54. struct drm_r128_freelist *next;
  55. struct drm_r128_freelist *prev;
  56. } drm_r128_freelist_t;
  57. typedef struct drm_r128_ring_buffer {
  58. u32 *start;
  59. u32 *end;
  60. int size;
  61. int size_l2qw;
  62. u32 tail;
  63. u32 tail_mask;
  64. int space;
  65. int high_mark;
  66. } drm_r128_ring_buffer_t;
  67. typedef struct drm_r128_private {
  68. drm_r128_ring_buffer_t ring;
  69. drm_r128_sarea_t *sarea_priv;
  70. int cce_mode;
  71. int cce_fifo_size;
  72. int cce_running;
  73. drm_r128_freelist_t *head;
  74. drm_r128_freelist_t *tail;
  75. int usec_timeout;
  76. int is_pci;
  77. unsigned long cce_buffers_offset;
  78. atomic_t idle_count;
  79. int page_flipping;
  80. int current_page;
  81. u32 crtc_offset;
  82. u32 crtc_offset_cntl;
  83. u32 color_fmt;
  84. unsigned int front_offset;
  85. unsigned int front_pitch;
  86. unsigned int back_offset;
  87. unsigned int back_pitch;
  88. u32 depth_fmt;
  89. unsigned int depth_offset;
  90. unsigned int depth_pitch;
  91. unsigned int span_offset;
  92. u32 front_pitch_offset_c;
  93. u32 back_pitch_offset_c;
  94. u32 depth_pitch_offset_c;
  95. u32 span_pitch_offset_c;
  96. drm_local_map_t *sarea;
  97. drm_local_map_t *mmio;
  98. drm_local_map_t *cce_ring;
  99. drm_local_map_t *ring_rptr;
  100. drm_local_map_t *agp_textures;
  101. drm_ati_pcigart_info gart_info;
  102. } drm_r128_private_t;
  103. typedef struct drm_r128_buf_priv {
  104. u32 age;
  105. int prim;
  106. int discard;
  107. int dispatched;
  108. drm_r128_freelist_t *list_entry;
  109. } drm_r128_buf_priv_t;
  110. extern drm_ioctl_desc_t r128_ioctls[];
  111. extern int r128_max_ioctl;
  112. /* r128_cce.c */
  113. extern int r128_cce_init(DRM_IOCTL_ARGS);
  114. extern int r128_cce_start(DRM_IOCTL_ARGS);
  115. extern int r128_cce_stop(DRM_IOCTL_ARGS);
  116. extern int r128_cce_reset(DRM_IOCTL_ARGS);
  117. extern int r128_cce_idle(DRM_IOCTL_ARGS);
  118. extern int r128_engine_reset(DRM_IOCTL_ARGS);
  119. extern int r128_fullscreen(DRM_IOCTL_ARGS);
  120. extern int r128_cce_buffers(DRM_IOCTL_ARGS);
  121. extern void r128_freelist_reset(drm_device_t * dev);
  122. extern int r128_wait_ring(drm_r128_private_t * dev_priv, int n);
  123. extern int r128_do_cce_idle(drm_r128_private_t * dev_priv);
  124. extern int r128_do_cleanup_cce(drm_device_t * dev);
  125. extern int r128_driver_vblank_wait(drm_device_t * dev, unsigned int *sequence);
  126. extern irqreturn_t r128_driver_irq_handler(DRM_IRQ_ARGS);
  127. extern void r128_driver_irq_preinstall(drm_device_t * dev);
  128. extern void r128_driver_irq_postinstall(drm_device_t * dev);
  129. extern void r128_driver_irq_uninstall(drm_device_t * dev);
  130. extern void r128_driver_lastclose(drm_device_t * dev);
  131. extern void r128_driver_preclose(drm_device_t * dev, DRMFILE filp);
  132. extern long r128_compat_ioctl(struct file *filp, unsigned int cmd,
  133. unsigned long arg);
  134. /* Register definitions, register access macros and drmAddMap constants
  135. * for Rage 128 kernel driver.
  136. */
  137. #define R128_AUX_SC_CNTL 0x1660
  138. # define R128_AUX1_SC_EN (1 << 0)
  139. # define R128_AUX1_SC_MODE_OR (0 << 1)
  140. # define R128_AUX1_SC_MODE_NAND (1 << 1)
  141. # define R128_AUX2_SC_EN (1 << 2)
  142. # define R128_AUX2_SC_MODE_OR (0 << 3)
  143. # define R128_AUX2_SC_MODE_NAND (1 << 3)
  144. # define R128_AUX3_SC_EN (1 << 4)
  145. # define R128_AUX3_SC_MODE_OR (0 << 5)
  146. # define R128_AUX3_SC_MODE_NAND (1 << 5)
  147. #define R128_AUX1_SC_LEFT 0x1664
  148. #define R128_AUX1_SC_RIGHT 0x1668
  149. #define R128_AUX1_SC_TOP 0x166c
  150. #define R128_AUX1_SC_BOTTOM 0x1670
  151. #define R128_AUX2_SC_LEFT 0x1674
  152. #define R128_AUX2_SC_RIGHT 0x1678
  153. #define R128_AUX2_SC_TOP 0x167c
  154. #define R128_AUX2_SC_BOTTOM 0x1680
  155. #define R128_AUX3_SC_LEFT 0x1684
  156. #define R128_AUX3_SC_RIGHT 0x1688
  157. #define R128_AUX3_SC_TOP 0x168c
  158. #define R128_AUX3_SC_BOTTOM 0x1690
  159. #define R128_BRUSH_DATA0 0x1480
  160. #define R128_BUS_CNTL 0x0030
  161. # define R128_BUS_MASTER_DIS (1 << 6)
  162. #define R128_CLOCK_CNTL_INDEX 0x0008
  163. #define R128_CLOCK_CNTL_DATA 0x000c
  164. # define R128_PLL_WR_EN (1 << 7)
  165. #define R128_CONSTANT_COLOR_C 0x1d34
  166. #define R128_CRTC_OFFSET 0x0224
  167. #define R128_CRTC_OFFSET_CNTL 0x0228
  168. # define R128_CRTC_OFFSET_FLIP_CNTL (1 << 16)
  169. #define R128_DP_GUI_MASTER_CNTL 0x146c
  170. # define R128_GMC_SRC_PITCH_OFFSET_CNTL (1 << 0)
  171. # define R128_GMC_DST_PITCH_OFFSET_CNTL (1 << 1)
  172. # define R128_GMC_BRUSH_SOLID_COLOR (13 << 4)
  173. # define R128_GMC_BRUSH_NONE (15 << 4)
  174. # define R128_GMC_DST_16BPP (4 << 8)
  175. # define R128_GMC_DST_24BPP (5 << 8)
  176. # define R128_GMC_DST_32BPP (6 << 8)
  177. # define R128_GMC_DST_DATATYPE_SHIFT 8
  178. # define R128_GMC_SRC_DATATYPE_COLOR (3 << 12)
  179. # define R128_DP_SRC_SOURCE_MEMORY (2 << 24)
  180. # define R128_DP_SRC_SOURCE_HOST_DATA (3 << 24)
  181. # define R128_GMC_CLR_CMP_CNTL_DIS (1 << 28)
  182. # define R128_GMC_AUX_CLIP_DIS (1 << 29)
  183. # define R128_GMC_WR_MSK_DIS (1 << 30)
  184. # define R128_ROP3_S 0x00cc0000
  185. # define R128_ROP3_P 0x00f00000
  186. #define R128_DP_WRITE_MASK 0x16cc
  187. #define R128_DST_PITCH_OFFSET_C 0x1c80
  188. # define R128_DST_TILE (1 << 31)
  189. #define R128_GEN_INT_CNTL 0x0040
  190. # define R128_CRTC_VBLANK_INT_EN (1 << 0)
  191. #define R128_GEN_INT_STATUS 0x0044
  192. # define R128_CRTC_VBLANK_INT (1 << 0)
  193. # define R128_CRTC_VBLANK_INT_AK (1 << 0)
  194. #define R128_GEN_RESET_CNTL 0x00f0
  195. # define R128_SOFT_RESET_GUI (1 << 0)
  196. #define R128_GUI_SCRATCH_REG0 0x15e0
  197. #define R128_GUI_SCRATCH_REG1 0x15e4
  198. #define R128_GUI_SCRATCH_REG2 0x15e8
  199. #define R128_GUI_SCRATCH_REG3 0x15ec
  200. #define R128_GUI_SCRATCH_REG4 0x15f0
  201. #define R128_GUI_SCRATCH_REG5 0x15f4
  202. #define R128_GUI_STAT 0x1740
  203. # define R128_GUI_FIFOCNT_MASK 0x0fff
  204. # define R128_GUI_ACTIVE (1 << 31)
  205. #define R128_MCLK_CNTL 0x000f
  206. # define R128_FORCE_GCP (1 << 16)
  207. # define R128_FORCE_PIPE3D_CP (1 << 17)
  208. # define R128_FORCE_RCP (1 << 18)
  209. #define R128_PC_GUI_CTLSTAT 0x1748
  210. #define R128_PC_NGUI_CTLSTAT 0x0184
  211. # define R128_PC_FLUSH_GUI (3 << 0)
  212. # define R128_PC_RI_GUI (1 << 2)
  213. # define R128_PC_FLUSH_ALL 0x00ff
  214. # define R128_PC_BUSY (1 << 31)
  215. #define R128_PCI_GART_PAGE 0x017c
  216. #define R128_PRIM_TEX_CNTL_C 0x1cb0
  217. #define R128_SCALE_3D_CNTL 0x1a00
  218. #define R128_SEC_TEX_CNTL_C 0x1d00
  219. #define R128_SEC_TEXTURE_BORDER_COLOR_C 0x1d3c
  220. #define R128_SETUP_CNTL 0x1bc4
  221. #define R128_STEN_REF_MASK_C 0x1d40
  222. #define R128_TEX_CNTL_C 0x1c9c
  223. # define R128_TEX_CACHE_FLUSH (1 << 23)
  224. #define R128_WAIT_UNTIL 0x1720
  225. # define R128_EVENT_CRTC_OFFSET (1 << 0)
  226. #define R128_WINDOW_XY_OFFSET 0x1bcc
  227. /* CCE registers
  228. */
  229. #define R128_PM4_BUFFER_OFFSET 0x0700
  230. #define R128_PM4_BUFFER_CNTL 0x0704
  231. # define R128_PM4_MASK (15 << 28)
  232. # define R128_PM4_NONPM4 (0 << 28)
  233. # define R128_PM4_192PIO (1 << 28)
  234. # define R128_PM4_192BM (2 << 28)
  235. # define R128_PM4_128PIO_64INDBM (3 << 28)
  236. # define R128_PM4_128BM_64INDBM (4 << 28)
  237. # define R128_PM4_64PIO_128INDBM (5 << 28)
  238. # define R128_PM4_64BM_128INDBM (6 << 28)
  239. # define R128_PM4_64PIO_64VCBM_64INDBM (7 << 28)
  240. # define R128_PM4_64BM_64VCBM_64INDBM (8 << 28)
  241. # define R128_PM4_64PIO_64VCPIO_64INDPIO (15 << 28)
  242. # define R128_PM4_BUFFER_CNTL_NOUPDATE (1 << 27)
  243. #define R128_PM4_BUFFER_WM_CNTL 0x0708
  244. # define R128_WMA_SHIFT 0
  245. # define R128_WMB_SHIFT 8
  246. # define R128_WMC_SHIFT 16
  247. # define R128_WB_WM_SHIFT 24
  248. #define R128_PM4_BUFFER_DL_RPTR_ADDR 0x070c
  249. #define R128_PM4_BUFFER_DL_RPTR 0x0710
  250. #define R128_PM4_BUFFER_DL_WPTR 0x0714
  251. # define R128_PM4_BUFFER_DL_DONE (1 << 31)
  252. #define R128_PM4_VC_FPU_SETUP 0x071c
  253. #define R128_PM4_IW_INDOFF 0x0738
  254. #define R128_PM4_IW_INDSIZE 0x073c
  255. #define R128_PM4_STAT 0x07b8
  256. # define R128_PM4_FIFOCNT_MASK 0x0fff
  257. # define R128_PM4_BUSY (1 << 16)
  258. # define R128_PM4_GUI_ACTIVE (1 << 31)
  259. #define R128_PM4_MICROCODE_ADDR 0x07d4
  260. #define R128_PM4_MICROCODE_RADDR 0x07d8
  261. #define R128_PM4_MICROCODE_DATAH 0x07dc
  262. #define R128_PM4_MICROCODE_DATAL 0x07e0
  263. #define R128_PM4_BUFFER_ADDR 0x07f0
  264. #define R128_PM4_MICRO_CNTL 0x07fc
  265. # define R128_PM4_MICRO_FREERUN (1 << 30)
  266. #define R128_PM4_FIFO_DATA_EVEN 0x1000
  267. #define R128_PM4_FIFO_DATA_ODD 0x1004
  268. /* CCE command packets
  269. */
  270. #define R128_CCE_PACKET0 0x00000000
  271. #define R128_CCE_PACKET1 0x40000000
  272. #define R128_CCE_PACKET2 0x80000000
  273. #define R128_CCE_PACKET3 0xC0000000
  274. # define R128_CNTL_HOSTDATA_BLT 0x00009400
  275. # define R128_CNTL_PAINT_MULTI 0x00009A00
  276. # define R128_CNTL_BITBLT_MULTI 0x00009B00
  277. # define R128_3D_RNDR_GEN_INDX_PRIM 0x00002300
  278. #define R128_CCE_PACKET_MASK 0xC0000000
  279. #define R128_CCE_PACKET_COUNT_MASK 0x3fff0000
  280. #define R128_CCE_PACKET0_REG_MASK 0x000007ff
  281. #define R128_CCE_PACKET1_REG0_MASK 0x000007ff
  282. #define R128_CCE_PACKET1_REG1_MASK 0x003ff800
  283. #define R128_CCE_VC_CNTL_PRIM_TYPE_NONE 0x00000000
  284. #define R128_CCE_VC_CNTL_PRIM_TYPE_POINT 0x00000001
  285. #define R128_CCE_VC_CNTL_PRIM_TYPE_LINE 0x00000002
  286. #define R128_CCE_VC_CNTL_PRIM_TYPE_POLY_LINE 0x00000003
  287. #define R128_CCE_VC_CNTL_PRIM_TYPE_TRI_LIST 0x00000004
  288. #define R128_CCE_VC_CNTL_PRIM_TYPE_TRI_FAN 0x00000005
  289. #define R128_CCE_VC_CNTL_PRIM_TYPE_TRI_STRIP 0x00000006
  290. #define R128_CCE_VC_CNTL_PRIM_TYPE_TRI_TYPE2 0x00000007
  291. #define R128_CCE_VC_CNTL_PRIM_WALK_IND 0x00000010
  292. #define R128_CCE_VC_CNTL_PRIM_WALK_LIST 0x00000020
  293. #define R128_CCE_VC_CNTL_PRIM_WALK_RING 0x00000030
  294. #define R128_CCE_VC_CNTL_NUM_SHIFT 16
  295. #define R128_DATATYPE_VQ 0
  296. #define R128_DATATYPE_CI4 1
  297. #define R128_DATATYPE_CI8 2
  298. #define R128_DATATYPE_ARGB1555 3
  299. #define R128_DATATYPE_RGB565 4
  300. #define R128_DATATYPE_RGB888 5
  301. #define R128_DATATYPE_ARGB8888 6
  302. #define R128_DATATYPE_RGB332 7
  303. #define R128_DATATYPE_Y8 8
  304. #define R128_DATATYPE_RGB8 9
  305. #define R128_DATATYPE_CI16 10
  306. #define R128_DATATYPE_YVYU422 11
  307. #define R128_DATATYPE_VYUY422 12
  308. #define R128_DATATYPE_AYUV444 14
  309. #define R128_DATATYPE_ARGB4444 15
  310. /* Constants */
  311. #define R128_AGP_OFFSET 0x02000000
  312. #define R128_WATERMARK_L 16
  313. #define R128_WATERMARK_M 8
  314. #define R128_WATERMARK_N 8
  315. #define R128_WATERMARK_K 128
  316. #define R128_MAX_USEC_TIMEOUT 100000 /* 100 ms */
  317. #define R128_LAST_FRAME_REG R128_GUI_SCRATCH_REG0
  318. #define R128_LAST_DISPATCH_REG R128_GUI_SCRATCH_REG1
  319. #define R128_MAX_VB_AGE 0x7fffffff
  320. #define R128_MAX_VB_VERTS (0xffff)
  321. #define R128_RING_HIGH_MARK 128
  322. #define R128_PERFORMANCE_BOXES 0
  323. #define R128_READ(reg) DRM_READ32( dev_priv->mmio, (reg) )
  324. #define R128_WRITE(reg,val) DRM_WRITE32( dev_priv->mmio, (reg), (val) )
  325. #define R128_READ8(reg) DRM_READ8( dev_priv->mmio, (reg) )
  326. #define R128_WRITE8(reg,val) DRM_WRITE8( dev_priv->mmio, (reg), (val) )
  327. #define R128_WRITE_PLL(addr,val) \
  328. do { \
  329. R128_WRITE8(R128_CLOCK_CNTL_INDEX, \
  330. ((addr) & 0x1f) | R128_PLL_WR_EN); \
  331. R128_WRITE(R128_CLOCK_CNTL_DATA, (val)); \
  332. } while (0)
  333. #define CCE_PACKET0( reg, n ) (R128_CCE_PACKET0 | \
  334. ((n) << 16) | ((reg) >> 2))
  335. #define CCE_PACKET1( reg0, reg1 ) (R128_CCE_PACKET1 | \
  336. (((reg1) >> 2) << 11) | ((reg0) >> 2))
  337. #define CCE_PACKET2() (R128_CCE_PACKET2)
  338. #define CCE_PACKET3( pkt, n ) (R128_CCE_PACKET3 | \
  339. (pkt) | ((n) << 16))
  340. static __inline__ void r128_update_ring_snapshot(drm_r128_private_t * dev_priv)
  341. {
  342. drm_r128_ring_buffer_t *ring = &dev_priv->ring;
  343. ring->space = (GET_RING_HEAD(dev_priv) - ring->tail) * sizeof(u32);
  344. if (ring->space <= 0)
  345. ring->space += ring->size;
  346. }
  347. /* ================================================================
  348. * Misc helper macros
  349. */
  350. #define RING_SPACE_TEST_WITH_RETURN( dev_priv ) \
  351. do { \
  352. drm_r128_ring_buffer_t *ring = &dev_priv->ring; int i; \
  353. if ( ring->space < ring->high_mark ) { \
  354. for ( i = 0 ; i < dev_priv->usec_timeout ; i++ ) { \
  355. r128_update_ring_snapshot( dev_priv ); \
  356. if ( ring->space >= ring->high_mark ) \
  357. goto __ring_space_done; \
  358. DRM_UDELAY(1); \
  359. } \
  360. DRM_ERROR( "ring space check failed!\n" ); \
  361. return DRM_ERR(EBUSY); \
  362. } \
  363. __ring_space_done: \
  364. ; \
  365. } while (0)
  366. #define VB_AGE_TEST_WITH_RETURN( dev_priv ) \
  367. do { \
  368. drm_r128_sarea_t *sarea_priv = dev_priv->sarea_priv; \
  369. if ( sarea_priv->last_dispatch >= R128_MAX_VB_AGE ) { \
  370. int __ret = r128_do_cce_idle( dev_priv ); \
  371. if ( __ret ) return __ret; \
  372. sarea_priv->last_dispatch = 0; \
  373. r128_freelist_reset( dev ); \
  374. } \
  375. } while (0)
  376. #define R128_WAIT_UNTIL_PAGE_FLIPPED() do { \
  377. OUT_RING( CCE_PACKET0( R128_WAIT_UNTIL, 0 ) ); \
  378. OUT_RING( R128_EVENT_CRTC_OFFSET ); \
  379. } while (0)
  380. /* ================================================================
  381. * Ring control
  382. */
  383. #define R128_VERBOSE 0
  384. #define RING_LOCALS \
  385. int write, _nr; unsigned int tail_mask; volatile u32 *ring;
  386. #define BEGIN_RING( n ) do { \
  387. if ( R128_VERBOSE ) { \
  388. DRM_INFO( "BEGIN_RING( %d ) in %s\n", \
  389. (n), __FUNCTION__ ); \
  390. } \
  391. if ( dev_priv->ring.space <= (n) * sizeof(u32) ) { \
  392. COMMIT_RING(); \
  393. r128_wait_ring( dev_priv, (n) * sizeof(u32) ); \
  394. } \
  395. _nr = n; dev_priv->ring.space -= (n) * sizeof(u32); \
  396. ring = dev_priv->ring.start; \
  397. write = dev_priv->ring.tail; \
  398. tail_mask = dev_priv->ring.tail_mask; \
  399. } while (0)
  400. /* You can set this to zero if you want. If the card locks up, you'll
  401. * need to keep this set. It works around a bug in early revs of the
  402. * Rage 128 chipset, where the CCE would read 32 dwords past the end of
  403. * the ring buffer before wrapping around.
  404. */
  405. #define R128_BROKEN_CCE 1
  406. #define ADVANCE_RING() do { \
  407. if ( R128_VERBOSE ) { \
  408. DRM_INFO( "ADVANCE_RING() wr=0x%06x tail=0x%06x\n", \
  409. write, dev_priv->ring.tail ); \
  410. } \
  411. if ( R128_BROKEN_CCE && write < 32 ) { \
  412. memcpy( dev_priv->ring.end, \
  413. dev_priv->ring.start, \
  414. write * sizeof(u32) ); \
  415. } \
  416. if (((dev_priv->ring.tail + _nr) & tail_mask) != write) { \
  417. DRM_ERROR( \
  418. "ADVANCE_RING(): mismatch: nr: %x write: %x line: %d\n", \
  419. ((dev_priv->ring.tail + _nr) & tail_mask), \
  420. write, __LINE__); \
  421. } else \
  422. dev_priv->ring.tail = write; \
  423. } while (0)
  424. #define COMMIT_RING() do { \
  425. if ( R128_VERBOSE ) { \
  426. DRM_INFO( "COMMIT_RING() tail=0x%06x\n", \
  427. dev_priv->ring.tail ); \
  428. } \
  429. DRM_MEMORYBARRIER(); \
  430. R128_WRITE( R128_PM4_BUFFER_DL_WPTR, dev_priv->ring.tail ); \
  431. R128_READ( R128_PM4_BUFFER_DL_WPTR ); \
  432. } while (0)
  433. #define OUT_RING( x ) do { \
  434. if ( R128_VERBOSE ) { \
  435. DRM_INFO( " OUT_RING( 0x%08x ) at 0x%x\n", \
  436. (unsigned int)(x), write ); \
  437. } \
  438. ring[write++] = cpu_to_le32( x ); \
  439. write &= tail_mask; \
  440. } while (0)
  441. #endif /* __R128_DRV_H__ */