mga_state.c 29 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145
  1. /* mga_state.c -- State support for MGA G200/G400 -*- linux-c -*-
  2. * Created: Thu Jan 27 02:53:43 2000 by jhartmann@precisioninsight.com
  3. *
  4. * Copyright 1999 Precision Insight, Inc., Cedar Park, Texas.
  5. * Copyright 2000 VA Linux Systems, Inc., Sunnyvale, California.
  6. * All Rights Reserved.
  7. *
  8. * Permission is hereby granted, free of charge, to any person obtaining a
  9. * copy of this software and associated documentation files (the "Software"),
  10. * to deal in the Software without restriction, including without limitation
  11. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  12. * and/or sell copies of the Software, and to permit persons to whom the
  13. * Software is furnished to do so, subject to the following conditions:
  14. *
  15. * The above copyright notice and this permission notice (including the next
  16. * paragraph) shall be included in all copies or substantial portions of the
  17. * Software.
  18. *
  19. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  20. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  21. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  22. * VA LINUX SYSTEMS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
  23. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  24. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  25. * OTHER DEALINGS IN THE SOFTWARE.
  26. *
  27. * Authors:
  28. * Jeff Hartmann <jhartmann@valinux.com>
  29. * Keith Whitwell <keith@tungstengraphics.com>
  30. *
  31. * Rewritten by:
  32. * Gareth Hughes <gareth@valinux.com>
  33. */
  34. #include "drmP.h"
  35. #include "drm.h"
  36. #include "mga_drm.h"
  37. #include "mga_drv.h"
  38. /* ================================================================
  39. * DMA hardware state programming functions
  40. */
  41. static void mga_emit_clip_rect(drm_mga_private_t * dev_priv,
  42. drm_clip_rect_t * box)
  43. {
  44. drm_mga_sarea_t *sarea_priv = dev_priv->sarea_priv;
  45. drm_mga_context_regs_t *ctx = &sarea_priv->context_state;
  46. unsigned int pitch = dev_priv->front_pitch;
  47. DMA_LOCALS;
  48. BEGIN_DMA(2);
  49. /* Force reset of DWGCTL on G400 (eliminates clip disable bit).
  50. */
  51. if (dev_priv->chipset >= MGA_CARD_TYPE_G400) {
  52. DMA_BLOCK(MGA_DWGCTL, ctx->dwgctl,
  53. MGA_LEN + MGA_EXEC, 0x80000000,
  54. MGA_DWGCTL, ctx->dwgctl,
  55. MGA_LEN + MGA_EXEC, 0x80000000);
  56. }
  57. DMA_BLOCK(MGA_DMAPAD, 0x00000000,
  58. MGA_CXBNDRY, ((box->x2 - 1) << 16) | box->x1,
  59. MGA_YTOP, box->y1 * pitch, MGA_YBOT, (box->y2 - 1) * pitch);
  60. ADVANCE_DMA();
  61. }
  62. static __inline__ void mga_g200_emit_context(drm_mga_private_t * dev_priv)
  63. {
  64. drm_mga_sarea_t *sarea_priv = dev_priv->sarea_priv;
  65. drm_mga_context_regs_t *ctx = &sarea_priv->context_state;
  66. DMA_LOCALS;
  67. BEGIN_DMA(3);
  68. DMA_BLOCK(MGA_DSTORG, ctx->dstorg,
  69. MGA_MACCESS, ctx->maccess,
  70. MGA_PLNWT, ctx->plnwt, MGA_DWGCTL, ctx->dwgctl);
  71. DMA_BLOCK(MGA_ALPHACTRL, ctx->alphactrl,
  72. MGA_FOGCOL, ctx->fogcolor,
  73. MGA_WFLAG, ctx->wflag, MGA_ZORG, dev_priv->depth_offset);
  74. DMA_BLOCK(MGA_FCOL, ctx->fcol,
  75. MGA_DMAPAD, 0x00000000,
  76. MGA_DMAPAD, 0x00000000, MGA_DMAPAD, 0x00000000);
  77. ADVANCE_DMA();
  78. }
  79. static __inline__ void mga_g400_emit_context(drm_mga_private_t * dev_priv)
  80. {
  81. drm_mga_sarea_t *sarea_priv = dev_priv->sarea_priv;
  82. drm_mga_context_regs_t *ctx = &sarea_priv->context_state;
  83. DMA_LOCALS;
  84. BEGIN_DMA(4);
  85. DMA_BLOCK(MGA_DSTORG, ctx->dstorg,
  86. MGA_MACCESS, ctx->maccess,
  87. MGA_PLNWT, ctx->plnwt, MGA_DWGCTL, ctx->dwgctl);
  88. DMA_BLOCK(MGA_ALPHACTRL, ctx->alphactrl,
  89. MGA_FOGCOL, ctx->fogcolor,
  90. MGA_WFLAG, ctx->wflag, MGA_ZORG, dev_priv->depth_offset);
  91. DMA_BLOCK(MGA_WFLAG1, ctx->wflag,
  92. MGA_TDUALSTAGE0, ctx->tdualstage0,
  93. MGA_TDUALSTAGE1, ctx->tdualstage1, MGA_FCOL, ctx->fcol);
  94. DMA_BLOCK(MGA_STENCIL, ctx->stencil,
  95. MGA_STENCILCTL, ctx->stencilctl,
  96. MGA_DMAPAD, 0x00000000, MGA_DMAPAD, 0x00000000);
  97. ADVANCE_DMA();
  98. }
  99. static __inline__ void mga_g200_emit_tex0(drm_mga_private_t * dev_priv)
  100. {
  101. drm_mga_sarea_t *sarea_priv = dev_priv->sarea_priv;
  102. drm_mga_texture_regs_t *tex = &sarea_priv->tex_state[0];
  103. DMA_LOCALS;
  104. BEGIN_DMA(4);
  105. DMA_BLOCK(MGA_TEXCTL2, tex->texctl2,
  106. MGA_TEXCTL, tex->texctl,
  107. MGA_TEXFILTER, tex->texfilter,
  108. MGA_TEXBORDERCOL, tex->texbordercol);
  109. DMA_BLOCK(MGA_TEXORG, tex->texorg,
  110. MGA_TEXORG1, tex->texorg1,
  111. MGA_TEXORG2, tex->texorg2, MGA_TEXORG3, tex->texorg3);
  112. DMA_BLOCK(MGA_TEXORG4, tex->texorg4,
  113. MGA_TEXWIDTH, tex->texwidth,
  114. MGA_TEXHEIGHT, tex->texheight, MGA_WR24, tex->texwidth);
  115. DMA_BLOCK(MGA_WR34, tex->texheight,
  116. MGA_TEXTRANS, 0x0000ffff,
  117. MGA_TEXTRANSHIGH, 0x0000ffff, MGA_DMAPAD, 0x00000000);
  118. ADVANCE_DMA();
  119. }
  120. static __inline__ void mga_g400_emit_tex0(drm_mga_private_t * dev_priv)
  121. {
  122. drm_mga_sarea_t *sarea_priv = dev_priv->sarea_priv;
  123. drm_mga_texture_regs_t *tex = &sarea_priv->tex_state[0];
  124. DMA_LOCALS;
  125. /* printk("mga_g400_emit_tex0 %x %x %x\n", tex->texorg, */
  126. /* tex->texctl, tex->texctl2); */
  127. BEGIN_DMA(6);
  128. DMA_BLOCK(MGA_TEXCTL2, tex->texctl2 | MGA_G400_TC2_MAGIC,
  129. MGA_TEXCTL, tex->texctl,
  130. MGA_TEXFILTER, tex->texfilter,
  131. MGA_TEXBORDERCOL, tex->texbordercol);
  132. DMA_BLOCK(MGA_TEXORG, tex->texorg,
  133. MGA_TEXORG1, tex->texorg1,
  134. MGA_TEXORG2, tex->texorg2, MGA_TEXORG3, tex->texorg3);
  135. DMA_BLOCK(MGA_TEXORG4, tex->texorg4,
  136. MGA_TEXWIDTH, tex->texwidth,
  137. MGA_TEXHEIGHT, tex->texheight, MGA_WR49, 0x00000000);
  138. DMA_BLOCK(MGA_WR57, 0x00000000,
  139. MGA_WR53, 0x00000000,
  140. MGA_WR61, 0x00000000, MGA_WR52, MGA_G400_WR_MAGIC);
  141. DMA_BLOCK(MGA_WR60, MGA_G400_WR_MAGIC,
  142. MGA_WR54, tex->texwidth | MGA_G400_WR_MAGIC,
  143. MGA_WR62, tex->texheight | MGA_G400_WR_MAGIC,
  144. MGA_DMAPAD, 0x00000000);
  145. DMA_BLOCK(MGA_DMAPAD, 0x00000000,
  146. MGA_DMAPAD, 0x00000000,
  147. MGA_TEXTRANS, 0x0000ffff, MGA_TEXTRANSHIGH, 0x0000ffff);
  148. ADVANCE_DMA();
  149. }
  150. static __inline__ void mga_g400_emit_tex1(drm_mga_private_t * dev_priv)
  151. {
  152. drm_mga_sarea_t *sarea_priv = dev_priv->sarea_priv;
  153. drm_mga_texture_regs_t *tex = &sarea_priv->tex_state[1];
  154. DMA_LOCALS;
  155. /* printk("mga_g400_emit_tex1 %x %x %x\n", tex->texorg, */
  156. /* tex->texctl, tex->texctl2); */
  157. BEGIN_DMA(5);
  158. DMA_BLOCK(MGA_TEXCTL2, (tex->texctl2 |
  159. MGA_MAP1_ENABLE |
  160. MGA_G400_TC2_MAGIC),
  161. MGA_TEXCTL, tex->texctl,
  162. MGA_TEXFILTER, tex->texfilter,
  163. MGA_TEXBORDERCOL, tex->texbordercol);
  164. DMA_BLOCK(MGA_TEXORG, tex->texorg,
  165. MGA_TEXORG1, tex->texorg1,
  166. MGA_TEXORG2, tex->texorg2, MGA_TEXORG3, tex->texorg3);
  167. DMA_BLOCK(MGA_TEXORG4, tex->texorg4,
  168. MGA_TEXWIDTH, tex->texwidth,
  169. MGA_TEXHEIGHT, tex->texheight, MGA_WR49, 0x00000000);
  170. DMA_BLOCK(MGA_WR57, 0x00000000,
  171. MGA_WR53, 0x00000000,
  172. MGA_WR61, 0x00000000,
  173. MGA_WR52, tex->texwidth | MGA_G400_WR_MAGIC);
  174. DMA_BLOCK(MGA_WR60, tex->texheight | MGA_G400_WR_MAGIC,
  175. MGA_TEXTRANS, 0x0000ffff,
  176. MGA_TEXTRANSHIGH, 0x0000ffff,
  177. MGA_TEXCTL2, tex->texctl2 | MGA_G400_TC2_MAGIC);
  178. ADVANCE_DMA();
  179. }
  180. static __inline__ void mga_g200_emit_pipe(drm_mga_private_t * dev_priv)
  181. {
  182. drm_mga_sarea_t *sarea_priv = dev_priv->sarea_priv;
  183. unsigned int pipe = sarea_priv->warp_pipe;
  184. DMA_LOCALS;
  185. BEGIN_DMA(3);
  186. DMA_BLOCK(MGA_WIADDR, MGA_WMODE_SUSPEND,
  187. MGA_WVRTXSZ, 0x00000007,
  188. MGA_WFLAG, 0x00000000, MGA_WR24, 0x00000000);
  189. DMA_BLOCK(MGA_WR25, 0x00000100,
  190. MGA_WR34, 0x00000000,
  191. MGA_WR42, 0x0000ffff, MGA_WR60, 0x0000ffff);
  192. /* Padding required to to hardware bug.
  193. */
  194. DMA_BLOCK(MGA_DMAPAD, 0xffffffff,
  195. MGA_DMAPAD, 0xffffffff,
  196. MGA_DMAPAD, 0xffffffff,
  197. MGA_WIADDR, (dev_priv->warp_pipe_phys[pipe] |
  198. MGA_WMODE_START | dev_priv->wagp_enable));
  199. ADVANCE_DMA();
  200. }
  201. static __inline__ void mga_g400_emit_pipe(drm_mga_private_t * dev_priv)
  202. {
  203. drm_mga_sarea_t *sarea_priv = dev_priv->sarea_priv;
  204. unsigned int pipe = sarea_priv->warp_pipe;
  205. DMA_LOCALS;
  206. /* printk("mga_g400_emit_pipe %x\n", pipe); */
  207. BEGIN_DMA(10);
  208. DMA_BLOCK(MGA_WIADDR2, MGA_WMODE_SUSPEND,
  209. MGA_DMAPAD, 0x00000000,
  210. MGA_DMAPAD, 0x00000000, MGA_DMAPAD, 0x00000000);
  211. if (pipe & MGA_T2) {
  212. DMA_BLOCK(MGA_WVRTXSZ, 0x00001e09,
  213. MGA_DMAPAD, 0x00000000,
  214. MGA_DMAPAD, 0x00000000, MGA_DMAPAD, 0x00000000);
  215. DMA_BLOCK(MGA_WACCEPTSEQ, 0x00000000,
  216. MGA_WACCEPTSEQ, 0x00000000,
  217. MGA_WACCEPTSEQ, 0x00000000,
  218. MGA_WACCEPTSEQ, 0x1e000000);
  219. } else {
  220. if (dev_priv->warp_pipe & MGA_T2) {
  221. /* Flush the WARP pipe */
  222. DMA_BLOCK(MGA_YDST, 0x00000000,
  223. MGA_FXLEFT, 0x00000000,
  224. MGA_FXRIGHT, 0x00000001,
  225. MGA_DWGCTL, MGA_DWGCTL_FLUSH);
  226. DMA_BLOCK(MGA_LEN + MGA_EXEC, 0x00000001,
  227. MGA_DWGSYNC, 0x00007000,
  228. MGA_TEXCTL2, MGA_G400_TC2_MAGIC,
  229. MGA_LEN + MGA_EXEC, 0x00000000);
  230. DMA_BLOCK(MGA_TEXCTL2, (MGA_DUALTEX |
  231. MGA_G400_TC2_MAGIC),
  232. MGA_LEN + MGA_EXEC, 0x00000000,
  233. MGA_TEXCTL2, MGA_G400_TC2_MAGIC,
  234. MGA_DMAPAD, 0x00000000);
  235. }
  236. DMA_BLOCK(MGA_WVRTXSZ, 0x00001807,
  237. MGA_DMAPAD, 0x00000000,
  238. MGA_DMAPAD, 0x00000000, MGA_DMAPAD, 0x00000000);
  239. DMA_BLOCK(MGA_WACCEPTSEQ, 0x00000000,
  240. MGA_WACCEPTSEQ, 0x00000000,
  241. MGA_WACCEPTSEQ, 0x00000000,
  242. MGA_WACCEPTSEQ, 0x18000000);
  243. }
  244. DMA_BLOCK(MGA_WFLAG, 0x00000000,
  245. MGA_WFLAG1, 0x00000000,
  246. MGA_WR56, MGA_G400_WR56_MAGIC, MGA_DMAPAD, 0x00000000);
  247. DMA_BLOCK(MGA_WR49, 0x00000000, /* tex0 */
  248. MGA_WR57, 0x00000000, /* tex0 */
  249. MGA_WR53, 0x00000000, /* tex1 */
  250. MGA_WR61, 0x00000000); /* tex1 */
  251. DMA_BLOCK(MGA_WR54, MGA_G400_WR_MAGIC, /* tex0 width */
  252. MGA_WR62, MGA_G400_WR_MAGIC, /* tex0 height */
  253. MGA_WR52, MGA_G400_WR_MAGIC, /* tex1 width */
  254. MGA_WR60, MGA_G400_WR_MAGIC); /* tex1 height */
  255. /* Padding required to to hardware bug */
  256. DMA_BLOCK(MGA_DMAPAD, 0xffffffff,
  257. MGA_DMAPAD, 0xffffffff,
  258. MGA_DMAPAD, 0xffffffff,
  259. MGA_WIADDR2, (dev_priv->warp_pipe_phys[pipe] |
  260. MGA_WMODE_START | dev_priv->wagp_enable));
  261. ADVANCE_DMA();
  262. }
  263. static void mga_g200_emit_state(drm_mga_private_t * dev_priv)
  264. {
  265. drm_mga_sarea_t *sarea_priv = dev_priv->sarea_priv;
  266. unsigned int dirty = sarea_priv->dirty;
  267. if (sarea_priv->warp_pipe != dev_priv->warp_pipe) {
  268. mga_g200_emit_pipe(dev_priv);
  269. dev_priv->warp_pipe = sarea_priv->warp_pipe;
  270. }
  271. if (dirty & MGA_UPLOAD_CONTEXT) {
  272. mga_g200_emit_context(dev_priv);
  273. sarea_priv->dirty &= ~MGA_UPLOAD_CONTEXT;
  274. }
  275. if (dirty & MGA_UPLOAD_TEX0) {
  276. mga_g200_emit_tex0(dev_priv);
  277. sarea_priv->dirty &= ~MGA_UPLOAD_TEX0;
  278. }
  279. }
  280. static void mga_g400_emit_state(drm_mga_private_t * dev_priv)
  281. {
  282. drm_mga_sarea_t *sarea_priv = dev_priv->sarea_priv;
  283. unsigned int dirty = sarea_priv->dirty;
  284. int multitex = sarea_priv->warp_pipe & MGA_T2;
  285. if (sarea_priv->warp_pipe != dev_priv->warp_pipe) {
  286. mga_g400_emit_pipe(dev_priv);
  287. dev_priv->warp_pipe = sarea_priv->warp_pipe;
  288. }
  289. if (dirty & MGA_UPLOAD_CONTEXT) {
  290. mga_g400_emit_context(dev_priv);
  291. sarea_priv->dirty &= ~MGA_UPLOAD_CONTEXT;
  292. }
  293. if (dirty & MGA_UPLOAD_TEX0) {
  294. mga_g400_emit_tex0(dev_priv);
  295. sarea_priv->dirty &= ~MGA_UPLOAD_TEX0;
  296. }
  297. if ((dirty & MGA_UPLOAD_TEX1) && multitex) {
  298. mga_g400_emit_tex1(dev_priv);
  299. sarea_priv->dirty &= ~MGA_UPLOAD_TEX1;
  300. }
  301. }
  302. /* ================================================================
  303. * SAREA state verification
  304. */
  305. /* Disallow all write destinations except the front and backbuffer.
  306. */
  307. static int mga_verify_context(drm_mga_private_t * dev_priv)
  308. {
  309. drm_mga_sarea_t *sarea_priv = dev_priv->sarea_priv;
  310. drm_mga_context_regs_t *ctx = &sarea_priv->context_state;
  311. if (ctx->dstorg != dev_priv->front_offset &&
  312. ctx->dstorg != dev_priv->back_offset) {
  313. DRM_ERROR("*** bad DSTORG: %x (front %x, back %x)\n\n",
  314. ctx->dstorg, dev_priv->front_offset,
  315. dev_priv->back_offset);
  316. ctx->dstorg = 0;
  317. return DRM_ERR(EINVAL);
  318. }
  319. return 0;
  320. }
  321. /* Disallow texture reads from PCI space.
  322. */
  323. static int mga_verify_tex(drm_mga_private_t * dev_priv, int unit)
  324. {
  325. drm_mga_sarea_t *sarea_priv = dev_priv->sarea_priv;
  326. drm_mga_texture_regs_t *tex = &sarea_priv->tex_state[unit];
  327. unsigned int org;
  328. org = tex->texorg & (MGA_TEXORGMAP_MASK | MGA_TEXORGACC_MASK);
  329. if (org == (MGA_TEXORGMAP_SYSMEM | MGA_TEXORGACC_PCI)) {
  330. DRM_ERROR("*** bad TEXORG: 0x%x, unit %d\n", tex->texorg, unit);
  331. tex->texorg = 0;
  332. return DRM_ERR(EINVAL);
  333. }
  334. return 0;
  335. }
  336. static int mga_verify_state(drm_mga_private_t * dev_priv)
  337. {
  338. drm_mga_sarea_t *sarea_priv = dev_priv->sarea_priv;
  339. unsigned int dirty = sarea_priv->dirty;
  340. int ret = 0;
  341. if (sarea_priv->nbox > MGA_NR_SAREA_CLIPRECTS)
  342. sarea_priv->nbox = MGA_NR_SAREA_CLIPRECTS;
  343. if (dirty & MGA_UPLOAD_CONTEXT)
  344. ret |= mga_verify_context(dev_priv);
  345. if (dirty & MGA_UPLOAD_TEX0)
  346. ret |= mga_verify_tex(dev_priv, 0);
  347. if (dev_priv->chipset >= MGA_CARD_TYPE_G400) {
  348. if (dirty & MGA_UPLOAD_TEX1)
  349. ret |= mga_verify_tex(dev_priv, 1);
  350. if (dirty & MGA_UPLOAD_PIPE)
  351. ret |= (sarea_priv->warp_pipe > MGA_MAX_G400_PIPES);
  352. } else {
  353. if (dirty & MGA_UPLOAD_PIPE)
  354. ret |= (sarea_priv->warp_pipe > MGA_MAX_G200_PIPES);
  355. }
  356. return (ret == 0);
  357. }
  358. static int mga_verify_iload(drm_mga_private_t * dev_priv,
  359. unsigned int dstorg, unsigned int length)
  360. {
  361. if (dstorg < dev_priv->texture_offset ||
  362. dstorg + length > (dev_priv->texture_offset +
  363. dev_priv->texture_size)) {
  364. DRM_ERROR("*** bad iload DSTORG: 0x%x\n", dstorg);
  365. return DRM_ERR(EINVAL);
  366. }
  367. if (length & MGA_ILOAD_MASK) {
  368. DRM_ERROR("*** bad iload length: 0x%x\n",
  369. length & MGA_ILOAD_MASK);
  370. return DRM_ERR(EINVAL);
  371. }
  372. return 0;
  373. }
  374. static int mga_verify_blit(drm_mga_private_t * dev_priv,
  375. unsigned int srcorg, unsigned int dstorg)
  376. {
  377. if ((srcorg & 0x3) == (MGA_SRCACC_PCI | MGA_SRCMAP_SYSMEM) ||
  378. (dstorg & 0x3) == (MGA_SRCACC_PCI | MGA_SRCMAP_SYSMEM)) {
  379. DRM_ERROR("*** bad blit: src=0x%x dst=0x%x\n", srcorg, dstorg);
  380. return DRM_ERR(EINVAL);
  381. }
  382. return 0;
  383. }
  384. /* ================================================================
  385. *
  386. */
  387. static void mga_dma_dispatch_clear(drm_device_t * dev, drm_mga_clear_t * clear)
  388. {
  389. drm_mga_private_t *dev_priv = dev->dev_private;
  390. drm_mga_sarea_t *sarea_priv = dev_priv->sarea_priv;
  391. drm_mga_context_regs_t *ctx = &sarea_priv->context_state;
  392. drm_clip_rect_t *pbox = sarea_priv->boxes;
  393. int nbox = sarea_priv->nbox;
  394. int i;
  395. DMA_LOCALS;
  396. DRM_DEBUG("\n");
  397. BEGIN_DMA(1);
  398. DMA_BLOCK(MGA_DMAPAD, 0x00000000,
  399. MGA_DMAPAD, 0x00000000,
  400. MGA_DWGSYNC, 0x00007100, MGA_DWGSYNC, 0x00007000);
  401. ADVANCE_DMA();
  402. for (i = 0; i < nbox; i++) {
  403. drm_clip_rect_t *box = &pbox[i];
  404. u32 height = box->y2 - box->y1;
  405. DRM_DEBUG(" from=%d,%d to=%d,%d\n",
  406. box->x1, box->y1, box->x2, box->y2);
  407. if (clear->flags & MGA_FRONT) {
  408. BEGIN_DMA(2);
  409. DMA_BLOCK(MGA_DMAPAD, 0x00000000,
  410. MGA_PLNWT, clear->color_mask,
  411. MGA_YDSTLEN, (box->y1 << 16) | height,
  412. MGA_FXBNDRY, (box->x2 << 16) | box->x1);
  413. DMA_BLOCK(MGA_DMAPAD, 0x00000000,
  414. MGA_FCOL, clear->clear_color,
  415. MGA_DSTORG, dev_priv->front_offset,
  416. MGA_DWGCTL + MGA_EXEC, dev_priv->clear_cmd);
  417. ADVANCE_DMA();
  418. }
  419. if (clear->flags & MGA_BACK) {
  420. BEGIN_DMA(2);
  421. DMA_BLOCK(MGA_DMAPAD, 0x00000000,
  422. MGA_PLNWT, clear->color_mask,
  423. MGA_YDSTLEN, (box->y1 << 16) | height,
  424. MGA_FXBNDRY, (box->x2 << 16) | box->x1);
  425. DMA_BLOCK(MGA_DMAPAD, 0x00000000,
  426. MGA_FCOL, clear->clear_color,
  427. MGA_DSTORG, dev_priv->back_offset,
  428. MGA_DWGCTL + MGA_EXEC, dev_priv->clear_cmd);
  429. ADVANCE_DMA();
  430. }
  431. if (clear->flags & MGA_DEPTH) {
  432. BEGIN_DMA(2);
  433. DMA_BLOCK(MGA_DMAPAD, 0x00000000,
  434. MGA_PLNWT, clear->depth_mask,
  435. MGA_YDSTLEN, (box->y1 << 16) | height,
  436. MGA_FXBNDRY, (box->x2 << 16) | box->x1);
  437. DMA_BLOCK(MGA_DMAPAD, 0x00000000,
  438. MGA_FCOL, clear->clear_depth,
  439. MGA_DSTORG, dev_priv->depth_offset,
  440. MGA_DWGCTL + MGA_EXEC, dev_priv->clear_cmd);
  441. ADVANCE_DMA();
  442. }
  443. }
  444. BEGIN_DMA(1);
  445. /* Force reset of DWGCTL */
  446. DMA_BLOCK(MGA_DMAPAD, 0x00000000,
  447. MGA_DMAPAD, 0x00000000,
  448. MGA_PLNWT, ctx->plnwt, MGA_DWGCTL, ctx->dwgctl);
  449. ADVANCE_DMA();
  450. FLUSH_DMA();
  451. }
  452. static void mga_dma_dispatch_swap(drm_device_t * dev)
  453. {
  454. drm_mga_private_t *dev_priv = dev->dev_private;
  455. drm_mga_sarea_t *sarea_priv = dev_priv->sarea_priv;
  456. drm_mga_context_regs_t *ctx = &sarea_priv->context_state;
  457. drm_clip_rect_t *pbox = sarea_priv->boxes;
  458. int nbox = sarea_priv->nbox;
  459. int i;
  460. DMA_LOCALS;
  461. DRM_DEBUG("\n");
  462. sarea_priv->last_frame.head = dev_priv->prim.tail;
  463. sarea_priv->last_frame.wrap = dev_priv->prim.last_wrap;
  464. BEGIN_DMA(4 + nbox);
  465. DMA_BLOCK(MGA_DMAPAD, 0x00000000,
  466. MGA_DMAPAD, 0x00000000,
  467. MGA_DWGSYNC, 0x00007100, MGA_DWGSYNC, 0x00007000);
  468. DMA_BLOCK(MGA_DSTORG, dev_priv->front_offset,
  469. MGA_MACCESS, dev_priv->maccess,
  470. MGA_SRCORG, dev_priv->back_offset,
  471. MGA_AR5, dev_priv->front_pitch);
  472. DMA_BLOCK(MGA_DMAPAD, 0x00000000,
  473. MGA_DMAPAD, 0x00000000,
  474. MGA_PLNWT, 0xffffffff, MGA_DWGCTL, MGA_DWGCTL_COPY);
  475. for (i = 0; i < nbox; i++) {
  476. drm_clip_rect_t *box = &pbox[i];
  477. u32 height = box->y2 - box->y1;
  478. u32 start = box->y1 * dev_priv->front_pitch;
  479. DRM_DEBUG(" from=%d,%d to=%d,%d\n",
  480. box->x1, box->y1, box->x2, box->y2);
  481. DMA_BLOCK(MGA_AR0, start + box->x2 - 1,
  482. MGA_AR3, start + box->x1,
  483. MGA_FXBNDRY, ((box->x2 - 1) << 16) | box->x1,
  484. MGA_YDSTLEN + MGA_EXEC, (box->y1 << 16) | height);
  485. }
  486. DMA_BLOCK(MGA_DMAPAD, 0x00000000,
  487. MGA_PLNWT, ctx->plnwt,
  488. MGA_SRCORG, dev_priv->front_offset, MGA_DWGCTL, ctx->dwgctl);
  489. ADVANCE_DMA();
  490. FLUSH_DMA();
  491. DRM_DEBUG("%s... done.\n", __FUNCTION__);
  492. }
  493. static void mga_dma_dispatch_vertex(drm_device_t * dev, drm_buf_t * buf)
  494. {
  495. drm_mga_private_t *dev_priv = dev->dev_private;
  496. drm_mga_buf_priv_t *buf_priv = buf->dev_private;
  497. drm_mga_sarea_t *sarea_priv = dev_priv->sarea_priv;
  498. u32 address = (u32) buf->bus_address;
  499. u32 length = (u32) buf->used;
  500. int i = 0;
  501. DMA_LOCALS;
  502. DRM_DEBUG("vertex: buf=%d used=%d\n", buf->idx, buf->used);
  503. if (buf->used) {
  504. buf_priv->dispatched = 1;
  505. MGA_EMIT_STATE(dev_priv, sarea_priv->dirty);
  506. do {
  507. if (i < sarea_priv->nbox) {
  508. mga_emit_clip_rect(dev_priv,
  509. &sarea_priv->boxes[i]);
  510. }
  511. BEGIN_DMA(1);
  512. DMA_BLOCK(MGA_DMAPAD, 0x00000000,
  513. MGA_DMAPAD, 0x00000000,
  514. MGA_SECADDRESS, (address |
  515. MGA_DMA_VERTEX),
  516. MGA_SECEND, ((address + length) |
  517. dev_priv->dma_access));
  518. ADVANCE_DMA();
  519. } while (++i < sarea_priv->nbox);
  520. }
  521. if (buf_priv->discard) {
  522. AGE_BUFFER(buf_priv);
  523. buf->pending = 0;
  524. buf->used = 0;
  525. buf_priv->dispatched = 0;
  526. mga_freelist_put(dev, buf);
  527. }
  528. FLUSH_DMA();
  529. }
  530. static void mga_dma_dispatch_indices(drm_device_t * dev, drm_buf_t * buf,
  531. unsigned int start, unsigned int end)
  532. {
  533. drm_mga_private_t *dev_priv = dev->dev_private;
  534. drm_mga_buf_priv_t *buf_priv = buf->dev_private;
  535. drm_mga_sarea_t *sarea_priv = dev_priv->sarea_priv;
  536. u32 address = (u32) buf->bus_address;
  537. int i = 0;
  538. DMA_LOCALS;
  539. DRM_DEBUG("indices: buf=%d start=%d end=%d\n", buf->idx, start, end);
  540. if (start != end) {
  541. buf_priv->dispatched = 1;
  542. MGA_EMIT_STATE(dev_priv, sarea_priv->dirty);
  543. do {
  544. if (i < sarea_priv->nbox) {
  545. mga_emit_clip_rect(dev_priv,
  546. &sarea_priv->boxes[i]);
  547. }
  548. BEGIN_DMA(1);
  549. DMA_BLOCK(MGA_DMAPAD, 0x00000000,
  550. MGA_DMAPAD, 0x00000000,
  551. MGA_SETUPADDRESS, address + start,
  552. MGA_SETUPEND, ((address + end) |
  553. dev_priv->dma_access));
  554. ADVANCE_DMA();
  555. } while (++i < sarea_priv->nbox);
  556. }
  557. if (buf_priv->discard) {
  558. AGE_BUFFER(buf_priv);
  559. buf->pending = 0;
  560. buf->used = 0;
  561. buf_priv->dispatched = 0;
  562. mga_freelist_put(dev, buf);
  563. }
  564. FLUSH_DMA();
  565. }
  566. /* This copies a 64 byte aligned agp region to the frambuffer with a
  567. * standard blit, the ioctl needs to do checking.
  568. */
  569. static void mga_dma_dispatch_iload(drm_device_t * dev, drm_buf_t * buf,
  570. unsigned int dstorg, unsigned int length)
  571. {
  572. drm_mga_private_t *dev_priv = dev->dev_private;
  573. drm_mga_buf_priv_t *buf_priv = buf->dev_private;
  574. drm_mga_context_regs_t *ctx = &dev_priv->sarea_priv->context_state;
  575. u32 srcorg =
  576. buf->bus_address | dev_priv->dma_access | MGA_SRCMAP_SYSMEM;
  577. u32 y2;
  578. DMA_LOCALS;
  579. DRM_DEBUG("buf=%d used=%d\n", buf->idx, buf->used);
  580. y2 = length / 64;
  581. BEGIN_DMA(5);
  582. DMA_BLOCK(MGA_DMAPAD, 0x00000000,
  583. MGA_DMAPAD, 0x00000000,
  584. MGA_DWGSYNC, 0x00007100, MGA_DWGSYNC, 0x00007000);
  585. DMA_BLOCK(MGA_DSTORG, dstorg,
  586. MGA_MACCESS, 0x00000000, MGA_SRCORG, srcorg, MGA_AR5, 64);
  587. DMA_BLOCK(MGA_PITCH, 64,
  588. MGA_PLNWT, 0xffffffff,
  589. MGA_DMAPAD, 0x00000000, MGA_DWGCTL, MGA_DWGCTL_COPY);
  590. DMA_BLOCK(MGA_AR0, 63,
  591. MGA_AR3, 0,
  592. MGA_FXBNDRY, (63 << 16) | 0, MGA_YDSTLEN + MGA_EXEC, y2);
  593. DMA_BLOCK(MGA_PLNWT, ctx->plnwt,
  594. MGA_SRCORG, dev_priv->front_offset,
  595. MGA_PITCH, dev_priv->front_pitch, MGA_DWGSYNC, 0x00007000);
  596. ADVANCE_DMA();
  597. AGE_BUFFER(buf_priv);
  598. buf->pending = 0;
  599. buf->used = 0;
  600. buf_priv->dispatched = 0;
  601. mga_freelist_put(dev, buf);
  602. FLUSH_DMA();
  603. }
  604. static void mga_dma_dispatch_blit(drm_device_t * dev, drm_mga_blit_t * blit)
  605. {
  606. drm_mga_private_t *dev_priv = dev->dev_private;
  607. drm_mga_sarea_t *sarea_priv = dev_priv->sarea_priv;
  608. drm_mga_context_regs_t *ctx = &sarea_priv->context_state;
  609. drm_clip_rect_t *pbox = sarea_priv->boxes;
  610. int nbox = sarea_priv->nbox;
  611. u32 scandir = 0, i;
  612. DMA_LOCALS;
  613. DRM_DEBUG("\n");
  614. BEGIN_DMA(4 + nbox);
  615. DMA_BLOCK(MGA_DMAPAD, 0x00000000,
  616. MGA_DMAPAD, 0x00000000,
  617. MGA_DWGSYNC, 0x00007100, MGA_DWGSYNC, 0x00007000);
  618. DMA_BLOCK(MGA_DWGCTL, MGA_DWGCTL_COPY,
  619. MGA_PLNWT, blit->planemask,
  620. MGA_SRCORG, blit->srcorg, MGA_DSTORG, blit->dstorg);
  621. DMA_BLOCK(MGA_SGN, scandir,
  622. MGA_MACCESS, dev_priv->maccess,
  623. MGA_AR5, blit->ydir * blit->src_pitch,
  624. MGA_PITCH, blit->dst_pitch);
  625. for (i = 0; i < nbox; i++) {
  626. int srcx = pbox[i].x1 + blit->delta_sx;
  627. int srcy = pbox[i].y1 + blit->delta_sy;
  628. int dstx = pbox[i].x1 + blit->delta_dx;
  629. int dsty = pbox[i].y1 + blit->delta_dy;
  630. int h = pbox[i].y2 - pbox[i].y1;
  631. int w = pbox[i].x2 - pbox[i].x1 - 1;
  632. int start;
  633. if (blit->ydir == -1) {
  634. srcy = blit->height - srcy - 1;
  635. }
  636. start = srcy * blit->src_pitch + srcx;
  637. DMA_BLOCK(MGA_AR0, start + w,
  638. MGA_AR3, start,
  639. MGA_FXBNDRY, ((dstx + w) << 16) | (dstx & 0xffff),
  640. MGA_YDSTLEN + MGA_EXEC, (dsty << 16) | h);
  641. }
  642. /* Do something to flush AGP?
  643. */
  644. /* Force reset of DWGCTL */
  645. DMA_BLOCK(MGA_DMAPAD, 0x00000000,
  646. MGA_PLNWT, ctx->plnwt,
  647. MGA_PITCH, dev_priv->front_pitch, MGA_DWGCTL, ctx->dwgctl);
  648. ADVANCE_DMA();
  649. }
  650. /* ================================================================
  651. *
  652. */
  653. static int mga_dma_clear(DRM_IOCTL_ARGS)
  654. {
  655. DRM_DEVICE;
  656. drm_mga_private_t *dev_priv = dev->dev_private;
  657. drm_mga_sarea_t *sarea_priv = dev_priv->sarea_priv;
  658. drm_mga_clear_t clear;
  659. LOCK_TEST_WITH_RETURN(dev, filp);
  660. DRM_COPY_FROM_USER_IOCTL(clear, (drm_mga_clear_t __user *) data,
  661. sizeof(clear));
  662. if (sarea_priv->nbox > MGA_NR_SAREA_CLIPRECTS)
  663. sarea_priv->nbox = MGA_NR_SAREA_CLIPRECTS;
  664. WRAP_TEST_WITH_RETURN(dev_priv);
  665. mga_dma_dispatch_clear(dev, &clear);
  666. /* Make sure we restore the 3D state next time.
  667. */
  668. dev_priv->sarea_priv->dirty |= MGA_UPLOAD_CONTEXT;
  669. return 0;
  670. }
  671. static int mga_dma_swap(DRM_IOCTL_ARGS)
  672. {
  673. DRM_DEVICE;
  674. drm_mga_private_t *dev_priv = dev->dev_private;
  675. drm_mga_sarea_t *sarea_priv = dev_priv->sarea_priv;
  676. LOCK_TEST_WITH_RETURN(dev, filp);
  677. if (sarea_priv->nbox > MGA_NR_SAREA_CLIPRECTS)
  678. sarea_priv->nbox = MGA_NR_SAREA_CLIPRECTS;
  679. WRAP_TEST_WITH_RETURN(dev_priv);
  680. mga_dma_dispatch_swap(dev);
  681. /* Make sure we restore the 3D state next time.
  682. */
  683. dev_priv->sarea_priv->dirty |= MGA_UPLOAD_CONTEXT;
  684. return 0;
  685. }
  686. static int mga_dma_vertex(DRM_IOCTL_ARGS)
  687. {
  688. DRM_DEVICE;
  689. drm_mga_private_t *dev_priv = dev->dev_private;
  690. drm_device_dma_t *dma = dev->dma;
  691. drm_buf_t *buf;
  692. drm_mga_buf_priv_t *buf_priv;
  693. drm_mga_vertex_t vertex;
  694. LOCK_TEST_WITH_RETURN(dev, filp);
  695. DRM_COPY_FROM_USER_IOCTL(vertex,
  696. (drm_mga_vertex_t __user *) data,
  697. sizeof(vertex));
  698. if (vertex.idx < 0 || vertex.idx > dma->buf_count)
  699. return DRM_ERR(EINVAL);
  700. buf = dma->buflist[vertex.idx];
  701. buf_priv = buf->dev_private;
  702. buf->used = vertex.used;
  703. buf_priv->discard = vertex.discard;
  704. if (!mga_verify_state(dev_priv)) {
  705. if (vertex.discard) {
  706. if (buf_priv->dispatched == 1)
  707. AGE_BUFFER(buf_priv);
  708. buf_priv->dispatched = 0;
  709. mga_freelist_put(dev, buf);
  710. }
  711. return DRM_ERR(EINVAL);
  712. }
  713. WRAP_TEST_WITH_RETURN(dev_priv);
  714. mga_dma_dispatch_vertex(dev, buf);
  715. return 0;
  716. }
  717. static int mga_dma_indices(DRM_IOCTL_ARGS)
  718. {
  719. DRM_DEVICE;
  720. drm_mga_private_t *dev_priv = dev->dev_private;
  721. drm_device_dma_t *dma = dev->dma;
  722. drm_buf_t *buf;
  723. drm_mga_buf_priv_t *buf_priv;
  724. drm_mga_indices_t indices;
  725. LOCK_TEST_WITH_RETURN(dev, filp);
  726. DRM_COPY_FROM_USER_IOCTL(indices,
  727. (drm_mga_indices_t __user *) data,
  728. sizeof(indices));
  729. if (indices.idx < 0 || indices.idx > dma->buf_count)
  730. return DRM_ERR(EINVAL);
  731. buf = dma->buflist[indices.idx];
  732. buf_priv = buf->dev_private;
  733. buf_priv->discard = indices.discard;
  734. if (!mga_verify_state(dev_priv)) {
  735. if (indices.discard) {
  736. if (buf_priv->dispatched == 1)
  737. AGE_BUFFER(buf_priv);
  738. buf_priv->dispatched = 0;
  739. mga_freelist_put(dev, buf);
  740. }
  741. return DRM_ERR(EINVAL);
  742. }
  743. WRAP_TEST_WITH_RETURN(dev_priv);
  744. mga_dma_dispatch_indices(dev, buf, indices.start, indices.end);
  745. return 0;
  746. }
  747. static int mga_dma_iload(DRM_IOCTL_ARGS)
  748. {
  749. DRM_DEVICE;
  750. drm_device_dma_t *dma = dev->dma;
  751. drm_mga_private_t *dev_priv = dev->dev_private;
  752. drm_buf_t *buf;
  753. drm_mga_buf_priv_t *buf_priv;
  754. drm_mga_iload_t iload;
  755. DRM_DEBUG("\n");
  756. LOCK_TEST_WITH_RETURN(dev, filp);
  757. DRM_COPY_FROM_USER_IOCTL(iload, (drm_mga_iload_t __user *) data,
  758. sizeof(iload));
  759. #if 0
  760. if (mga_do_wait_for_idle(dev_priv) < 0) {
  761. if (MGA_DMA_DEBUG)
  762. DRM_INFO("%s: -EBUSY\n", __FUNCTION__);
  763. return DRM_ERR(EBUSY);
  764. }
  765. #endif
  766. if (iload.idx < 0 || iload.idx > dma->buf_count)
  767. return DRM_ERR(EINVAL);
  768. buf = dma->buflist[iload.idx];
  769. buf_priv = buf->dev_private;
  770. if (mga_verify_iload(dev_priv, iload.dstorg, iload.length)) {
  771. mga_freelist_put(dev, buf);
  772. return DRM_ERR(EINVAL);
  773. }
  774. WRAP_TEST_WITH_RETURN(dev_priv);
  775. mga_dma_dispatch_iload(dev, buf, iload.dstorg, iload.length);
  776. /* Make sure we restore the 3D state next time.
  777. */
  778. dev_priv->sarea_priv->dirty |= MGA_UPLOAD_CONTEXT;
  779. return 0;
  780. }
  781. static int mga_dma_blit(DRM_IOCTL_ARGS)
  782. {
  783. DRM_DEVICE;
  784. drm_mga_private_t *dev_priv = dev->dev_private;
  785. drm_mga_sarea_t *sarea_priv = dev_priv->sarea_priv;
  786. drm_mga_blit_t blit;
  787. DRM_DEBUG("\n");
  788. LOCK_TEST_WITH_RETURN(dev, filp);
  789. DRM_COPY_FROM_USER_IOCTL(blit, (drm_mga_blit_t __user *) data,
  790. sizeof(blit));
  791. if (sarea_priv->nbox > MGA_NR_SAREA_CLIPRECTS)
  792. sarea_priv->nbox = MGA_NR_SAREA_CLIPRECTS;
  793. if (mga_verify_blit(dev_priv, blit.srcorg, blit.dstorg))
  794. return DRM_ERR(EINVAL);
  795. WRAP_TEST_WITH_RETURN(dev_priv);
  796. mga_dma_dispatch_blit(dev, &blit);
  797. /* Make sure we restore the 3D state next time.
  798. */
  799. dev_priv->sarea_priv->dirty |= MGA_UPLOAD_CONTEXT;
  800. return 0;
  801. }
  802. static int mga_getparam(DRM_IOCTL_ARGS)
  803. {
  804. DRM_DEVICE;
  805. drm_mga_private_t *dev_priv = dev->dev_private;
  806. drm_mga_getparam_t param;
  807. int value;
  808. if (!dev_priv) {
  809. DRM_ERROR("%s called with no initialization\n", __FUNCTION__);
  810. return DRM_ERR(EINVAL);
  811. }
  812. DRM_COPY_FROM_USER_IOCTL(param, (drm_mga_getparam_t __user *) data,
  813. sizeof(param));
  814. DRM_DEBUG("pid=%d\n", DRM_CURRENTPID);
  815. switch (param.param) {
  816. case MGA_PARAM_IRQ_NR:
  817. value = dev->irq;
  818. break;
  819. case MGA_PARAM_CARD_TYPE:
  820. value = dev_priv->chipset;
  821. break;
  822. default:
  823. return DRM_ERR(EINVAL);
  824. }
  825. if (DRM_COPY_TO_USER(param.value, &value, sizeof(int))) {
  826. DRM_ERROR("copy_to_user\n");
  827. return DRM_ERR(EFAULT);
  828. }
  829. return 0;
  830. }
  831. static int mga_set_fence(DRM_IOCTL_ARGS)
  832. {
  833. DRM_DEVICE;
  834. drm_mga_private_t *dev_priv = dev->dev_private;
  835. u32 temp;
  836. DMA_LOCALS;
  837. if (!dev_priv) {
  838. DRM_ERROR("%s called with no initialization\n", __FUNCTION__);
  839. return DRM_ERR(EINVAL);
  840. }
  841. DRM_DEBUG("pid=%d\n", DRM_CURRENTPID);
  842. /* I would normal do this assignment in the declaration of temp,
  843. * but dev_priv may be NULL.
  844. */
  845. temp = dev_priv->next_fence_to_post;
  846. dev_priv->next_fence_to_post++;
  847. BEGIN_DMA(1);
  848. DMA_BLOCK(MGA_DMAPAD, 0x00000000,
  849. MGA_DMAPAD, 0x00000000,
  850. MGA_DMAPAD, 0x00000000, MGA_SOFTRAP, 0x00000000);
  851. ADVANCE_DMA();
  852. if (DRM_COPY_TO_USER((u32 __user *) data, &temp, sizeof(u32))) {
  853. DRM_ERROR("copy_to_user\n");
  854. return DRM_ERR(EFAULT);
  855. }
  856. return 0;
  857. }
  858. static int mga_wait_fence(DRM_IOCTL_ARGS)
  859. {
  860. DRM_DEVICE;
  861. drm_mga_private_t *dev_priv = dev->dev_private;
  862. u32 fence;
  863. if (!dev_priv) {
  864. DRM_ERROR("%s called with no initialization\n", __FUNCTION__);
  865. return DRM_ERR(EINVAL);
  866. }
  867. DRM_COPY_FROM_USER_IOCTL(fence, (u32 __user *) data, sizeof(u32));
  868. DRM_DEBUG("pid=%d\n", DRM_CURRENTPID);
  869. mga_driver_fence_wait(dev, &fence);
  870. if (DRM_COPY_TO_USER((u32 __user *) data, &fence, sizeof(u32))) {
  871. DRM_ERROR("copy_to_user\n");
  872. return DRM_ERR(EFAULT);
  873. }
  874. return 0;
  875. }
  876. drm_ioctl_desc_t mga_ioctls[] = {
  877. [DRM_IOCTL_NR(DRM_MGA_INIT)] = {mga_dma_init, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY},
  878. [DRM_IOCTL_NR(DRM_MGA_FLUSH)] = {mga_dma_flush, DRM_AUTH},
  879. [DRM_IOCTL_NR(DRM_MGA_RESET)] = {mga_dma_reset, DRM_AUTH},
  880. [DRM_IOCTL_NR(DRM_MGA_SWAP)] = {mga_dma_swap, DRM_AUTH},
  881. [DRM_IOCTL_NR(DRM_MGA_CLEAR)] = {mga_dma_clear, DRM_AUTH},
  882. [DRM_IOCTL_NR(DRM_MGA_VERTEX)] = {mga_dma_vertex, DRM_AUTH},
  883. [DRM_IOCTL_NR(DRM_MGA_INDICES)] = {mga_dma_indices, DRM_AUTH},
  884. [DRM_IOCTL_NR(DRM_MGA_ILOAD)] = {mga_dma_iload, DRM_AUTH},
  885. [DRM_IOCTL_NR(DRM_MGA_BLIT)] = {mga_dma_blit, DRM_AUTH},
  886. [DRM_IOCTL_NR(DRM_MGA_GETPARAM)] = {mga_getparam, DRM_AUTH},
  887. [DRM_IOCTL_NR(DRM_MGA_SET_FENCE)] = {mga_set_fence, DRM_AUTH},
  888. [DRM_IOCTL_NR(DRM_MGA_WAIT_FENCE)] = {mga_wait_fence, DRM_AUTH},
  889. [DRM_IOCTL_NR(DRM_MGA_DMA_BOOTSTRAP)] = {mga_dma_bootstrap, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY},
  890. };
  891. int mga_max_ioctl = DRM_ARRAY_SIZE(mga_ioctls);