i915_drm.h 8.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246
  1. /*
  2. * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
  3. * All Rights Reserved.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the
  7. * "Software"), to deal in the Software without restriction, including
  8. * without limitation the rights to use, copy, modify, merge, publish,
  9. * distribute, sub license, and/or sell copies of the Software, and to
  10. * permit persons to whom the Software is furnished to do so, subject to
  11. * the following conditions:
  12. *
  13. * The above copyright notice and this permission notice (including the
  14. * next paragraph) shall be included in all copies or substantial portions
  15. * of the Software.
  16. *
  17. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  18. * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  19. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
  20. * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
  21. * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
  22. * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
  23. * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  24. *
  25. */
  26. #ifndef _I915_DRM_H_
  27. #define _I915_DRM_H_
  28. /* Please note that modifications to all structs defined here are
  29. * subject to backwards-compatibility constraints.
  30. */
  31. #include "drm.h"
  32. /* Each region is a minimum of 16k, and there are at most 255 of them.
  33. */
  34. #define I915_NR_TEX_REGIONS 255 /* table size 2k - maximum due to use
  35. * of chars for next/prev indices */
  36. #define I915_LOG_MIN_TEX_REGION_SIZE 14
  37. typedef struct _drm_i915_init {
  38. enum {
  39. I915_INIT_DMA = 0x01,
  40. I915_CLEANUP_DMA = 0x02,
  41. I915_RESUME_DMA = 0x03
  42. } func;
  43. unsigned int mmio_offset;
  44. int sarea_priv_offset;
  45. unsigned int ring_start;
  46. unsigned int ring_end;
  47. unsigned int ring_size;
  48. unsigned int front_offset;
  49. unsigned int back_offset;
  50. unsigned int depth_offset;
  51. unsigned int w;
  52. unsigned int h;
  53. unsigned int pitch;
  54. unsigned int pitch_bits;
  55. unsigned int back_pitch;
  56. unsigned int depth_pitch;
  57. unsigned int cpp;
  58. unsigned int chipset;
  59. } drm_i915_init_t;
  60. typedef struct _drm_i915_sarea {
  61. drm_tex_region_t texList[I915_NR_TEX_REGIONS + 1];
  62. int last_upload; /* last time texture was uploaded */
  63. int last_enqueue; /* last time a buffer was enqueued */
  64. int last_dispatch; /* age of the most recently dispatched buffer */
  65. int ctxOwner; /* last context to upload state */
  66. int texAge;
  67. int pf_enabled; /* is pageflipping allowed? */
  68. int pf_active;
  69. int pf_current_page; /* which buffer is being displayed? */
  70. int perf_boxes; /* performance boxes to be displayed */
  71. int width, height; /* screen size in pixels */
  72. drm_handle_t front_handle;
  73. int front_offset;
  74. int front_size;
  75. drm_handle_t back_handle;
  76. int back_offset;
  77. int back_size;
  78. drm_handle_t depth_handle;
  79. int depth_offset;
  80. int depth_size;
  81. drm_handle_t tex_handle;
  82. int tex_offset;
  83. int tex_size;
  84. int log_tex_granularity;
  85. int pitch;
  86. int rotation; /* 0, 90, 180 or 270 */
  87. int rotated_offset;
  88. int rotated_size;
  89. int rotated_pitch;
  90. int virtualX, virtualY;
  91. unsigned int front_tiled;
  92. unsigned int back_tiled;
  93. unsigned int depth_tiled;
  94. unsigned int rotated_tiled;
  95. unsigned int rotated2_tiled;
  96. } drm_i915_sarea_t;
  97. /* Flags for perf_boxes
  98. */
  99. #define I915_BOX_RING_EMPTY 0x1
  100. #define I915_BOX_FLIP 0x2
  101. #define I915_BOX_WAIT 0x4
  102. #define I915_BOX_TEXTURE_LOAD 0x8
  103. #define I915_BOX_LOST_CONTEXT 0x10
  104. /* I915 specific ioctls
  105. * The device specific ioctl range is 0x40 to 0x79.
  106. */
  107. #define DRM_I915_INIT 0x00
  108. #define DRM_I915_FLUSH 0x01
  109. #define DRM_I915_FLIP 0x02
  110. #define DRM_I915_BATCHBUFFER 0x03
  111. #define DRM_I915_IRQ_EMIT 0x04
  112. #define DRM_I915_IRQ_WAIT 0x05
  113. #define DRM_I915_GETPARAM 0x06
  114. #define DRM_I915_SETPARAM 0x07
  115. #define DRM_I915_ALLOC 0x08
  116. #define DRM_I915_FREE 0x09
  117. #define DRM_I915_INIT_HEAP 0x0a
  118. #define DRM_I915_CMDBUFFER 0x0b
  119. #define DRM_I915_DESTROY_HEAP 0x0c
  120. #define DRM_I915_SET_VBLANK_PIPE 0x0d
  121. #define DRM_I915_GET_VBLANK_PIPE 0x0e
  122. #define DRM_IOCTL_I915_INIT DRM_IOW( DRM_COMMAND_BASE + DRM_I915_INIT, drm_i915_init_t)
  123. #define DRM_IOCTL_I915_FLUSH DRM_IO ( DRM_COMMAND_BASE + DRM_I915_FLUSH)
  124. #define DRM_IOCTL_I915_FLIP DRM_IO ( DRM_COMMAND_BASE + DRM_I915_FLIP)
  125. #define DRM_IOCTL_I915_BATCHBUFFER DRM_IOW( DRM_COMMAND_BASE + DRM_I915_BATCHBUFFER, drm_i915_batchbuffer_t)
  126. #define DRM_IOCTL_I915_IRQ_EMIT DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_IRQ_EMIT, drm_i915_irq_emit_t)
  127. #define DRM_IOCTL_I915_IRQ_WAIT DRM_IOW( DRM_COMMAND_BASE + DRM_I915_IRQ_WAIT, drm_i915_irq_wait_t)
  128. #define DRM_IOCTL_I915_GETPARAM DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GETPARAM, drm_i915_getparam_t)
  129. #define DRM_IOCTL_I915_SETPARAM DRM_IOW( DRM_COMMAND_BASE + DRM_I915_SETPARAM, drm_i915_setparam_t)
  130. #define DRM_IOCTL_I915_ALLOC DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_ALLOC, drm_i915_mem_alloc_t)
  131. #define DRM_IOCTL_I915_FREE DRM_IOW( DRM_COMMAND_BASE + DRM_I915_FREE, drm_i915_mem_free_t)
  132. #define DRM_IOCTL_I915_INIT_HEAP DRM_IOW( DRM_COMMAND_BASE + DRM_I915_INIT_HEAP, drm_i915_mem_init_heap_t)
  133. #define DRM_IOCTL_I915_CMDBUFFER DRM_IOW( DRM_COMMAND_BASE + DRM_I915_CMDBUFFER, drm_i915_cmdbuffer_t)
  134. #define DRM_IOCTL_I915_DESTROY_HEAP DRM_IOW( DRM_COMMAND_BASE + DRM_I915_DESTROY_HEAP, drm_i915_mem_destroy_heap_t)
  135. #define DRM_IOCTL_I915_SET_VBLANK_PIPE DRM_IOW( DRM_COMMAND_BASE + DRM_I915_SET_VBLANK_PIPE, drm_i915_vblank_pipe_t)
  136. #define DRM_IOCTL_I915_GET_VBLANK_PIPE DRM_IOR( DRM_COMMAND_BASE + DRM_I915_GET_VBLANK_PIPE, drm_i915_vblank_pipe_t)
  137. /* Allow drivers to submit batchbuffers directly to hardware, relying
  138. * on the security mechanisms provided by hardware.
  139. */
  140. typedef struct _drm_i915_batchbuffer {
  141. int start; /* agp offset */
  142. int used; /* nr bytes in use */
  143. int DR1; /* hw flags for GFX_OP_DRAWRECT_INFO */
  144. int DR4; /* window origin for GFX_OP_DRAWRECT_INFO */
  145. int num_cliprects; /* mulitpass with multiple cliprects? */
  146. drm_clip_rect_t __user *cliprects; /* pointer to userspace cliprects */
  147. } drm_i915_batchbuffer_t;
  148. /* As above, but pass a pointer to userspace buffer which can be
  149. * validated by the kernel prior to sending to hardware.
  150. */
  151. typedef struct _drm_i915_cmdbuffer {
  152. char __user *buf; /* pointer to userspace command buffer */
  153. int sz; /* nr bytes in buf */
  154. int DR1; /* hw flags for GFX_OP_DRAWRECT_INFO */
  155. int DR4; /* window origin for GFX_OP_DRAWRECT_INFO */
  156. int num_cliprects; /* mulitpass with multiple cliprects? */
  157. drm_clip_rect_t __user *cliprects; /* pointer to userspace cliprects */
  158. } drm_i915_cmdbuffer_t;
  159. /* Userspace can request & wait on irq's:
  160. */
  161. typedef struct drm_i915_irq_emit {
  162. int __user *irq_seq;
  163. } drm_i915_irq_emit_t;
  164. typedef struct drm_i915_irq_wait {
  165. int irq_seq;
  166. } drm_i915_irq_wait_t;
  167. /* Ioctl to query kernel params:
  168. */
  169. #define I915_PARAM_IRQ_ACTIVE 1
  170. #define I915_PARAM_ALLOW_BATCHBUFFER 2
  171. #define I915_PARAM_LAST_DISPATCH 3
  172. typedef struct drm_i915_getparam {
  173. int param;
  174. int __user *value;
  175. } drm_i915_getparam_t;
  176. /* Ioctl to set kernel params:
  177. */
  178. #define I915_SETPARAM_USE_MI_BATCHBUFFER_START 1
  179. #define I915_SETPARAM_TEX_LRU_LOG_GRANULARITY 2
  180. #define I915_SETPARAM_ALLOW_BATCHBUFFER 3
  181. typedef struct drm_i915_setparam {
  182. int param;
  183. int value;
  184. } drm_i915_setparam_t;
  185. /* A memory manager for regions of shared memory:
  186. */
  187. #define I915_MEM_REGION_AGP 1
  188. typedef struct drm_i915_mem_alloc {
  189. int region;
  190. int alignment;
  191. int size;
  192. int __user *region_offset; /* offset from start of fb or agp */
  193. } drm_i915_mem_alloc_t;
  194. typedef struct drm_i915_mem_free {
  195. int region;
  196. int region_offset;
  197. } drm_i915_mem_free_t;
  198. typedef struct drm_i915_mem_init_heap {
  199. int region;
  200. int size;
  201. int start;
  202. } drm_i915_mem_init_heap_t;
  203. /* Allow memory manager to be torn down and re-initialized (eg on
  204. * rotate):
  205. */
  206. typedef struct drm_i915_mem_destroy_heap {
  207. int region;
  208. } drm_i915_mem_destroy_heap_t;
  209. /* Allow X server to configure which pipes to monitor for vblank signals
  210. */
  211. #define DRM_I915_VBLANK_PIPE_A 1
  212. #define DRM_I915_VBLANK_PIPE_B 2
  213. typedef struct drm_i915_vblank_pipe {
  214. int pipe;
  215. } drm_i915_vblank_pipe_t;
  216. #endif /* _I915_DRM_H_ */