i830_dma.c 40 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590
  1. /* i830_dma.c -- DMA support for the I830 -*- linux-c -*-
  2. * Created: Mon Dec 13 01:50:01 1999 by jhartmann@precisioninsight.com
  3. *
  4. * Copyright 1999 Precision Insight, Inc., Cedar Park, Texas.
  5. * Copyright 2000 VA Linux Systems, Inc., Sunnyvale, California.
  6. * All Rights Reserved.
  7. *
  8. * Permission is hereby granted, free of charge, to any person obtaining a
  9. * copy of this software and associated documentation files (the "Software"),
  10. * to deal in the Software without restriction, including without limitation
  11. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  12. * and/or sell copies of the Software, and to permit persons to whom the
  13. * Software is furnished to do so, subject to the following conditions:
  14. *
  15. * The above copyright notice and this permission notice (including the next
  16. * paragraph) shall be included in all copies or substantial portions of the
  17. * Software.
  18. *
  19. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  20. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  21. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  22. * PRECISION INSIGHT AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
  23. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  24. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  25. * DEALINGS IN THE SOFTWARE.
  26. *
  27. * Authors: Rickard E. (Rik) Faith <faith@valinux.com>
  28. * Jeff Hartmann <jhartmann@valinux.com>
  29. * Keith Whitwell <keith@tungstengraphics.com>
  30. * Abraham vd Merwe <abraham@2d3d.co.za>
  31. *
  32. */
  33. #include "drmP.h"
  34. #include "drm.h"
  35. #include "i830_drm.h"
  36. #include "i830_drv.h"
  37. #include <linux/interrupt.h> /* For task queue support */
  38. #include <linux/pagemap.h> /* For FASTCALL on unlock_page() */
  39. #include <linux/delay.h>
  40. #include <asm/uaccess.h>
  41. #define I830_BUF_FREE 2
  42. #define I830_BUF_CLIENT 1
  43. #define I830_BUF_HARDWARE 0
  44. #define I830_BUF_UNMAPPED 0
  45. #define I830_BUF_MAPPED 1
  46. static drm_buf_t *i830_freelist_get(drm_device_t * dev)
  47. {
  48. drm_device_dma_t *dma = dev->dma;
  49. int i;
  50. int used;
  51. /* Linear search might not be the best solution */
  52. for (i = 0; i < dma->buf_count; i++) {
  53. drm_buf_t *buf = dma->buflist[i];
  54. drm_i830_buf_priv_t *buf_priv = buf->dev_private;
  55. /* In use is already a pointer */
  56. used = cmpxchg(buf_priv->in_use, I830_BUF_FREE,
  57. I830_BUF_CLIENT);
  58. if (used == I830_BUF_FREE) {
  59. return buf;
  60. }
  61. }
  62. return NULL;
  63. }
  64. /* This should only be called if the buffer is not sent to the hardware
  65. * yet, the hardware updates in use for us once its on the ring buffer.
  66. */
  67. static int i830_freelist_put(drm_device_t * dev, drm_buf_t * buf)
  68. {
  69. drm_i830_buf_priv_t *buf_priv = buf->dev_private;
  70. int used;
  71. /* In use is already a pointer */
  72. used = cmpxchg(buf_priv->in_use, I830_BUF_CLIENT, I830_BUF_FREE);
  73. if (used != I830_BUF_CLIENT) {
  74. DRM_ERROR("Freeing buffer thats not in use : %d\n", buf->idx);
  75. return -EINVAL;
  76. }
  77. return 0;
  78. }
  79. static int i830_mmap_buffers(struct file *filp, struct vm_area_struct *vma)
  80. {
  81. drm_file_t *priv = filp->private_data;
  82. drm_device_t *dev;
  83. drm_i830_private_t *dev_priv;
  84. drm_buf_t *buf;
  85. drm_i830_buf_priv_t *buf_priv;
  86. lock_kernel();
  87. dev = priv->head->dev;
  88. dev_priv = dev->dev_private;
  89. buf = dev_priv->mmap_buffer;
  90. buf_priv = buf->dev_private;
  91. vma->vm_flags |= (VM_IO | VM_DONTCOPY);
  92. vma->vm_file = filp;
  93. buf_priv->currently_mapped = I830_BUF_MAPPED;
  94. unlock_kernel();
  95. if (io_remap_pfn_range(vma, vma->vm_start,
  96. vma->vm_pgoff,
  97. vma->vm_end - vma->vm_start, vma->vm_page_prot))
  98. return -EAGAIN;
  99. return 0;
  100. }
  101. static struct file_operations i830_buffer_fops = {
  102. .open = drm_open,
  103. .release = drm_release,
  104. .ioctl = drm_ioctl,
  105. .mmap = i830_mmap_buffers,
  106. .fasync = drm_fasync,
  107. };
  108. static int i830_map_buffer(drm_buf_t * buf, struct file *filp)
  109. {
  110. drm_file_t *priv = filp->private_data;
  111. drm_device_t *dev = priv->head->dev;
  112. drm_i830_buf_priv_t *buf_priv = buf->dev_private;
  113. drm_i830_private_t *dev_priv = dev->dev_private;
  114. const struct file_operations *old_fops;
  115. unsigned long virtual;
  116. int retcode = 0;
  117. if (buf_priv->currently_mapped == I830_BUF_MAPPED)
  118. return -EINVAL;
  119. down_write(&current->mm->mmap_sem);
  120. old_fops = filp->f_op;
  121. filp->f_op = &i830_buffer_fops;
  122. dev_priv->mmap_buffer = buf;
  123. virtual = do_mmap(filp, 0, buf->total, PROT_READ | PROT_WRITE,
  124. MAP_SHARED, buf->bus_address);
  125. dev_priv->mmap_buffer = NULL;
  126. filp->f_op = old_fops;
  127. if (IS_ERR((void *)virtual)) { /* ugh */
  128. /* Real error */
  129. DRM_ERROR("mmap error\n");
  130. retcode = PTR_ERR((void *)virtual);
  131. buf_priv->virtual = NULL;
  132. } else {
  133. buf_priv->virtual = (void __user *)virtual;
  134. }
  135. up_write(&current->mm->mmap_sem);
  136. return retcode;
  137. }
  138. static int i830_unmap_buffer(drm_buf_t * buf)
  139. {
  140. drm_i830_buf_priv_t *buf_priv = buf->dev_private;
  141. int retcode = 0;
  142. if (buf_priv->currently_mapped != I830_BUF_MAPPED)
  143. return -EINVAL;
  144. down_write(&current->mm->mmap_sem);
  145. retcode = do_munmap(current->mm,
  146. (unsigned long)buf_priv->virtual,
  147. (size_t) buf->total);
  148. up_write(&current->mm->mmap_sem);
  149. buf_priv->currently_mapped = I830_BUF_UNMAPPED;
  150. buf_priv->virtual = NULL;
  151. return retcode;
  152. }
  153. static int i830_dma_get_buffer(drm_device_t * dev, drm_i830_dma_t * d,
  154. struct file *filp)
  155. {
  156. drm_buf_t *buf;
  157. drm_i830_buf_priv_t *buf_priv;
  158. int retcode = 0;
  159. buf = i830_freelist_get(dev);
  160. if (!buf) {
  161. retcode = -ENOMEM;
  162. DRM_DEBUG("retcode=%d\n", retcode);
  163. return retcode;
  164. }
  165. retcode = i830_map_buffer(buf, filp);
  166. if (retcode) {
  167. i830_freelist_put(dev, buf);
  168. DRM_ERROR("mapbuf failed, retcode %d\n", retcode);
  169. return retcode;
  170. }
  171. buf->filp = filp;
  172. buf_priv = buf->dev_private;
  173. d->granted = 1;
  174. d->request_idx = buf->idx;
  175. d->request_size = buf->total;
  176. d->virtual = buf_priv->virtual;
  177. return retcode;
  178. }
  179. static int i830_dma_cleanup(drm_device_t * dev)
  180. {
  181. drm_device_dma_t *dma = dev->dma;
  182. /* Make sure interrupts are disabled here because the uninstall ioctl
  183. * may not have been called from userspace and after dev_private
  184. * is freed, it's too late.
  185. */
  186. if (dev->irq_enabled)
  187. drm_irq_uninstall(dev);
  188. if (dev->dev_private) {
  189. int i;
  190. drm_i830_private_t *dev_priv =
  191. (drm_i830_private_t *) dev->dev_private;
  192. if (dev_priv->ring.virtual_start) {
  193. drm_ioremapfree((void *)dev_priv->ring.virtual_start,
  194. dev_priv->ring.Size, dev);
  195. }
  196. if (dev_priv->hw_status_page) {
  197. pci_free_consistent(dev->pdev, PAGE_SIZE,
  198. dev_priv->hw_status_page,
  199. dev_priv->dma_status_page);
  200. /* Need to rewrite hardware status page */
  201. I830_WRITE(0x02080, 0x1ffff000);
  202. }
  203. drm_free(dev->dev_private, sizeof(drm_i830_private_t),
  204. DRM_MEM_DRIVER);
  205. dev->dev_private = NULL;
  206. for (i = 0; i < dma->buf_count; i++) {
  207. drm_buf_t *buf = dma->buflist[i];
  208. drm_i830_buf_priv_t *buf_priv = buf->dev_private;
  209. if (buf_priv->kernel_virtual && buf->total)
  210. drm_ioremapfree(buf_priv->kernel_virtual,
  211. buf->total, dev);
  212. }
  213. }
  214. return 0;
  215. }
  216. int i830_wait_ring(drm_device_t * dev, int n, const char *caller)
  217. {
  218. drm_i830_private_t *dev_priv = dev->dev_private;
  219. drm_i830_ring_buffer_t *ring = &(dev_priv->ring);
  220. int iters = 0;
  221. unsigned long end;
  222. unsigned int last_head = I830_READ(LP_RING + RING_HEAD) & HEAD_ADDR;
  223. end = jiffies + (HZ * 3);
  224. while (ring->space < n) {
  225. ring->head = I830_READ(LP_RING + RING_HEAD) & HEAD_ADDR;
  226. ring->space = ring->head - (ring->tail + 8);
  227. if (ring->space < 0)
  228. ring->space += ring->Size;
  229. if (ring->head != last_head) {
  230. end = jiffies + (HZ * 3);
  231. last_head = ring->head;
  232. }
  233. iters++;
  234. if (time_before(end, jiffies)) {
  235. DRM_ERROR("space: %d wanted %d\n", ring->space, n);
  236. DRM_ERROR("lockup\n");
  237. goto out_wait_ring;
  238. }
  239. udelay(1);
  240. dev_priv->sarea_priv->perf_boxes |= I830_BOX_WAIT;
  241. }
  242. out_wait_ring:
  243. return iters;
  244. }
  245. static void i830_kernel_lost_context(drm_device_t * dev)
  246. {
  247. drm_i830_private_t *dev_priv = dev->dev_private;
  248. drm_i830_ring_buffer_t *ring = &(dev_priv->ring);
  249. ring->head = I830_READ(LP_RING + RING_HEAD) & HEAD_ADDR;
  250. ring->tail = I830_READ(LP_RING + RING_TAIL) & TAIL_ADDR;
  251. ring->space = ring->head - (ring->tail + 8);
  252. if (ring->space < 0)
  253. ring->space += ring->Size;
  254. if (ring->head == ring->tail)
  255. dev_priv->sarea_priv->perf_boxes |= I830_BOX_RING_EMPTY;
  256. }
  257. static int i830_freelist_init(drm_device_t * dev, drm_i830_private_t * dev_priv)
  258. {
  259. drm_device_dma_t *dma = dev->dma;
  260. int my_idx = 36;
  261. u32 *hw_status = (u32 *) (dev_priv->hw_status_page + my_idx);
  262. int i;
  263. if (dma->buf_count > 1019) {
  264. /* Not enough space in the status page for the freelist */
  265. return -EINVAL;
  266. }
  267. for (i = 0; i < dma->buf_count; i++) {
  268. drm_buf_t *buf = dma->buflist[i];
  269. drm_i830_buf_priv_t *buf_priv = buf->dev_private;
  270. buf_priv->in_use = hw_status++;
  271. buf_priv->my_use_idx = my_idx;
  272. my_idx += 4;
  273. *buf_priv->in_use = I830_BUF_FREE;
  274. buf_priv->kernel_virtual = drm_ioremap(buf->bus_address,
  275. buf->total, dev);
  276. }
  277. return 0;
  278. }
  279. static int i830_dma_initialize(drm_device_t * dev,
  280. drm_i830_private_t * dev_priv,
  281. drm_i830_init_t * init)
  282. {
  283. struct list_head *list;
  284. memset(dev_priv, 0, sizeof(drm_i830_private_t));
  285. list_for_each(list, &dev->maplist->head) {
  286. drm_map_list_t *r_list = list_entry(list, drm_map_list_t, head);
  287. if (r_list->map &&
  288. r_list->map->type == _DRM_SHM &&
  289. r_list->map->flags & _DRM_CONTAINS_LOCK) {
  290. dev_priv->sarea_map = r_list->map;
  291. break;
  292. }
  293. }
  294. if (!dev_priv->sarea_map) {
  295. dev->dev_private = (void *)dev_priv;
  296. i830_dma_cleanup(dev);
  297. DRM_ERROR("can not find sarea!\n");
  298. return -EINVAL;
  299. }
  300. dev_priv->mmio_map = drm_core_findmap(dev, init->mmio_offset);
  301. if (!dev_priv->mmio_map) {
  302. dev->dev_private = (void *)dev_priv;
  303. i830_dma_cleanup(dev);
  304. DRM_ERROR("can not find mmio map!\n");
  305. return -EINVAL;
  306. }
  307. dev->agp_buffer_token = init->buffers_offset;
  308. dev->agp_buffer_map = drm_core_findmap(dev, init->buffers_offset);
  309. if (!dev->agp_buffer_map) {
  310. dev->dev_private = (void *)dev_priv;
  311. i830_dma_cleanup(dev);
  312. DRM_ERROR("can not find dma buffer map!\n");
  313. return -EINVAL;
  314. }
  315. dev_priv->sarea_priv = (drm_i830_sarea_t *)
  316. ((u8 *) dev_priv->sarea_map->handle + init->sarea_priv_offset);
  317. dev_priv->ring.Start = init->ring_start;
  318. dev_priv->ring.End = init->ring_end;
  319. dev_priv->ring.Size = init->ring_size;
  320. dev_priv->ring.virtual_start = drm_ioremap(dev->agp->base +
  321. init->ring_start,
  322. init->ring_size, dev);
  323. if (dev_priv->ring.virtual_start == NULL) {
  324. dev->dev_private = (void *)dev_priv;
  325. i830_dma_cleanup(dev);
  326. DRM_ERROR("can not ioremap virtual address for"
  327. " ring buffer\n");
  328. return -ENOMEM;
  329. }
  330. dev_priv->ring.tail_mask = dev_priv->ring.Size - 1;
  331. dev_priv->w = init->w;
  332. dev_priv->h = init->h;
  333. dev_priv->pitch = init->pitch;
  334. dev_priv->back_offset = init->back_offset;
  335. dev_priv->depth_offset = init->depth_offset;
  336. dev_priv->front_offset = init->front_offset;
  337. dev_priv->front_di1 = init->front_offset | init->pitch_bits;
  338. dev_priv->back_di1 = init->back_offset | init->pitch_bits;
  339. dev_priv->zi1 = init->depth_offset | init->pitch_bits;
  340. DRM_DEBUG("front_di1 %x\n", dev_priv->front_di1);
  341. DRM_DEBUG("back_offset %x\n", dev_priv->back_offset);
  342. DRM_DEBUG("back_di1 %x\n", dev_priv->back_di1);
  343. DRM_DEBUG("pitch_bits %x\n", init->pitch_bits);
  344. dev_priv->cpp = init->cpp;
  345. /* We are using separate values as placeholders for mechanisms for
  346. * private backbuffer/depthbuffer usage.
  347. */
  348. dev_priv->back_pitch = init->back_pitch;
  349. dev_priv->depth_pitch = init->depth_pitch;
  350. dev_priv->do_boxes = 0;
  351. dev_priv->use_mi_batchbuffer_start = 0;
  352. /* Program Hardware Status Page */
  353. dev_priv->hw_status_page =
  354. pci_alloc_consistent(dev->pdev, PAGE_SIZE,
  355. &dev_priv->dma_status_page);
  356. if (!dev_priv->hw_status_page) {
  357. dev->dev_private = (void *)dev_priv;
  358. i830_dma_cleanup(dev);
  359. DRM_ERROR("Can not allocate hardware status page\n");
  360. return -ENOMEM;
  361. }
  362. memset(dev_priv->hw_status_page, 0, PAGE_SIZE);
  363. DRM_DEBUG("hw status page @ %p\n", dev_priv->hw_status_page);
  364. I830_WRITE(0x02080, dev_priv->dma_status_page);
  365. DRM_DEBUG("Enabled hardware status page\n");
  366. /* Now we need to init our freelist */
  367. if (i830_freelist_init(dev, dev_priv) != 0) {
  368. dev->dev_private = (void *)dev_priv;
  369. i830_dma_cleanup(dev);
  370. DRM_ERROR("Not enough space in the status page for"
  371. " the freelist\n");
  372. return -ENOMEM;
  373. }
  374. dev->dev_private = (void *)dev_priv;
  375. return 0;
  376. }
  377. static int i830_dma_init(struct inode *inode, struct file *filp,
  378. unsigned int cmd, unsigned long arg)
  379. {
  380. drm_file_t *priv = filp->private_data;
  381. drm_device_t *dev = priv->head->dev;
  382. drm_i830_private_t *dev_priv;
  383. drm_i830_init_t init;
  384. int retcode = 0;
  385. if (copy_from_user(&init, (void *__user)arg, sizeof(init)))
  386. return -EFAULT;
  387. switch (init.func) {
  388. case I830_INIT_DMA:
  389. dev_priv = drm_alloc(sizeof(drm_i830_private_t),
  390. DRM_MEM_DRIVER);
  391. if (dev_priv == NULL)
  392. return -ENOMEM;
  393. retcode = i830_dma_initialize(dev, dev_priv, &init);
  394. break;
  395. case I830_CLEANUP_DMA:
  396. retcode = i830_dma_cleanup(dev);
  397. break;
  398. default:
  399. retcode = -EINVAL;
  400. break;
  401. }
  402. return retcode;
  403. }
  404. #define GFX_OP_STIPPLE ((0x3<<29)|(0x1d<<24)|(0x83<<16))
  405. #define ST1_ENABLE (1<<16)
  406. #define ST1_MASK (0xffff)
  407. /* Most efficient way to verify state for the i830 is as it is
  408. * emitted. Non-conformant state is silently dropped.
  409. */
  410. static void i830EmitContextVerified(drm_device_t * dev, unsigned int *code)
  411. {
  412. drm_i830_private_t *dev_priv = dev->dev_private;
  413. int i, j = 0;
  414. unsigned int tmp;
  415. RING_LOCALS;
  416. BEGIN_LP_RING(I830_CTX_SETUP_SIZE + 4);
  417. for (i = 0; i < I830_CTXREG_BLENDCOLR0; i++) {
  418. tmp = code[i];
  419. if ((tmp & (7 << 29)) == CMD_3D &&
  420. (tmp & (0x1f << 24)) < (0x1d << 24)) {
  421. OUT_RING(tmp);
  422. j++;
  423. } else {
  424. DRM_ERROR("Skipping %d\n", i);
  425. }
  426. }
  427. OUT_RING(STATE3D_CONST_BLEND_COLOR_CMD);
  428. OUT_RING(code[I830_CTXREG_BLENDCOLR]);
  429. j += 2;
  430. for (i = I830_CTXREG_VF; i < I830_CTXREG_MCSB0; i++) {
  431. tmp = code[i];
  432. if ((tmp & (7 << 29)) == CMD_3D &&
  433. (tmp & (0x1f << 24)) < (0x1d << 24)) {
  434. OUT_RING(tmp);
  435. j++;
  436. } else {
  437. DRM_ERROR("Skipping %d\n", i);
  438. }
  439. }
  440. OUT_RING(STATE3D_MAP_COORD_SETBIND_CMD);
  441. OUT_RING(code[I830_CTXREG_MCSB1]);
  442. j += 2;
  443. if (j & 1)
  444. OUT_RING(0);
  445. ADVANCE_LP_RING();
  446. }
  447. static void i830EmitTexVerified(drm_device_t * dev, unsigned int *code)
  448. {
  449. drm_i830_private_t *dev_priv = dev->dev_private;
  450. int i, j = 0;
  451. unsigned int tmp;
  452. RING_LOCALS;
  453. if (code[I830_TEXREG_MI0] == GFX_OP_MAP_INFO ||
  454. (code[I830_TEXREG_MI0] & ~(0xf * LOAD_TEXTURE_MAP0)) ==
  455. (STATE3D_LOAD_STATE_IMMEDIATE_2 | 4)) {
  456. BEGIN_LP_RING(I830_TEX_SETUP_SIZE);
  457. OUT_RING(code[I830_TEXREG_MI0]); /* TM0LI */
  458. OUT_RING(code[I830_TEXREG_MI1]); /* TM0S0 */
  459. OUT_RING(code[I830_TEXREG_MI2]); /* TM0S1 */
  460. OUT_RING(code[I830_TEXREG_MI3]); /* TM0S2 */
  461. OUT_RING(code[I830_TEXREG_MI4]); /* TM0S3 */
  462. OUT_RING(code[I830_TEXREG_MI5]); /* TM0S4 */
  463. for (i = 6; i < I830_TEX_SETUP_SIZE; i++) {
  464. tmp = code[i];
  465. OUT_RING(tmp);
  466. j++;
  467. }
  468. if (j & 1)
  469. OUT_RING(0);
  470. ADVANCE_LP_RING();
  471. } else
  472. printk("rejected packet %x\n", code[0]);
  473. }
  474. static void i830EmitTexBlendVerified(drm_device_t * dev,
  475. unsigned int *code, unsigned int num)
  476. {
  477. drm_i830_private_t *dev_priv = dev->dev_private;
  478. int i, j = 0;
  479. unsigned int tmp;
  480. RING_LOCALS;
  481. if (!num)
  482. return;
  483. BEGIN_LP_RING(num + 1);
  484. for (i = 0; i < num; i++) {
  485. tmp = code[i];
  486. OUT_RING(tmp);
  487. j++;
  488. }
  489. if (j & 1)
  490. OUT_RING(0);
  491. ADVANCE_LP_RING();
  492. }
  493. static void i830EmitTexPalette(drm_device_t * dev,
  494. unsigned int *palette, int number, int is_shared)
  495. {
  496. drm_i830_private_t *dev_priv = dev->dev_private;
  497. int i;
  498. RING_LOCALS;
  499. return;
  500. BEGIN_LP_RING(258);
  501. if (is_shared == 1) {
  502. OUT_RING(CMD_OP_MAP_PALETTE_LOAD |
  503. MAP_PALETTE_NUM(0) | MAP_PALETTE_BOTH);
  504. } else {
  505. OUT_RING(CMD_OP_MAP_PALETTE_LOAD | MAP_PALETTE_NUM(number));
  506. }
  507. for (i = 0; i < 256; i++) {
  508. OUT_RING(palette[i]);
  509. }
  510. OUT_RING(0);
  511. /* KW: WHERE IS THE ADVANCE_LP_RING? This is effectively a noop!
  512. */
  513. }
  514. /* Need to do some additional checking when setting the dest buffer.
  515. */
  516. static void i830EmitDestVerified(drm_device_t * dev, unsigned int *code)
  517. {
  518. drm_i830_private_t *dev_priv = dev->dev_private;
  519. unsigned int tmp;
  520. RING_LOCALS;
  521. BEGIN_LP_RING(I830_DEST_SETUP_SIZE + 10);
  522. tmp = code[I830_DESTREG_CBUFADDR];
  523. if (tmp == dev_priv->front_di1 || tmp == dev_priv->back_di1) {
  524. if (((int)outring) & 8) {
  525. OUT_RING(0);
  526. OUT_RING(0);
  527. }
  528. OUT_RING(CMD_OP_DESTBUFFER_INFO);
  529. OUT_RING(BUF_3D_ID_COLOR_BACK |
  530. BUF_3D_PITCH(dev_priv->back_pitch * dev_priv->cpp) |
  531. BUF_3D_USE_FENCE);
  532. OUT_RING(tmp);
  533. OUT_RING(0);
  534. OUT_RING(CMD_OP_DESTBUFFER_INFO);
  535. OUT_RING(BUF_3D_ID_DEPTH | BUF_3D_USE_FENCE |
  536. BUF_3D_PITCH(dev_priv->depth_pitch * dev_priv->cpp));
  537. OUT_RING(dev_priv->zi1);
  538. OUT_RING(0);
  539. } else {
  540. DRM_ERROR("bad di1 %x (allow %x or %x)\n",
  541. tmp, dev_priv->front_di1, dev_priv->back_di1);
  542. }
  543. /* invarient:
  544. */
  545. OUT_RING(GFX_OP_DESTBUFFER_VARS);
  546. OUT_RING(code[I830_DESTREG_DV1]);
  547. OUT_RING(GFX_OP_DRAWRECT_INFO);
  548. OUT_RING(code[I830_DESTREG_DR1]);
  549. OUT_RING(code[I830_DESTREG_DR2]);
  550. OUT_RING(code[I830_DESTREG_DR3]);
  551. OUT_RING(code[I830_DESTREG_DR4]);
  552. /* Need to verify this */
  553. tmp = code[I830_DESTREG_SENABLE];
  554. if ((tmp & ~0x3) == GFX_OP_SCISSOR_ENABLE) {
  555. OUT_RING(tmp);
  556. } else {
  557. DRM_ERROR("bad scissor enable\n");
  558. OUT_RING(0);
  559. }
  560. OUT_RING(GFX_OP_SCISSOR_RECT);
  561. OUT_RING(code[I830_DESTREG_SR1]);
  562. OUT_RING(code[I830_DESTREG_SR2]);
  563. OUT_RING(0);
  564. ADVANCE_LP_RING();
  565. }
  566. static void i830EmitStippleVerified(drm_device_t * dev, unsigned int *code)
  567. {
  568. drm_i830_private_t *dev_priv = dev->dev_private;
  569. RING_LOCALS;
  570. BEGIN_LP_RING(2);
  571. OUT_RING(GFX_OP_STIPPLE);
  572. OUT_RING(code[1]);
  573. ADVANCE_LP_RING();
  574. }
  575. static void i830EmitState(drm_device_t * dev)
  576. {
  577. drm_i830_private_t *dev_priv = dev->dev_private;
  578. drm_i830_sarea_t *sarea_priv = dev_priv->sarea_priv;
  579. unsigned int dirty = sarea_priv->dirty;
  580. DRM_DEBUG("%s %x\n", __FUNCTION__, dirty);
  581. if (dirty & I830_UPLOAD_BUFFERS) {
  582. i830EmitDestVerified(dev, sarea_priv->BufferState);
  583. sarea_priv->dirty &= ~I830_UPLOAD_BUFFERS;
  584. }
  585. if (dirty & I830_UPLOAD_CTX) {
  586. i830EmitContextVerified(dev, sarea_priv->ContextState);
  587. sarea_priv->dirty &= ~I830_UPLOAD_CTX;
  588. }
  589. if (dirty & I830_UPLOAD_TEX0) {
  590. i830EmitTexVerified(dev, sarea_priv->TexState[0]);
  591. sarea_priv->dirty &= ~I830_UPLOAD_TEX0;
  592. }
  593. if (dirty & I830_UPLOAD_TEX1) {
  594. i830EmitTexVerified(dev, sarea_priv->TexState[1]);
  595. sarea_priv->dirty &= ~I830_UPLOAD_TEX1;
  596. }
  597. if (dirty & I830_UPLOAD_TEXBLEND0) {
  598. i830EmitTexBlendVerified(dev, sarea_priv->TexBlendState[0],
  599. sarea_priv->TexBlendStateWordsUsed[0]);
  600. sarea_priv->dirty &= ~I830_UPLOAD_TEXBLEND0;
  601. }
  602. if (dirty & I830_UPLOAD_TEXBLEND1) {
  603. i830EmitTexBlendVerified(dev, sarea_priv->TexBlendState[1],
  604. sarea_priv->TexBlendStateWordsUsed[1]);
  605. sarea_priv->dirty &= ~I830_UPLOAD_TEXBLEND1;
  606. }
  607. if (dirty & I830_UPLOAD_TEX_PALETTE_SHARED) {
  608. i830EmitTexPalette(dev, sarea_priv->Palette[0], 0, 1);
  609. } else {
  610. if (dirty & I830_UPLOAD_TEX_PALETTE_N(0)) {
  611. i830EmitTexPalette(dev, sarea_priv->Palette[0], 0, 0);
  612. sarea_priv->dirty &= ~I830_UPLOAD_TEX_PALETTE_N(0);
  613. }
  614. if (dirty & I830_UPLOAD_TEX_PALETTE_N(1)) {
  615. i830EmitTexPalette(dev, sarea_priv->Palette[1], 1, 0);
  616. sarea_priv->dirty &= ~I830_UPLOAD_TEX_PALETTE_N(1);
  617. }
  618. /* 1.3:
  619. */
  620. #if 0
  621. if (dirty & I830_UPLOAD_TEX_PALETTE_N(2)) {
  622. i830EmitTexPalette(dev, sarea_priv->Palette2[0], 0, 0);
  623. sarea_priv->dirty &= ~I830_UPLOAD_TEX_PALETTE_N(2);
  624. }
  625. if (dirty & I830_UPLOAD_TEX_PALETTE_N(3)) {
  626. i830EmitTexPalette(dev, sarea_priv->Palette2[1], 1, 0);
  627. sarea_priv->dirty &= ~I830_UPLOAD_TEX_PALETTE_N(2);
  628. }
  629. #endif
  630. }
  631. /* 1.3:
  632. */
  633. if (dirty & I830_UPLOAD_STIPPLE) {
  634. i830EmitStippleVerified(dev, sarea_priv->StippleState);
  635. sarea_priv->dirty &= ~I830_UPLOAD_STIPPLE;
  636. }
  637. if (dirty & I830_UPLOAD_TEX2) {
  638. i830EmitTexVerified(dev, sarea_priv->TexState2);
  639. sarea_priv->dirty &= ~I830_UPLOAD_TEX2;
  640. }
  641. if (dirty & I830_UPLOAD_TEX3) {
  642. i830EmitTexVerified(dev, sarea_priv->TexState3);
  643. sarea_priv->dirty &= ~I830_UPLOAD_TEX3;
  644. }
  645. if (dirty & I830_UPLOAD_TEXBLEND2) {
  646. i830EmitTexBlendVerified(dev,
  647. sarea_priv->TexBlendState2,
  648. sarea_priv->TexBlendStateWordsUsed2);
  649. sarea_priv->dirty &= ~I830_UPLOAD_TEXBLEND2;
  650. }
  651. if (dirty & I830_UPLOAD_TEXBLEND3) {
  652. i830EmitTexBlendVerified(dev,
  653. sarea_priv->TexBlendState3,
  654. sarea_priv->TexBlendStateWordsUsed3);
  655. sarea_priv->dirty &= ~I830_UPLOAD_TEXBLEND3;
  656. }
  657. }
  658. /* ================================================================
  659. * Performance monitoring functions
  660. */
  661. static void i830_fill_box(drm_device_t * dev,
  662. int x, int y, int w, int h, int r, int g, int b)
  663. {
  664. drm_i830_private_t *dev_priv = dev->dev_private;
  665. u32 color;
  666. unsigned int BR13, CMD;
  667. RING_LOCALS;
  668. BR13 = (0xF0 << 16) | (dev_priv->pitch * dev_priv->cpp) | (1 << 24);
  669. CMD = XY_COLOR_BLT_CMD;
  670. x += dev_priv->sarea_priv->boxes[0].x1;
  671. y += dev_priv->sarea_priv->boxes[0].y1;
  672. if (dev_priv->cpp == 4) {
  673. BR13 |= (1 << 25);
  674. CMD |= (XY_COLOR_BLT_WRITE_ALPHA | XY_COLOR_BLT_WRITE_RGB);
  675. color = (((0xff) << 24) | (r << 16) | (g << 8) | b);
  676. } else {
  677. color = (((r & 0xf8) << 8) |
  678. ((g & 0xfc) << 3) | ((b & 0xf8) >> 3));
  679. }
  680. BEGIN_LP_RING(6);
  681. OUT_RING(CMD);
  682. OUT_RING(BR13);
  683. OUT_RING((y << 16) | x);
  684. OUT_RING(((y + h) << 16) | (x + w));
  685. if (dev_priv->current_page == 1) {
  686. OUT_RING(dev_priv->front_offset);
  687. } else {
  688. OUT_RING(dev_priv->back_offset);
  689. }
  690. OUT_RING(color);
  691. ADVANCE_LP_RING();
  692. }
  693. static void i830_cp_performance_boxes(drm_device_t * dev)
  694. {
  695. drm_i830_private_t *dev_priv = dev->dev_private;
  696. /* Purple box for page flipping
  697. */
  698. if (dev_priv->sarea_priv->perf_boxes & I830_BOX_FLIP)
  699. i830_fill_box(dev, 4, 4, 8, 8, 255, 0, 255);
  700. /* Red box if we have to wait for idle at any point
  701. */
  702. if (dev_priv->sarea_priv->perf_boxes & I830_BOX_WAIT)
  703. i830_fill_box(dev, 16, 4, 8, 8, 255, 0, 0);
  704. /* Blue box: lost context?
  705. */
  706. if (dev_priv->sarea_priv->perf_boxes & I830_BOX_LOST_CONTEXT)
  707. i830_fill_box(dev, 28, 4, 8, 8, 0, 0, 255);
  708. /* Yellow box for texture swaps
  709. */
  710. if (dev_priv->sarea_priv->perf_boxes & I830_BOX_TEXTURE_LOAD)
  711. i830_fill_box(dev, 40, 4, 8, 8, 255, 255, 0);
  712. /* Green box if hardware never idles (as far as we can tell)
  713. */
  714. if (!(dev_priv->sarea_priv->perf_boxes & I830_BOX_RING_EMPTY))
  715. i830_fill_box(dev, 64, 4, 8, 8, 0, 255, 0);
  716. /* Draw bars indicating number of buffers allocated
  717. * (not a great measure, easily confused)
  718. */
  719. if (dev_priv->dma_used) {
  720. int bar = dev_priv->dma_used / 10240;
  721. if (bar > 100)
  722. bar = 100;
  723. if (bar < 1)
  724. bar = 1;
  725. i830_fill_box(dev, 4, 16, bar, 4, 196, 128, 128);
  726. dev_priv->dma_used = 0;
  727. }
  728. dev_priv->sarea_priv->perf_boxes = 0;
  729. }
  730. static void i830_dma_dispatch_clear(drm_device_t * dev, int flags,
  731. unsigned int clear_color,
  732. unsigned int clear_zval,
  733. unsigned int clear_depthmask)
  734. {
  735. drm_i830_private_t *dev_priv = dev->dev_private;
  736. drm_i830_sarea_t *sarea_priv = dev_priv->sarea_priv;
  737. int nbox = sarea_priv->nbox;
  738. drm_clip_rect_t *pbox = sarea_priv->boxes;
  739. int pitch = dev_priv->pitch;
  740. int cpp = dev_priv->cpp;
  741. int i;
  742. unsigned int BR13, CMD, D_CMD;
  743. RING_LOCALS;
  744. if (dev_priv->current_page == 1) {
  745. unsigned int tmp = flags;
  746. flags &= ~(I830_FRONT | I830_BACK);
  747. if (tmp & I830_FRONT)
  748. flags |= I830_BACK;
  749. if (tmp & I830_BACK)
  750. flags |= I830_FRONT;
  751. }
  752. i830_kernel_lost_context(dev);
  753. switch (cpp) {
  754. case 2:
  755. BR13 = (0xF0 << 16) | (pitch * cpp) | (1 << 24);
  756. D_CMD = CMD = XY_COLOR_BLT_CMD;
  757. break;
  758. case 4:
  759. BR13 = (0xF0 << 16) | (pitch * cpp) | (1 << 24) | (1 << 25);
  760. CMD = (XY_COLOR_BLT_CMD | XY_COLOR_BLT_WRITE_ALPHA |
  761. XY_COLOR_BLT_WRITE_RGB);
  762. D_CMD = XY_COLOR_BLT_CMD;
  763. if (clear_depthmask & 0x00ffffff)
  764. D_CMD |= XY_COLOR_BLT_WRITE_RGB;
  765. if (clear_depthmask & 0xff000000)
  766. D_CMD |= XY_COLOR_BLT_WRITE_ALPHA;
  767. break;
  768. default:
  769. BR13 = (0xF0 << 16) | (pitch * cpp) | (1 << 24);
  770. D_CMD = CMD = XY_COLOR_BLT_CMD;
  771. break;
  772. }
  773. if (nbox > I830_NR_SAREA_CLIPRECTS)
  774. nbox = I830_NR_SAREA_CLIPRECTS;
  775. for (i = 0; i < nbox; i++, pbox++) {
  776. if (pbox->x1 > pbox->x2 ||
  777. pbox->y1 > pbox->y2 ||
  778. pbox->x2 > dev_priv->w || pbox->y2 > dev_priv->h)
  779. continue;
  780. if (flags & I830_FRONT) {
  781. DRM_DEBUG("clear front\n");
  782. BEGIN_LP_RING(6);
  783. OUT_RING(CMD);
  784. OUT_RING(BR13);
  785. OUT_RING((pbox->y1 << 16) | pbox->x1);
  786. OUT_RING((pbox->y2 << 16) | pbox->x2);
  787. OUT_RING(dev_priv->front_offset);
  788. OUT_RING(clear_color);
  789. ADVANCE_LP_RING();
  790. }
  791. if (flags & I830_BACK) {
  792. DRM_DEBUG("clear back\n");
  793. BEGIN_LP_RING(6);
  794. OUT_RING(CMD);
  795. OUT_RING(BR13);
  796. OUT_RING((pbox->y1 << 16) | pbox->x1);
  797. OUT_RING((pbox->y2 << 16) | pbox->x2);
  798. OUT_RING(dev_priv->back_offset);
  799. OUT_RING(clear_color);
  800. ADVANCE_LP_RING();
  801. }
  802. if (flags & I830_DEPTH) {
  803. DRM_DEBUG("clear depth\n");
  804. BEGIN_LP_RING(6);
  805. OUT_RING(D_CMD);
  806. OUT_RING(BR13);
  807. OUT_RING((pbox->y1 << 16) | pbox->x1);
  808. OUT_RING((pbox->y2 << 16) | pbox->x2);
  809. OUT_RING(dev_priv->depth_offset);
  810. OUT_RING(clear_zval);
  811. ADVANCE_LP_RING();
  812. }
  813. }
  814. }
  815. static void i830_dma_dispatch_swap(drm_device_t * dev)
  816. {
  817. drm_i830_private_t *dev_priv = dev->dev_private;
  818. drm_i830_sarea_t *sarea_priv = dev_priv->sarea_priv;
  819. int nbox = sarea_priv->nbox;
  820. drm_clip_rect_t *pbox = sarea_priv->boxes;
  821. int pitch = dev_priv->pitch;
  822. int cpp = dev_priv->cpp;
  823. int i;
  824. unsigned int CMD, BR13;
  825. RING_LOCALS;
  826. DRM_DEBUG("swapbuffers\n");
  827. i830_kernel_lost_context(dev);
  828. if (dev_priv->do_boxes)
  829. i830_cp_performance_boxes(dev);
  830. switch (cpp) {
  831. case 2:
  832. BR13 = (pitch * cpp) | (0xCC << 16) | (1 << 24);
  833. CMD = XY_SRC_COPY_BLT_CMD;
  834. break;
  835. case 4:
  836. BR13 = (pitch * cpp) | (0xCC << 16) | (1 << 24) | (1 << 25);
  837. CMD = (XY_SRC_COPY_BLT_CMD | XY_SRC_COPY_BLT_WRITE_ALPHA |
  838. XY_SRC_COPY_BLT_WRITE_RGB);
  839. break;
  840. default:
  841. BR13 = (pitch * cpp) | (0xCC << 16) | (1 << 24);
  842. CMD = XY_SRC_COPY_BLT_CMD;
  843. break;
  844. }
  845. if (nbox > I830_NR_SAREA_CLIPRECTS)
  846. nbox = I830_NR_SAREA_CLIPRECTS;
  847. for (i = 0; i < nbox; i++, pbox++) {
  848. if (pbox->x1 > pbox->x2 ||
  849. pbox->y1 > pbox->y2 ||
  850. pbox->x2 > dev_priv->w || pbox->y2 > dev_priv->h)
  851. continue;
  852. DRM_DEBUG("dispatch swap %d,%d-%d,%d!\n",
  853. pbox->x1, pbox->y1, pbox->x2, pbox->y2);
  854. BEGIN_LP_RING(8);
  855. OUT_RING(CMD);
  856. OUT_RING(BR13);
  857. OUT_RING((pbox->y1 << 16) | pbox->x1);
  858. OUT_RING((pbox->y2 << 16) | pbox->x2);
  859. if (dev_priv->current_page == 0)
  860. OUT_RING(dev_priv->front_offset);
  861. else
  862. OUT_RING(dev_priv->back_offset);
  863. OUT_RING((pbox->y1 << 16) | pbox->x1);
  864. OUT_RING(BR13 & 0xffff);
  865. if (dev_priv->current_page == 0)
  866. OUT_RING(dev_priv->back_offset);
  867. else
  868. OUT_RING(dev_priv->front_offset);
  869. ADVANCE_LP_RING();
  870. }
  871. }
  872. static void i830_dma_dispatch_flip(drm_device_t * dev)
  873. {
  874. drm_i830_private_t *dev_priv = dev->dev_private;
  875. RING_LOCALS;
  876. DRM_DEBUG("%s: page=%d pfCurrentPage=%d\n",
  877. __FUNCTION__,
  878. dev_priv->current_page,
  879. dev_priv->sarea_priv->pf_current_page);
  880. i830_kernel_lost_context(dev);
  881. if (dev_priv->do_boxes) {
  882. dev_priv->sarea_priv->perf_boxes |= I830_BOX_FLIP;
  883. i830_cp_performance_boxes(dev);
  884. }
  885. BEGIN_LP_RING(2);
  886. OUT_RING(INST_PARSER_CLIENT | INST_OP_FLUSH | INST_FLUSH_MAP_CACHE);
  887. OUT_RING(0);
  888. ADVANCE_LP_RING();
  889. BEGIN_LP_RING(6);
  890. OUT_RING(CMD_OP_DISPLAYBUFFER_INFO | ASYNC_FLIP);
  891. OUT_RING(0);
  892. if (dev_priv->current_page == 0) {
  893. OUT_RING(dev_priv->back_offset);
  894. dev_priv->current_page = 1;
  895. } else {
  896. OUT_RING(dev_priv->front_offset);
  897. dev_priv->current_page = 0;
  898. }
  899. OUT_RING(0);
  900. ADVANCE_LP_RING();
  901. BEGIN_LP_RING(2);
  902. OUT_RING(MI_WAIT_FOR_EVENT | MI_WAIT_FOR_PLANE_A_FLIP);
  903. OUT_RING(0);
  904. ADVANCE_LP_RING();
  905. dev_priv->sarea_priv->pf_current_page = dev_priv->current_page;
  906. }
  907. static void i830_dma_dispatch_vertex(drm_device_t * dev,
  908. drm_buf_t * buf, int discard, int used)
  909. {
  910. drm_i830_private_t *dev_priv = dev->dev_private;
  911. drm_i830_buf_priv_t *buf_priv = buf->dev_private;
  912. drm_i830_sarea_t *sarea_priv = dev_priv->sarea_priv;
  913. drm_clip_rect_t *box = sarea_priv->boxes;
  914. int nbox = sarea_priv->nbox;
  915. unsigned long address = (unsigned long)buf->bus_address;
  916. unsigned long start = address - dev->agp->base;
  917. int i = 0, u;
  918. RING_LOCALS;
  919. i830_kernel_lost_context(dev);
  920. if (nbox > I830_NR_SAREA_CLIPRECTS)
  921. nbox = I830_NR_SAREA_CLIPRECTS;
  922. if (discard) {
  923. u = cmpxchg(buf_priv->in_use, I830_BUF_CLIENT,
  924. I830_BUF_HARDWARE);
  925. if (u != I830_BUF_CLIENT) {
  926. DRM_DEBUG("xxxx 2\n");
  927. }
  928. }
  929. if (used > 4 * 1023)
  930. used = 0;
  931. if (sarea_priv->dirty)
  932. i830EmitState(dev);
  933. DRM_DEBUG("dispatch vertex addr 0x%lx, used 0x%x nbox %d\n",
  934. address, used, nbox);
  935. dev_priv->counter++;
  936. DRM_DEBUG("dispatch counter : %ld\n", dev_priv->counter);
  937. DRM_DEBUG("i830_dma_dispatch\n");
  938. DRM_DEBUG("start : %lx\n", start);
  939. DRM_DEBUG("used : %d\n", used);
  940. DRM_DEBUG("start + used - 4 : %ld\n", start + used - 4);
  941. if (buf_priv->currently_mapped == I830_BUF_MAPPED) {
  942. u32 *vp = buf_priv->kernel_virtual;
  943. vp[0] = (GFX_OP_PRIMITIVE |
  944. sarea_priv->vertex_prim | ((used / 4) - 2));
  945. if (dev_priv->use_mi_batchbuffer_start) {
  946. vp[used / 4] = MI_BATCH_BUFFER_END;
  947. used += 4;
  948. }
  949. if (used & 4) {
  950. vp[used / 4] = 0;
  951. used += 4;
  952. }
  953. i830_unmap_buffer(buf);
  954. }
  955. if (used) {
  956. do {
  957. if (i < nbox) {
  958. BEGIN_LP_RING(6);
  959. OUT_RING(GFX_OP_DRAWRECT_INFO);
  960. OUT_RING(sarea_priv->
  961. BufferState[I830_DESTREG_DR1]);
  962. OUT_RING(box[i].x1 | (box[i].y1 << 16));
  963. OUT_RING(box[i].x2 | (box[i].y2 << 16));
  964. OUT_RING(sarea_priv->
  965. BufferState[I830_DESTREG_DR4]);
  966. OUT_RING(0);
  967. ADVANCE_LP_RING();
  968. }
  969. if (dev_priv->use_mi_batchbuffer_start) {
  970. BEGIN_LP_RING(2);
  971. OUT_RING(MI_BATCH_BUFFER_START | (2 << 6));
  972. OUT_RING(start | MI_BATCH_NON_SECURE);
  973. ADVANCE_LP_RING();
  974. } else {
  975. BEGIN_LP_RING(4);
  976. OUT_RING(MI_BATCH_BUFFER);
  977. OUT_RING(start | MI_BATCH_NON_SECURE);
  978. OUT_RING(start + used - 4);
  979. OUT_RING(0);
  980. ADVANCE_LP_RING();
  981. }
  982. } while (++i < nbox);
  983. }
  984. if (discard) {
  985. dev_priv->counter++;
  986. (void)cmpxchg(buf_priv->in_use, I830_BUF_CLIENT,
  987. I830_BUF_HARDWARE);
  988. BEGIN_LP_RING(8);
  989. OUT_RING(CMD_STORE_DWORD_IDX);
  990. OUT_RING(20);
  991. OUT_RING(dev_priv->counter);
  992. OUT_RING(CMD_STORE_DWORD_IDX);
  993. OUT_RING(buf_priv->my_use_idx);
  994. OUT_RING(I830_BUF_FREE);
  995. OUT_RING(CMD_REPORT_HEAD);
  996. OUT_RING(0);
  997. ADVANCE_LP_RING();
  998. }
  999. }
  1000. static void i830_dma_quiescent(drm_device_t * dev)
  1001. {
  1002. drm_i830_private_t *dev_priv = dev->dev_private;
  1003. RING_LOCALS;
  1004. i830_kernel_lost_context(dev);
  1005. BEGIN_LP_RING(4);
  1006. OUT_RING(INST_PARSER_CLIENT | INST_OP_FLUSH | INST_FLUSH_MAP_CACHE);
  1007. OUT_RING(CMD_REPORT_HEAD);
  1008. OUT_RING(0);
  1009. OUT_RING(0);
  1010. ADVANCE_LP_RING();
  1011. i830_wait_ring(dev, dev_priv->ring.Size - 8, __FUNCTION__);
  1012. }
  1013. static int i830_flush_queue(drm_device_t * dev)
  1014. {
  1015. drm_i830_private_t *dev_priv = dev->dev_private;
  1016. drm_device_dma_t *dma = dev->dma;
  1017. int i, ret = 0;
  1018. RING_LOCALS;
  1019. i830_kernel_lost_context(dev);
  1020. BEGIN_LP_RING(2);
  1021. OUT_RING(CMD_REPORT_HEAD);
  1022. OUT_RING(0);
  1023. ADVANCE_LP_RING();
  1024. i830_wait_ring(dev, dev_priv->ring.Size - 8, __FUNCTION__);
  1025. for (i = 0; i < dma->buf_count; i++) {
  1026. drm_buf_t *buf = dma->buflist[i];
  1027. drm_i830_buf_priv_t *buf_priv = buf->dev_private;
  1028. int used = cmpxchg(buf_priv->in_use, I830_BUF_HARDWARE,
  1029. I830_BUF_FREE);
  1030. if (used == I830_BUF_HARDWARE)
  1031. DRM_DEBUG("reclaimed from HARDWARE\n");
  1032. if (used == I830_BUF_CLIENT)
  1033. DRM_DEBUG("still on client\n");
  1034. }
  1035. return ret;
  1036. }
  1037. /* Must be called with the lock held */
  1038. static void i830_reclaim_buffers(drm_device_t * dev, struct file *filp)
  1039. {
  1040. drm_device_dma_t *dma = dev->dma;
  1041. int i;
  1042. if (!dma)
  1043. return;
  1044. if (!dev->dev_private)
  1045. return;
  1046. if (!dma->buflist)
  1047. return;
  1048. i830_flush_queue(dev);
  1049. for (i = 0; i < dma->buf_count; i++) {
  1050. drm_buf_t *buf = dma->buflist[i];
  1051. drm_i830_buf_priv_t *buf_priv = buf->dev_private;
  1052. if (buf->filp == filp && buf_priv) {
  1053. int used = cmpxchg(buf_priv->in_use, I830_BUF_CLIENT,
  1054. I830_BUF_FREE);
  1055. if (used == I830_BUF_CLIENT)
  1056. DRM_DEBUG("reclaimed from client\n");
  1057. if (buf_priv->currently_mapped == I830_BUF_MAPPED)
  1058. buf_priv->currently_mapped = I830_BUF_UNMAPPED;
  1059. }
  1060. }
  1061. }
  1062. static int i830_flush_ioctl(struct inode *inode, struct file *filp,
  1063. unsigned int cmd, unsigned long arg)
  1064. {
  1065. drm_file_t *priv = filp->private_data;
  1066. drm_device_t *dev = priv->head->dev;
  1067. LOCK_TEST_WITH_RETURN(dev, filp);
  1068. i830_flush_queue(dev);
  1069. return 0;
  1070. }
  1071. static int i830_dma_vertex(struct inode *inode, struct file *filp,
  1072. unsigned int cmd, unsigned long arg)
  1073. {
  1074. drm_file_t *priv = filp->private_data;
  1075. drm_device_t *dev = priv->head->dev;
  1076. drm_device_dma_t *dma = dev->dma;
  1077. drm_i830_private_t *dev_priv = (drm_i830_private_t *) dev->dev_private;
  1078. u32 *hw_status = dev_priv->hw_status_page;
  1079. drm_i830_sarea_t *sarea_priv = (drm_i830_sarea_t *)
  1080. dev_priv->sarea_priv;
  1081. drm_i830_vertex_t vertex;
  1082. if (copy_from_user
  1083. (&vertex, (drm_i830_vertex_t __user *) arg, sizeof(vertex)))
  1084. return -EFAULT;
  1085. LOCK_TEST_WITH_RETURN(dev, filp);
  1086. DRM_DEBUG("i830 dma vertex, idx %d used %d discard %d\n",
  1087. vertex.idx, vertex.used, vertex.discard);
  1088. if (vertex.idx < 0 || vertex.idx > dma->buf_count)
  1089. return -EINVAL;
  1090. i830_dma_dispatch_vertex(dev,
  1091. dma->buflist[vertex.idx],
  1092. vertex.discard, vertex.used);
  1093. sarea_priv->last_enqueue = dev_priv->counter - 1;
  1094. sarea_priv->last_dispatch = (int)hw_status[5];
  1095. return 0;
  1096. }
  1097. static int i830_clear_bufs(struct inode *inode, struct file *filp,
  1098. unsigned int cmd, unsigned long arg)
  1099. {
  1100. drm_file_t *priv = filp->private_data;
  1101. drm_device_t *dev = priv->head->dev;
  1102. drm_i830_clear_t clear;
  1103. if (copy_from_user
  1104. (&clear, (drm_i830_clear_t __user *) arg, sizeof(clear)))
  1105. return -EFAULT;
  1106. LOCK_TEST_WITH_RETURN(dev, filp);
  1107. /* GH: Someone's doing nasty things... */
  1108. if (!dev->dev_private) {
  1109. return -EINVAL;
  1110. }
  1111. i830_dma_dispatch_clear(dev, clear.flags,
  1112. clear.clear_color,
  1113. clear.clear_depth, clear.clear_depthmask);
  1114. return 0;
  1115. }
  1116. static int i830_swap_bufs(struct inode *inode, struct file *filp,
  1117. unsigned int cmd, unsigned long arg)
  1118. {
  1119. drm_file_t *priv = filp->private_data;
  1120. drm_device_t *dev = priv->head->dev;
  1121. DRM_DEBUG("i830_swap_bufs\n");
  1122. LOCK_TEST_WITH_RETURN(dev, filp);
  1123. i830_dma_dispatch_swap(dev);
  1124. return 0;
  1125. }
  1126. /* Not sure why this isn't set all the time:
  1127. */
  1128. static void i830_do_init_pageflip(drm_device_t * dev)
  1129. {
  1130. drm_i830_private_t *dev_priv = dev->dev_private;
  1131. DRM_DEBUG("%s\n", __FUNCTION__);
  1132. dev_priv->page_flipping = 1;
  1133. dev_priv->current_page = 0;
  1134. dev_priv->sarea_priv->pf_current_page = dev_priv->current_page;
  1135. }
  1136. static int i830_do_cleanup_pageflip(drm_device_t * dev)
  1137. {
  1138. drm_i830_private_t *dev_priv = dev->dev_private;
  1139. DRM_DEBUG("%s\n", __FUNCTION__);
  1140. if (dev_priv->current_page != 0)
  1141. i830_dma_dispatch_flip(dev);
  1142. dev_priv->page_flipping = 0;
  1143. return 0;
  1144. }
  1145. static int i830_flip_bufs(struct inode *inode, struct file *filp,
  1146. unsigned int cmd, unsigned long arg)
  1147. {
  1148. drm_file_t *priv = filp->private_data;
  1149. drm_device_t *dev = priv->head->dev;
  1150. drm_i830_private_t *dev_priv = dev->dev_private;
  1151. DRM_DEBUG("%s\n", __FUNCTION__);
  1152. LOCK_TEST_WITH_RETURN(dev, filp);
  1153. if (!dev_priv->page_flipping)
  1154. i830_do_init_pageflip(dev);
  1155. i830_dma_dispatch_flip(dev);
  1156. return 0;
  1157. }
  1158. static int i830_getage(struct inode *inode, struct file *filp, unsigned int cmd,
  1159. unsigned long arg)
  1160. {
  1161. drm_file_t *priv = filp->private_data;
  1162. drm_device_t *dev = priv->head->dev;
  1163. drm_i830_private_t *dev_priv = (drm_i830_private_t *) dev->dev_private;
  1164. u32 *hw_status = dev_priv->hw_status_page;
  1165. drm_i830_sarea_t *sarea_priv = (drm_i830_sarea_t *)
  1166. dev_priv->sarea_priv;
  1167. sarea_priv->last_dispatch = (int)hw_status[5];
  1168. return 0;
  1169. }
  1170. static int i830_getbuf(struct inode *inode, struct file *filp, unsigned int cmd,
  1171. unsigned long arg)
  1172. {
  1173. drm_file_t *priv = filp->private_data;
  1174. drm_device_t *dev = priv->head->dev;
  1175. int retcode = 0;
  1176. drm_i830_dma_t d;
  1177. drm_i830_private_t *dev_priv = (drm_i830_private_t *) dev->dev_private;
  1178. u32 *hw_status = dev_priv->hw_status_page;
  1179. drm_i830_sarea_t *sarea_priv = (drm_i830_sarea_t *)
  1180. dev_priv->sarea_priv;
  1181. DRM_DEBUG("getbuf\n");
  1182. if (copy_from_user(&d, (drm_i830_dma_t __user *) arg, sizeof(d)))
  1183. return -EFAULT;
  1184. LOCK_TEST_WITH_RETURN(dev, filp);
  1185. d.granted = 0;
  1186. retcode = i830_dma_get_buffer(dev, &d, filp);
  1187. DRM_DEBUG("i830_dma: %d returning %d, granted = %d\n",
  1188. current->pid, retcode, d.granted);
  1189. if (copy_to_user((drm_dma_t __user *) arg, &d, sizeof(d)))
  1190. return -EFAULT;
  1191. sarea_priv->last_dispatch = (int)hw_status[5];
  1192. return retcode;
  1193. }
  1194. static int i830_copybuf(struct inode *inode,
  1195. struct file *filp, unsigned int cmd, unsigned long arg)
  1196. {
  1197. /* Never copy - 2.4.x doesn't need it */
  1198. return 0;
  1199. }
  1200. static int i830_docopy(struct inode *inode, struct file *filp, unsigned int cmd,
  1201. unsigned long arg)
  1202. {
  1203. return 0;
  1204. }
  1205. static int i830_getparam(struct inode *inode, struct file *filp,
  1206. unsigned int cmd, unsigned long arg)
  1207. {
  1208. drm_file_t *priv = filp->private_data;
  1209. drm_device_t *dev = priv->head->dev;
  1210. drm_i830_private_t *dev_priv = dev->dev_private;
  1211. drm_i830_getparam_t param;
  1212. int value;
  1213. if (!dev_priv) {
  1214. DRM_ERROR("%s called with no initialization\n", __FUNCTION__);
  1215. return -EINVAL;
  1216. }
  1217. if (copy_from_user
  1218. (&param, (drm_i830_getparam_t __user *) arg, sizeof(param)))
  1219. return -EFAULT;
  1220. switch (param.param) {
  1221. case I830_PARAM_IRQ_ACTIVE:
  1222. value = dev->irq_enabled;
  1223. break;
  1224. default:
  1225. return -EINVAL;
  1226. }
  1227. if (copy_to_user(param.value, &value, sizeof(int))) {
  1228. DRM_ERROR("copy_to_user\n");
  1229. return -EFAULT;
  1230. }
  1231. return 0;
  1232. }
  1233. static int i830_setparam(struct inode *inode, struct file *filp,
  1234. unsigned int cmd, unsigned long arg)
  1235. {
  1236. drm_file_t *priv = filp->private_data;
  1237. drm_device_t *dev = priv->head->dev;
  1238. drm_i830_private_t *dev_priv = dev->dev_private;
  1239. drm_i830_setparam_t param;
  1240. if (!dev_priv) {
  1241. DRM_ERROR("%s called with no initialization\n", __FUNCTION__);
  1242. return -EINVAL;
  1243. }
  1244. if (copy_from_user
  1245. (&param, (drm_i830_setparam_t __user *) arg, sizeof(param)))
  1246. return -EFAULT;
  1247. switch (param.param) {
  1248. case I830_SETPARAM_USE_MI_BATCHBUFFER_START:
  1249. dev_priv->use_mi_batchbuffer_start = param.value;
  1250. break;
  1251. default:
  1252. return -EINVAL;
  1253. }
  1254. return 0;
  1255. }
  1256. int i830_driver_load(drm_device_t *dev, unsigned long flags)
  1257. {
  1258. /* i830 has 4 more counters */
  1259. dev->counters += 4;
  1260. dev->types[6] = _DRM_STAT_IRQ;
  1261. dev->types[7] = _DRM_STAT_PRIMARY;
  1262. dev->types[8] = _DRM_STAT_SECONDARY;
  1263. dev->types[9] = _DRM_STAT_DMA;
  1264. return 0;
  1265. }
  1266. void i830_driver_lastclose(drm_device_t * dev)
  1267. {
  1268. i830_dma_cleanup(dev);
  1269. }
  1270. void i830_driver_preclose(drm_device_t * dev, DRMFILE filp)
  1271. {
  1272. if (dev->dev_private) {
  1273. drm_i830_private_t *dev_priv = dev->dev_private;
  1274. if (dev_priv->page_flipping) {
  1275. i830_do_cleanup_pageflip(dev);
  1276. }
  1277. }
  1278. }
  1279. void i830_driver_reclaim_buffers_locked(drm_device_t * dev, struct file *filp)
  1280. {
  1281. i830_reclaim_buffers(dev, filp);
  1282. }
  1283. int i830_driver_dma_quiescent(drm_device_t * dev)
  1284. {
  1285. i830_dma_quiescent(dev);
  1286. return 0;
  1287. }
  1288. drm_ioctl_desc_t i830_ioctls[] = {
  1289. [DRM_IOCTL_NR(DRM_I830_INIT)] = {i830_dma_init, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY},
  1290. [DRM_IOCTL_NR(DRM_I830_VERTEX)] = {i830_dma_vertex, DRM_AUTH},
  1291. [DRM_IOCTL_NR(DRM_I830_CLEAR)] = {i830_clear_bufs, DRM_AUTH},
  1292. [DRM_IOCTL_NR(DRM_I830_FLUSH)] = {i830_flush_ioctl, DRM_AUTH},
  1293. [DRM_IOCTL_NR(DRM_I830_GETAGE)] = {i830_getage, DRM_AUTH},
  1294. [DRM_IOCTL_NR(DRM_I830_GETBUF)] = {i830_getbuf, DRM_AUTH},
  1295. [DRM_IOCTL_NR(DRM_I830_SWAP)] = {i830_swap_bufs, DRM_AUTH},
  1296. [DRM_IOCTL_NR(DRM_I830_COPY)] = {i830_copybuf, DRM_AUTH},
  1297. [DRM_IOCTL_NR(DRM_I830_DOCOPY)] = {i830_docopy, DRM_AUTH},
  1298. [DRM_IOCTL_NR(DRM_I830_FLIP)] = {i830_flip_bufs, DRM_AUTH},
  1299. [DRM_IOCTL_NR(DRM_I830_IRQ_EMIT)] = {i830_irq_emit, DRM_AUTH},
  1300. [DRM_IOCTL_NR(DRM_I830_IRQ_WAIT)] = {i830_irq_wait, DRM_AUTH},
  1301. [DRM_IOCTL_NR(DRM_I830_GETPARAM)] = {i830_getparam, DRM_AUTH},
  1302. [DRM_IOCTL_NR(DRM_I830_SETPARAM)] = {i830_setparam, DRM_AUTH}
  1303. };
  1304. int i830_max_ioctl = DRM_ARRAY_SIZE(i830_ioctls);
  1305. /**
  1306. * Determine if the device really is AGP or not.
  1307. *
  1308. * All Intel graphics chipsets are treated as AGP, even if they are really
  1309. * PCI-e.
  1310. *
  1311. * \param dev The device to be tested.
  1312. *
  1313. * \returns
  1314. * A value of 1 is always retured to indictate every i8xx is AGP.
  1315. */
  1316. int i830_driver_device_is_agp(drm_device_t * dev)
  1317. {
  1318. return 1;
  1319. }