intel-agp.c 56 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004
  1. /*
  2. * Intel AGPGART routines.
  3. */
  4. #include <linux/module.h>
  5. #include <linux/pci.h>
  6. #include <linux/init.h>
  7. #include <linux/pagemap.h>
  8. #include <linux/agp_backend.h>
  9. #include "agp.h"
  10. #define PCI_DEVICE_ID_INTEL_82946GZ_HB 0x2970
  11. #define PCI_DEVICE_ID_INTEL_82946GZ_IG 0x2972
  12. #define PCI_DEVICE_ID_INTEL_82965G_1_HB 0x2980
  13. #define PCI_DEVICE_ID_INTEL_82965G_1_IG 0x2982
  14. #define PCI_DEVICE_ID_INTEL_82965Q_HB 0x2990
  15. #define PCI_DEVICE_ID_INTEL_82965Q_IG 0x2992
  16. #define PCI_DEVICE_ID_INTEL_82965G_HB 0x29A0
  17. #define PCI_DEVICE_ID_INTEL_82965G_IG 0x29A2
  18. #define IS_I965 (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82946GZ_HB || \
  19. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82965G_1_HB || \
  20. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82965Q_HB || \
  21. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82965G_HB)
  22. /* Intel 815 register */
  23. #define INTEL_815_APCONT 0x51
  24. #define INTEL_815_ATTBASE_MASK ~0x1FFFFFFF
  25. /* Intel i820 registers */
  26. #define INTEL_I820_RDCR 0x51
  27. #define INTEL_I820_ERRSTS 0xc8
  28. /* Intel i840 registers */
  29. #define INTEL_I840_MCHCFG 0x50
  30. #define INTEL_I840_ERRSTS 0xc8
  31. /* Intel i850 registers */
  32. #define INTEL_I850_MCHCFG 0x50
  33. #define INTEL_I850_ERRSTS 0xc8
  34. /* intel 915G registers */
  35. #define I915_GMADDR 0x18
  36. #define I915_MMADDR 0x10
  37. #define I915_PTEADDR 0x1C
  38. #define I915_GMCH_GMS_STOLEN_48M (0x6 << 4)
  39. #define I915_GMCH_GMS_STOLEN_64M (0x7 << 4)
  40. /* Intel 965G registers */
  41. #define I965_MSAC 0x62
  42. /* Intel 7505 registers */
  43. #define INTEL_I7505_APSIZE 0x74
  44. #define INTEL_I7505_NCAPID 0x60
  45. #define INTEL_I7505_NISTAT 0x6c
  46. #define INTEL_I7505_ATTBASE 0x78
  47. #define INTEL_I7505_ERRSTS 0x42
  48. #define INTEL_I7505_AGPCTRL 0x70
  49. #define INTEL_I7505_MCHCFG 0x50
  50. static struct aper_size_info_fixed intel_i810_sizes[] =
  51. {
  52. {64, 16384, 4},
  53. /* The 32M mode still requires a 64k gatt */
  54. {32, 8192, 4}
  55. };
  56. #define AGP_DCACHE_MEMORY 1
  57. #define AGP_PHYS_MEMORY 2
  58. static struct gatt_mask intel_i810_masks[] =
  59. {
  60. {.mask = I810_PTE_VALID, .type = 0},
  61. {.mask = (I810_PTE_VALID | I810_PTE_LOCAL), .type = AGP_DCACHE_MEMORY},
  62. {.mask = I810_PTE_VALID, .type = 0}
  63. };
  64. static struct _intel_i810_private {
  65. struct pci_dev *i810_dev; /* device one */
  66. volatile u8 __iomem *registers;
  67. int num_dcache_entries;
  68. } intel_i810_private;
  69. static int intel_i810_fetch_size(void)
  70. {
  71. u32 smram_miscc;
  72. struct aper_size_info_fixed *values;
  73. pci_read_config_dword(agp_bridge->dev, I810_SMRAM_MISCC, &smram_miscc);
  74. values = A_SIZE_FIX(agp_bridge->driver->aperture_sizes);
  75. if ((smram_miscc & I810_GMS) == I810_GMS_DISABLE) {
  76. printk(KERN_WARNING PFX "i810 is disabled\n");
  77. return 0;
  78. }
  79. if ((smram_miscc & I810_GFX_MEM_WIN_SIZE) == I810_GFX_MEM_WIN_32M) {
  80. agp_bridge->previous_size =
  81. agp_bridge->current_size = (void *) (values + 1);
  82. agp_bridge->aperture_size_idx = 1;
  83. return values[1].size;
  84. } else {
  85. agp_bridge->previous_size =
  86. agp_bridge->current_size = (void *) (values);
  87. agp_bridge->aperture_size_idx = 0;
  88. return values[0].size;
  89. }
  90. return 0;
  91. }
  92. static int intel_i810_configure(void)
  93. {
  94. struct aper_size_info_fixed *current_size;
  95. u32 temp;
  96. int i;
  97. current_size = A_SIZE_FIX(agp_bridge->current_size);
  98. pci_read_config_dword(intel_i810_private.i810_dev, I810_MMADDR, &temp);
  99. temp &= 0xfff80000;
  100. intel_i810_private.registers = ioremap(temp, 128 * 4096);
  101. if (!intel_i810_private.registers) {
  102. printk(KERN_ERR PFX "Unable to remap memory.\n");
  103. return -ENOMEM;
  104. }
  105. if ((readl(intel_i810_private.registers+I810_DRAM_CTL)
  106. & I810_DRAM_ROW_0) == I810_DRAM_ROW_0_SDRAM) {
  107. /* This will need to be dynamically assigned */
  108. printk(KERN_INFO PFX "detected 4MB dedicated video ram.\n");
  109. intel_i810_private.num_dcache_entries = 1024;
  110. }
  111. pci_read_config_dword(intel_i810_private.i810_dev, I810_GMADDR, &temp);
  112. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  113. writel(agp_bridge->gatt_bus_addr | I810_PGETBL_ENABLED, intel_i810_private.registers+I810_PGETBL_CTL);
  114. readl(intel_i810_private.registers+I810_PGETBL_CTL); /* PCI Posting. */
  115. if (agp_bridge->driver->needs_scratch_page) {
  116. for (i = 0; i < current_size->num_entries; i++) {
  117. writel(agp_bridge->scratch_page, intel_i810_private.registers+I810_PTE_BASE+(i*4));
  118. readl(intel_i810_private.registers+I810_PTE_BASE+(i*4)); /* PCI posting. */
  119. }
  120. }
  121. global_cache_flush();
  122. return 0;
  123. }
  124. static void intel_i810_cleanup(void)
  125. {
  126. writel(0, intel_i810_private.registers+I810_PGETBL_CTL);
  127. readl(intel_i810_private.registers); /* PCI Posting. */
  128. iounmap(intel_i810_private.registers);
  129. }
  130. static void intel_i810_tlbflush(struct agp_memory *mem)
  131. {
  132. return;
  133. }
  134. static void intel_i810_agp_enable(struct agp_bridge_data *bridge, u32 mode)
  135. {
  136. return;
  137. }
  138. /* Exists to support ARGB cursors */
  139. static void *i8xx_alloc_pages(void)
  140. {
  141. struct page * page;
  142. page = alloc_pages(GFP_KERNEL, 2);
  143. if (page == NULL)
  144. return NULL;
  145. if (change_page_attr(page, 4, PAGE_KERNEL_NOCACHE) < 0) {
  146. global_flush_tlb();
  147. __free_page(page);
  148. return NULL;
  149. }
  150. global_flush_tlb();
  151. get_page(page);
  152. SetPageLocked(page);
  153. atomic_inc(&agp_bridge->current_memory_agp);
  154. return page_address(page);
  155. }
  156. static void i8xx_destroy_pages(void *addr)
  157. {
  158. struct page *page;
  159. if (addr == NULL)
  160. return;
  161. page = virt_to_page(addr);
  162. change_page_attr(page, 4, PAGE_KERNEL);
  163. global_flush_tlb();
  164. put_page(page);
  165. unlock_page(page);
  166. free_pages((unsigned long)addr, 2);
  167. atomic_dec(&agp_bridge->current_memory_agp);
  168. }
  169. static int intel_i810_insert_entries(struct agp_memory *mem, off_t pg_start,
  170. int type)
  171. {
  172. int i, j, num_entries;
  173. void *temp;
  174. temp = agp_bridge->current_size;
  175. num_entries = A_SIZE_FIX(temp)->num_entries;
  176. if ((pg_start + mem->page_count) > num_entries)
  177. return -EINVAL;
  178. for (j = pg_start; j < (pg_start + mem->page_count); j++) {
  179. if (!PGE_EMPTY(agp_bridge, readl(agp_bridge->gatt_table+j)))
  180. return -EBUSY;
  181. }
  182. if (type != 0 || mem->type != 0) {
  183. if ((type == AGP_DCACHE_MEMORY) && (mem->type == AGP_DCACHE_MEMORY)) {
  184. /* special insert */
  185. global_cache_flush();
  186. for (i = pg_start; i < (pg_start + mem->page_count); i++) {
  187. writel((i*4096)|I810_PTE_LOCAL|I810_PTE_VALID, intel_i810_private.registers+I810_PTE_BASE+(i*4));
  188. readl(intel_i810_private.registers+I810_PTE_BASE+(i*4)); /* PCI Posting. */
  189. }
  190. global_cache_flush();
  191. agp_bridge->driver->tlb_flush(mem);
  192. return 0;
  193. }
  194. if ((type == AGP_PHYS_MEMORY) && (mem->type == AGP_PHYS_MEMORY))
  195. goto insert;
  196. return -EINVAL;
  197. }
  198. insert:
  199. global_cache_flush();
  200. for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
  201. writel(agp_bridge->driver->mask_memory(agp_bridge,
  202. mem->memory[i], mem->type),
  203. intel_i810_private.registers+I810_PTE_BASE+(j*4));
  204. readl(intel_i810_private.registers+I810_PTE_BASE+(j*4)); /* PCI Posting. */
  205. }
  206. global_cache_flush();
  207. agp_bridge->driver->tlb_flush(mem);
  208. return 0;
  209. }
  210. static int intel_i810_remove_entries(struct agp_memory *mem, off_t pg_start,
  211. int type)
  212. {
  213. int i;
  214. for (i = pg_start; i < (mem->page_count + pg_start); i++) {
  215. writel(agp_bridge->scratch_page, intel_i810_private.registers+I810_PTE_BASE+(i*4));
  216. readl(intel_i810_private.registers+I810_PTE_BASE+(i*4)); /* PCI Posting. */
  217. }
  218. global_cache_flush();
  219. agp_bridge->driver->tlb_flush(mem);
  220. return 0;
  221. }
  222. /*
  223. * The i810/i830 requires a physical address to program its mouse
  224. * pointer into hardware.
  225. * However the Xserver still writes to it through the agp aperture.
  226. */
  227. static struct agp_memory *alloc_agpphysmem_i8xx(size_t pg_count, int type)
  228. {
  229. struct agp_memory *new;
  230. void *addr;
  231. if (pg_count != 1 && pg_count != 4)
  232. return NULL;
  233. switch (pg_count) {
  234. case 1: addr = agp_bridge->driver->agp_alloc_page(agp_bridge);
  235. global_flush_tlb();
  236. break;
  237. case 4:
  238. /* kludge to get 4 physical pages for ARGB cursor */
  239. addr = i8xx_alloc_pages();
  240. break;
  241. default:
  242. return NULL;
  243. }
  244. if (addr == NULL)
  245. return NULL;
  246. new = agp_create_memory(pg_count);
  247. if (new == NULL)
  248. return NULL;
  249. new->memory[0] = virt_to_gart(addr);
  250. if (pg_count == 4) {
  251. /* kludge to get 4 physical pages for ARGB cursor */
  252. new->memory[1] = new->memory[0] + PAGE_SIZE;
  253. new->memory[2] = new->memory[1] + PAGE_SIZE;
  254. new->memory[3] = new->memory[2] + PAGE_SIZE;
  255. }
  256. new->page_count = pg_count;
  257. new->num_scratch_pages = pg_count;
  258. new->type = AGP_PHYS_MEMORY;
  259. new->physical = new->memory[0];
  260. return new;
  261. }
  262. static struct agp_memory *intel_i810_alloc_by_type(size_t pg_count, int type)
  263. {
  264. struct agp_memory *new;
  265. if (type == AGP_DCACHE_MEMORY) {
  266. if (pg_count != intel_i810_private.num_dcache_entries)
  267. return NULL;
  268. new = agp_create_memory(1);
  269. if (new == NULL)
  270. return NULL;
  271. new->type = AGP_DCACHE_MEMORY;
  272. new->page_count = pg_count;
  273. new->num_scratch_pages = 0;
  274. vfree(new->memory);
  275. return new;
  276. }
  277. if (type == AGP_PHYS_MEMORY)
  278. return alloc_agpphysmem_i8xx(pg_count, type);
  279. return NULL;
  280. }
  281. static void intel_i810_free_by_type(struct agp_memory *curr)
  282. {
  283. agp_free_key(curr->key);
  284. if (curr->type == AGP_PHYS_MEMORY) {
  285. if (curr->page_count == 4)
  286. i8xx_destroy_pages(gart_to_virt(curr->memory[0]));
  287. else {
  288. agp_bridge->driver->agp_destroy_page(
  289. gart_to_virt(curr->memory[0]));
  290. global_flush_tlb();
  291. }
  292. vfree(curr->memory);
  293. }
  294. kfree(curr);
  295. }
  296. static unsigned long intel_i810_mask_memory(struct agp_bridge_data *bridge,
  297. unsigned long addr, int type)
  298. {
  299. /* Type checking must be done elsewhere */
  300. return addr | bridge->driver->masks[type].mask;
  301. }
  302. static struct aper_size_info_fixed intel_i830_sizes[] =
  303. {
  304. {128, 32768, 5},
  305. /* The 64M mode still requires a 128k gatt */
  306. {64, 16384, 5},
  307. {256, 65536, 6},
  308. {512, 131072, 7},
  309. };
  310. static struct _intel_i830_private {
  311. struct pci_dev *i830_dev; /* device one */
  312. volatile u8 __iomem *registers;
  313. volatile u32 __iomem *gtt; /* I915G */
  314. int gtt_entries;
  315. } intel_i830_private;
  316. static void intel_i830_init_gtt_entries(void)
  317. {
  318. u16 gmch_ctrl;
  319. int gtt_entries;
  320. u8 rdct;
  321. int local = 0;
  322. static const int ddt[4] = { 0, 16, 32, 64 };
  323. int size;
  324. pci_read_config_word(agp_bridge->dev,I830_GMCH_CTRL,&gmch_ctrl);
  325. /* We obtain the size of the GTT, which is also stored (for some
  326. * reason) at the top of stolen memory. Then we add 4KB to that
  327. * for the video BIOS popup, which is also stored in there. */
  328. if (IS_I965)
  329. size = 512 + 4;
  330. else
  331. size = agp_bridge->driver->fetch_size() + 4;
  332. if (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82830_HB ||
  333. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82845G_HB) {
  334. switch (gmch_ctrl & I830_GMCH_GMS_MASK) {
  335. case I830_GMCH_GMS_STOLEN_512:
  336. gtt_entries = KB(512) - KB(size);
  337. break;
  338. case I830_GMCH_GMS_STOLEN_1024:
  339. gtt_entries = MB(1) - KB(size);
  340. break;
  341. case I830_GMCH_GMS_STOLEN_8192:
  342. gtt_entries = MB(8) - KB(size);
  343. break;
  344. case I830_GMCH_GMS_LOCAL:
  345. rdct = readb(intel_i830_private.registers+I830_RDRAM_CHANNEL_TYPE);
  346. gtt_entries = (I830_RDRAM_ND(rdct) + 1) *
  347. MB(ddt[I830_RDRAM_DDT(rdct)]);
  348. local = 1;
  349. break;
  350. default:
  351. gtt_entries = 0;
  352. break;
  353. }
  354. } else {
  355. switch (gmch_ctrl & I830_GMCH_GMS_MASK) {
  356. case I855_GMCH_GMS_STOLEN_1M:
  357. gtt_entries = MB(1) - KB(size);
  358. break;
  359. case I855_GMCH_GMS_STOLEN_4M:
  360. gtt_entries = MB(4) - KB(size);
  361. break;
  362. case I855_GMCH_GMS_STOLEN_8M:
  363. gtt_entries = MB(8) - KB(size);
  364. break;
  365. case I855_GMCH_GMS_STOLEN_16M:
  366. gtt_entries = MB(16) - KB(size);
  367. break;
  368. case I855_GMCH_GMS_STOLEN_32M:
  369. gtt_entries = MB(32) - KB(size);
  370. break;
  371. case I915_GMCH_GMS_STOLEN_48M:
  372. /* Check it's really I915G */
  373. if (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82915G_HB ||
  374. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82915GM_HB ||
  375. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82945G_HB ||
  376. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82945GM_HB || IS_I965 )
  377. gtt_entries = MB(48) - KB(size);
  378. else
  379. gtt_entries = 0;
  380. break;
  381. case I915_GMCH_GMS_STOLEN_64M:
  382. /* Check it's really I915G */
  383. if (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82915G_HB ||
  384. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82915GM_HB ||
  385. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82945G_HB ||
  386. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82945GM_HB || IS_I965)
  387. gtt_entries = MB(64) - KB(size);
  388. else
  389. gtt_entries = 0;
  390. default:
  391. gtt_entries = 0;
  392. break;
  393. }
  394. }
  395. if (gtt_entries > 0)
  396. printk(KERN_INFO PFX "Detected %dK %s memory.\n",
  397. gtt_entries / KB(1), local ? "local" : "stolen");
  398. else
  399. printk(KERN_INFO PFX
  400. "No pre-allocated video memory detected.\n");
  401. gtt_entries /= KB(4);
  402. intel_i830_private.gtt_entries = gtt_entries;
  403. }
  404. /* The intel i830 automatically initializes the agp aperture during POST.
  405. * Use the memory already set aside for in the GTT.
  406. */
  407. static int intel_i830_create_gatt_table(struct agp_bridge_data *bridge)
  408. {
  409. int page_order;
  410. struct aper_size_info_fixed *size;
  411. int num_entries;
  412. u32 temp;
  413. size = agp_bridge->current_size;
  414. page_order = size->page_order;
  415. num_entries = size->num_entries;
  416. agp_bridge->gatt_table_real = NULL;
  417. pci_read_config_dword(intel_i830_private.i830_dev,I810_MMADDR,&temp);
  418. temp &= 0xfff80000;
  419. intel_i830_private.registers = ioremap(temp,128 * 4096);
  420. if (!intel_i830_private.registers)
  421. return -ENOMEM;
  422. temp = readl(intel_i830_private.registers+I810_PGETBL_CTL) & 0xfffff000;
  423. global_cache_flush(); /* FIXME: ?? */
  424. /* we have to call this as early as possible after the MMIO base address is known */
  425. intel_i830_init_gtt_entries();
  426. agp_bridge->gatt_table = NULL;
  427. agp_bridge->gatt_bus_addr = temp;
  428. return 0;
  429. }
  430. /* Return the gatt table to a sane state. Use the top of stolen
  431. * memory for the GTT.
  432. */
  433. static int intel_i830_free_gatt_table(struct agp_bridge_data *bridge)
  434. {
  435. return 0;
  436. }
  437. static int intel_i830_fetch_size(void)
  438. {
  439. u16 gmch_ctrl;
  440. struct aper_size_info_fixed *values;
  441. values = A_SIZE_FIX(agp_bridge->driver->aperture_sizes);
  442. if (agp_bridge->dev->device != PCI_DEVICE_ID_INTEL_82830_HB &&
  443. agp_bridge->dev->device != PCI_DEVICE_ID_INTEL_82845G_HB) {
  444. /* 855GM/852GM/865G has 128MB aperture size */
  445. agp_bridge->previous_size = agp_bridge->current_size = (void *) values;
  446. agp_bridge->aperture_size_idx = 0;
  447. return values[0].size;
  448. }
  449. pci_read_config_word(agp_bridge->dev,I830_GMCH_CTRL,&gmch_ctrl);
  450. if ((gmch_ctrl & I830_GMCH_MEM_MASK) == I830_GMCH_MEM_128M) {
  451. agp_bridge->previous_size = agp_bridge->current_size = (void *) values;
  452. agp_bridge->aperture_size_idx = 0;
  453. return values[0].size;
  454. } else {
  455. agp_bridge->previous_size = agp_bridge->current_size = (void *) (values + 1);
  456. agp_bridge->aperture_size_idx = 1;
  457. return values[1].size;
  458. }
  459. return 0;
  460. }
  461. static int intel_i830_configure(void)
  462. {
  463. struct aper_size_info_fixed *current_size;
  464. u32 temp;
  465. u16 gmch_ctrl;
  466. int i;
  467. current_size = A_SIZE_FIX(agp_bridge->current_size);
  468. pci_read_config_dword(intel_i830_private.i830_dev,I810_GMADDR,&temp);
  469. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  470. pci_read_config_word(agp_bridge->dev,I830_GMCH_CTRL,&gmch_ctrl);
  471. gmch_ctrl |= I830_GMCH_ENABLED;
  472. pci_write_config_word(agp_bridge->dev,I830_GMCH_CTRL,gmch_ctrl);
  473. writel(agp_bridge->gatt_bus_addr|I810_PGETBL_ENABLED, intel_i830_private.registers+I810_PGETBL_CTL);
  474. readl(intel_i830_private.registers+I810_PGETBL_CTL); /* PCI Posting. */
  475. if (agp_bridge->driver->needs_scratch_page) {
  476. for (i = intel_i830_private.gtt_entries; i < current_size->num_entries; i++) {
  477. writel(agp_bridge->scratch_page, intel_i830_private.registers+I810_PTE_BASE+(i*4));
  478. readl(intel_i830_private.registers+I810_PTE_BASE+(i*4)); /* PCI Posting. */
  479. }
  480. }
  481. global_cache_flush();
  482. return 0;
  483. }
  484. static void intel_i830_cleanup(void)
  485. {
  486. iounmap(intel_i830_private.registers);
  487. }
  488. static int intel_i830_insert_entries(struct agp_memory *mem,off_t pg_start, int type)
  489. {
  490. int i,j,num_entries;
  491. void *temp;
  492. temp = agp_bridge->current_size;
  493. num_entries = A_SIZE_FIX(temp)->num_entries;
  494. if (pg_start < intel_i830_private.gtt_entries) {
  495. printk (KERN_DEBUG PFX "pg_start == 0x%.8lx,intel_i830_private.gtt_entries == 0x%.8x\n",
  496. pg_start,intel_i830_private.gtt_entries);
  497. printk (KERN_INFO PFX "Trying to insert into local/stolen memory\n");
  498. return -EINVAL;
  499. }
  500. if ((pg_start + mem->page_count) > num_entries)
  501. return -EINVAL;
  502. /* The i830 can't check the GTT for entries since its read only,
  503. * depend on the caller to make the correct offset decisions.
  504. */
  505. if ((type != 0 && type != AGP_PHYS_MEMORY) ||
  506. (mem->type != 0 && mem->type != AGP_PHYS_MEMORY))
  507. return -EINVAL;
  508. global_cache_flush(); /* FIXME: Necessary ?*/
  509. for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
  510. writel(agp_bridge->driver->mask_memory(agp_bridge,
  511. mem->memory[i], mem->type),
  512. intel_i830_private.registers+I810_PTE_BASE+(j*4));
  513. readl(intel_i830_private.registers+I810_PTE_BASE+(j*4)); /* PCI Posting. */
  514. }
  515. global_cache_flush();
  516. agp_bridge->driver->tlb_flush(mem);
  517. return 0;
  518. }
  519. static int intel_i830_remove_entries(struct agp_memory *mem,off_t pg_start,
  520. int type)
  521. {
  522. int i;
  523. global_cache_flush();
  524. if (pg_start < intel_i830_private.gtt_entries) {
  525. printk (KERN_INFO PFX "Trying to disable local/stolen memory\n");
  526. return -EINVAL;
  527. }
  528. for (i = pg_start; i < (mem->page_count + pg_start); i++) {
  529. writel(agp_bridge->scratch_page, intel_i830_private.registers+I810_PTE_BASE+(i*4));
  530. readl(intel_i830_private.registers+I810_PTE_BASE+(i*4)); /* PCI Posting. */
  531. }
  532. global_cache_flush();
  533. agp_bridge->driver->tlb_flush(mem);
  534. return 0;
  535. }
  536. static struct agp_memory *intel_i830_alloc_by_type(size_t pg_count,int type)
  537. {
  538. if (type == AGP_PHYS_MEMORY)
  539. return alloc_agpphysmem_i8xx(pg_count, type);
  540. /* always return NULL for other allocation types for now */
  541. return NULL;
  542. }
  543. static int intel_i915_configure(void)
  544. {
  545. struct aper_size_info_fixed *current_size;
  546. u32 temp;
  547. u16 gmch_ctrl;
  548. int i;
  549. current_size = A_SIZE_FIX(agp_bridge->current_size);
  550. pci_read_config_dword(intel_i830_private.i830_dev, I915_GMADDR, &temp);
  551. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  552. pci_read_config_word(agp_bridge->dev,I830_GMCH_CTRL,&gmch_ctrl);
  553. gmch_ctrl |= I830_GMCH_ENABLED;
  554. pci_write_config_word(agp_bridge->dev,I830_GMCH_CTRL,gmch_ctrl);
  555. writel(agp_bridge->gatt_bus_addr|I810_PGETBL_ENABLED, intel_i830_private.registers+I810_PGETBL_CTL);
  556. readl(intel_i830_private.registers+I810_PGETBL_CTL); /* PCI Posting. */
  557. if (agp_bridge->driver->needs_scratch_page) {
  558. for (i = intel_i830_private.gtt_entries; i < current_size->num_entries; i++) {
  559. writel(agp_bridge->scratch_page, intel_i830_private.gtt+i);
  560. readl(intel_i830_private.gtt+i); /* PCI Posting. */
  561. }
  562. }
  563. global_cache_flush();
  564. return 0;
  565. }
  566. static void intel_i915_cleanup(void)
  567. {
  568. iounmap(intel_i830_private.gtt);
  569. iounmap(intel_i830_private.registers);
  570. }
  571. static int intel_i915_insert_entries(struct agp_memory *mem,off_t pg_start,
  572. int type)
  573. {
  574. int i,j,num_entries;
  575. void *temp;
  576. temp = agp_bridge->current_size;
  577. num_entries = A_SIZE_FIX(temp)->num_entries;
  578. if (pg_start < intel_i830_private.gtt_entries) {
  579. printk (KERN_DEBUG PFX "pg_start == 0x%.8lx,intel_i830_private.gtt_entries == 0x%.8x\n",
  580. pg_start,intel_i830_private.gtt_entries);
  581. printk (KERN_INFO PFX "Trying to insert into local/stolen memory\n");
  582. return -EINVAL;
  583. }
  584. if ((pg_start + mem->page_count) > num_entries)
  585. return -EINVAL;
  586. /* The i830 can't check the GTT for entries since its read only,
  587. * depend on the caller to make the correct offset decisions.
  588. */
  589. if ((type != 0 && type != AGP_PHYS_MEMORY) ||
  590. (mem->type != 0 && mem->type != AGP_PHYS_MEMORY))
  591. return -EINVAL;
  592. global_cache_flush();
  593. for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
  594. writel(agp_bridge->driver->mask_memory(agp_bridge,
  595. mem->memory[i], mem->type), intel_i830_private.gtt+j);
  596. readl(intel_i830_private.gtt+j); /* PCI Posting. */
  597. }
  598. global_cache_flush();
  599. agp_bridge->driver->tlb_flush(mem);
  600. return 0;
  601. }
  602. static int intel_i915_remove_entries(struct agp_memory *mem,off_t pg_start,
  603. int type)
  604. {
  605. int i;
  606. global_cache_flush();
  607. if (pg_start < intel_i830_private.gtt_entries) {
  608. printk (KERN_INFO PFX "Trying to disable local/stolen memory\n");
  609. return -EINVAL;
  610. }
  611. for (i = pg_start; i < (mem->page_count + pg_start); i++) {
  612. writel(agp_bridge->scratch_page, intel_i830_private.gtt+i);
  613. readl(intel_i830_private.gtt+i);
  614. }
  615. global_cache_flush();
  616. agp_bridge->driver->tlb_flush(mem);
  617. return 0;
  618. }
  619. static int intel_i915_fetch_size(void)
  620. {
  621. struct aper_size_info_fixed *values;
  622. u32 temp, offset;
  623. #define I915_256MB_ADDRESS_MASK (1<<27)
  624. values = A_SIZE_FIX(agp_bridge->driver->aperture_sizes);
  625. pci_read_config_dword(intel_i830_private.i830_dev, I915_GMADDR, &temp);
  626. if (temp & I915_256MB_ADDRESS_MASK)
  627. offset = 0; /* 128MB aperture */
  628. else
  629. offset = 2; /* 256MB aperture */
  630. agp_bridge->previous_size = agp_bridge->current_size = (void *)(values + offset);
  631. return values[offset].size;
  632. }
  633. /* The intel i915 automatically initializes the agp aperture during POST.
  634. * Use the memory already set aside for in the GTT.
  635. */
  636. static int intel_i915_create_gatt_table(struct agp_bridge_data *bridge)
  637. {
  638. int page_order;
  639. struct aper_size_info_fixed *size;
  640. int num_entries;
  641. u32 temp, temp2;
  642. size = agp_bridge->current_size;
  643. page_order = size->page_order;
  644. num_entries = size->num_entries;
  645. agp_bridge->gatt_table_real = NULL;
  646. pci_read_config_dword(intel_i830_private.i830_dev, I915_MMADDR, &temp);
  647. pci_read_config_dword(intel_i830_private.i830_dev, I915_PTEADDR,&temp2);
  648. intel_i830_private.gtt = ioremap(temp2, 256 * 1024);
  649. if (!intel_i830_private.gtt)
  650. return -ENOMEM;
  651. temp &= 0xfff80000;
  652. intel_i830_private.registers = ioremap(temp,128 * 4096);
  653. if (!intel_i830_private.registers)
  654. return -ENOMEM;
  655. temp = readl(intel_i830_private.registers+I810_PGETBL_CTL) & 0xfffff000;
  656. global_cache_flush(); /* FIXME: ? */
  657. /* we have to call this as early as possible after the MMIO base address is known */
  658. intel_i830_init_gtt_entries();
  659. agp_bridge->gatt_table = NULL;
  660. agp_bridge->gatt_bus_addr = temp;
  661. return 0;
  662. }
  663. static int intel_i965_fetch_size(void)
  664. {
  665. struct aper_size_info_fixed *values;
  666. u32 offset = 0;
  667. u8 temp;
  668. #define I965_512MB_ADDRESS_MASK (3<<1)
  669. values = A_SIZE_FIX(agp_bridge->driver->aperture_sizes);
  670. pci_read_config_byte(intel_i830_private.i830_dev, I965_MSAC, &temp);
  671. temp &= I965_512MB_ADDRESS_MASK;
  672. switch (temp) {
  673. case 0x00:
  674. offset = 0; /* 128MB */
  675. break;
  676. case 0x06:
  677. offset = 3; /* 512MB */
  678. break;
  679. default:
  680. case 0x02:
  681. offset = 2; /* 256MB */
  682. break;
  683. }
  684. agp_bridge->previous_size = agp_bridge->current_size = (void *)(values + offset);
  685. return values[offset].size;
  686. }
  687. /* The intel i965 automatically initializes the agp aperture during POST.
  688. + * Use the memory already set aside for in the GTT.
  689. + */
  690. static int intel_i965_create_gatt_table(struct agp_bridge_data *bridge)
  691. {
  692. int page_order;
  693. struct aper_size_info_fixed *size;
  694. int num_entries;
  695. u32 temp;
  696. size = agp_bridge->current_size;
  697. page_order = size->page_order;
  698. num_entries = size->num_entries;
  699. agp_bridge->gatt_table_real = NULL;
  700. pci_read_config_dword(intel_i830_private.i830_dev, I915_MMADDR, &temp);
  701. temp &= 0xfff00000;
  702. intel_i830_private.gtt = ioremap((temp + (512 * 1024)) , 512 * 1024);
  703. if (!intel_i830_private.gtt)
  704. return -ENOMEM;
  705. intel_i830_private.registers = ioremap(temp,128 * 4096);
  706. if (!intel_i830_private.registers)
  707. return -ENOMEM;
  708. temp = readl(intel_i830_private.registers+I810_PGETBL_CTL) & 0xfffff000;
  709. global_cache_flush(); /* FIXME: ? */
  710. /* we have to call this as early as possible after the MMIO base address is known */
  711. intel_i830_init_gtt_entries();
  712. agp_bridge->gatt_table = NULL;
  713. agp_bridge->gatt_bus_addr = temp;
  714. return 0;
  715. }
  716. static int intel_fetch_size(void)
  717. {
  718. int i;
  719. u16 temp;
  720. struct aper_size_info_16 *values;
  721. pci_read_config_word(agp_bridge->dev, INTEL_APSIZE, &temp);
  722. values = A_SIZE_16(agp_bridge->driver->aperture_sizes);
  723. for (i = 0; i < agp_bridge->driver->num_aperture_sizes; i++) {
  724. if (temp == values[i].size_value) {
  725. agp_bridge->previous_size = agp_bridge->current_size = (void *) (values + i);
  726. agp_bridge->aperture_size_idx = i;
  727. return values[i].size;
  728. }
  729. }
  730. return 0;
  731. }
  732. static int __intel_8xx_fetch_size(u8 temp)
  733. {
  734. int i;
  735. struct aper_size_info_8 *values;
  736. values = A_SIZE_8(agp_bridge->driver->aperture_sizes);
  737. for (i = 0; i < agp_bridge->driver->num_aperture_sizes; i++) {
  738. if (temp == values[i].size_value) {
  739. agp_bridge->previous_size =
  740. agp_bridge->current_size = (void *) (values + i);
  741. agp_bridge->aperture_size_idx = i;
  742. return values[i].size;
  743. }
  744. }
  745. return 0;
  746. }
  747. static int intel_8xx_fetch_size(void)
  748. {
  749. u8 temp;
  750. pci_read_config_byte(agp_bridge->dev, INTEL_APSIZE, &temp);
  751. return __intel_8xx_fetch_size(temp);
  752. }
  753. static int intel_815_fetch_size(void)
  754. {
  755. u8 temp;
  756. /* Intel 815 chipsets have a _weird_ APSIZE register with only
  757. * one non-reserved bit, so mask the others out ... */
  758. pci_read_config_byte(agp_bridge->dev, INTEL_APSIZE, &temp);
  759. temp &= (1 << 3);
  760. return __intel_8xx_fetch_size(temp);
  761. }
  762. static void intel_tlbflush(struct agp_memory *mem)
  763. {
  764. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x2200);
  765. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x2280);
  766. }
  767. static void intel_8xx_tlbflush(struct agp_memory *mem)
  768. {
  769. u32 temp;
  770. pci_read_config_dword(agp_bridge->dev, INTEL_AGPCTRL, &temp);
  771. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, temp & ~(1 << 7));
  772. pci_read_config_dword(agp_bridge->dev, INTEL_AGPCTRL, &temp);
  773. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, temp | (1 << 7));
  774. }
  775. static void intel_cleanup(void)
  776. {
  777. u16 temp;
  778. struct aper_size_info_16 *previous_size;
  779. previous_size = A_SIZE_16(agp_bridge->previous_size);
  780. pci_read_config_word(agp_bridge->dev, INTEL_NBXCFG, &temp);
  781. pci_write_config_word(agp_bridge->dev, INTEL_NBXCFG, temp & ~(1 << 9));
  782. pci_write_config_word(agp_bridge->dev, INTEL_APSIZE, previous_size->size_value);
  783. }
  784. static void intel_8xx_cleanup(void)
  785. {
  786. u16 temp;
  787. struct aper_size_info_8 *previous_size;
  788. previous_size = A_SIZE_8(agp_bridge->previous_size);
  789. pci_read_config_word(agp_bridge->dev, INTEL_NBXCFG, &temp);
  790. pci_write_config_word(agp_bridge->dev, INTEL_NBXCFG, temp & ~(1 << 9));
  791. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, previous_size->size_value);
  792. }
  793. static int intel_configure(void)
  794. {
  795. u32 temp;
  796. u16 temp2;
  797. struct aper_size_info_16 *current_size;
  798. current_size = A_SIZE_16(agp_bridge->current_size);
  799. /* aperture size */
  800. pci_write_config_word(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  801. /* address to map to */
  802. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  803. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  804. /* attbase - aperture base */
  805. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  806. /* agpctrl */
  807. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x2280);
  808. /* paccfg/nbxcfg */
  809. pci_read_config_word(agp_bridge->dev, INTEL_NBXCFG, &temp2);
  810. pci_write_config_word(agp_bridge->dev, INTEL_NBXCFG,
  811. (temp2 & ~(1 << 10)) | (1 << 9));
  812. /* clear any possible error conditions */
  813. pci_write_config_byte(agp_bridge->dev, INTEL_ERRSTS + 1, 7);
  814. return 0;
  815. }
  816. static int intel_815_configure(void)
  817. {
  818. u32 temp, addr;
  819. u8 temp2;
  820. struct aper_size_info_8 *current_size;
  821. /* attbase - aperture base */
  822. /* the Intel 815 chipset spec. says that bits 29-31 in the
  823. * ATTBASE register are reserved -> try not to write them */
  824. if (agp_bridge->gatt_bus_addr & INTEL_815_ATTBASE_MASK) {
  825. printk (KERN_EMERG PFX "gatt bus addr too high");
  826. return -EINVAL;
  827. }
  828. current_size = A_SIZE_8(agp_bridge->current_size);
  829. /* aperture size */
  830. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE,
  831. current_size->size_value);
  832. /* address to map to */
  833. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  834. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  835. pci_read_config_dword(agp_bridge->dev, INTEL_ATTBASE, &addr);
  836. addr &= INTEL_815_ATTBASE_MASK;
  837. addr |= agp_bridge->gatt_bus_addr;
  838. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, addr);
  839. /* agpctrl */
  840. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  841. /* apcont */
  842. pci_read_config_byte(agp_bridge->dev, INTEL_815_APCONT, &temp2);
  843. pci_write_config_byte(agp_bridge->dev, INTEL_815_APCONT, temp2 | (1 << 1));
  844. /* clear any possible error conditions */
  845. /* Oddness : this chipset seems to have no ERRSTS register ! */
  846. return 0;
  847. }
  848. static void intel_820_tlbflush(struct agp_memory *mem)
  849. {
  850. return;
  851. }
  852. static void intel_820_cleanup(void)
  853. {
  854. u8 temp;
  855. struct aper_size_info_8 *previous_size;
  856. previous_size = A_SIZE_8(agp_bridge->previous_size);
  857. pci_read_config_byte(agp_bridge->dev, INTEL_I820_RDCR, &temp);
  858. pci_write_config_byte(agp_bridge->dev, INTEL_I820_RDCR,
  859. temp & ~(1 << 1));
  860. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE,
  861. previous_size->size_value);
  862. }
  863. static int intel_820_configure(void)
  864. {
  865. u32 temp;
  866. u8 temp2;
  867. struct aper_size_info_8 *current_size;
  868. current_size = A_SIZE_8(agp_bridge->current_size);
  869. /* aperture size */
  870. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  871. /* address to map to */
  872. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  873. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  874. /* attbase - aperture base */
  875. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  876. /* agpctrl */
  877. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  878. /* global enable aperture access */
  879. /* This flag is not accessed through MCHCFG register as in */
  880. /* i850 chipset. */
  881. pci_read_config_byte(agp_bridge->dev, INTEL_I820_RDCR, &temp2);
  882. pci_write_config_byte(agp_bridge->dev, INTEL_I820_RDCR, temp2 | (1 << 1));
  883. /* clear any possible AGP-related error conditions */
  884. pci_write_config_word(agp_bridge->dev, INTEL_I820_ERRSTS, 0x001c);
  885. return 0;
  886. }
  887. static int intel_840_configure(void)
  888. {
  889. u32 temp;
  890. u16 temp2;
  891. struct aper_size_info_8 *current_size;
  892. current_size = A_SIZE_8(agp_bridge->current_size);
  893. /* aperture size */
  894. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  895. /* address to map to */
  896. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  897. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  898. /* attbase - aperture base */
  899. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  900. /* agpctrl */
  901. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  902. /* mcgcfg */
  903. pci_read_config_word(agp_bridge->dev, INTEL_I840_MCHCFG, &temp2);
  904. pci_write_config_word(agp_bridge->dev, INTEL_I840_MCHCFG, temp2 | (1 << 9));
  905. /* clear any possible error conditions */
  906. pci_write_config_word(agp_bridge->dev, INTEL_I840_ERRSTS, 0xc000);
  907. return 0;
  908. }
  909. static int intel_845_configure(void)
  910. {
  911. u32 temp;
  912. u8 temp2;
  913. struct aper_size_info_8 *current_size;
  914. current_size = A_SIZE_8(agp_bridge->current_size);
  915. /* aperture size */
  916. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  917. if (agp_bridge->apbase_config != 0) {
  918. pci_write_config_dword(agp_bridge->dev, AGP_APBASE,
  919. agp_bridge->apbase_config);
  920. } else {
  921. /* address to map to */
  922. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  923. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  924. agp_bridge->apbase_config = temp;
  925. }
  926. /* attbase - aperture base */
  927. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  928. /* agpctrl */
  929. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  930. /* agpm */
  931. pci_read_config_byte(agp_bridge->dev, INTEL_I845_AGPM, &temp2);
  932. pci_write_config_byte(agp_bridge->dev, INTEL_I845_AGPM, temp2 | (1 << 1));
  933. /* clear any possible error conditions */
  934. pci_write_config_word(agp_bridge->dev, INTEL_I845_ERRSTS, 0x001c);
  935. return 0;
  936. }
  937. static int intel_850_configure(void)
  938. {
  939. u32 temp;
  940. u16 temp2;
  941. struct aper_size_info_8 *current_size;
  942. current_size = A_SIZE_8(agp_bridge->current_size);
  943. /* aperture size */
  944. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  945. /* address to map to */
  946. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  947. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  948. /* attbase - aperture base */
  949. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  950. /* agpctrl */
  951. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  952. /* mcgcfg */
  953. pci_read_config_word(agp_bridge->dev, INTEL_I850_MCHCFG, &temp2);
  954. pci_write_config_word(agp_bridge->dev, INTEL_I850_MCHCFG, temp2 | (1 << 9));
  955. /* clear any possible AGP-related error conditions */
  956. pci_write_config_word(agp_bridge->dev, INTEL_I850_ERRSTS, 0x001c);
  957. return 0;
  958. }
  959. static int intel_860_configure(void)
  960. {
  961. u32 temp;
  962. u16 temp2;
  963. struct aper_size_info_8 *current_size;
  964. current_size = A_SIZE_8(agp_bridge->current_size);
  965. /* aperture size */
  966. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  967. /* address to map to */
  968. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  969. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  970. /* attbase - aperture base */
  971. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  972. /* agpctrl */
  973. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  974. /* mcgcfg */
  975. pci_read_config_word(agp_bridge->dev, INTEL_I860_MCHCFG, &temp2);
  976. pci_write_config_word(agp_bridge->dev, INTEL_I860_MCHCFG, temp2 | (1 << 9));
  977. /* clear any possible AGP-related error conditions */
  978. pci_write_config_word(agp_bridge->dev, INTEL_I860_ERRSTS, 0xf700);
  979. return 0;
  980. }
  981. static int intel_830mp_configure(void)
  982. {
  983. u32 temp;
  984. u16 temp2;
  985. struct aper_size_info_8 *current_size;
  986. current_size = A_SIZE_8(agp_bridge->current_size);
  987. /* aperture size */
  988. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  989. /* address to map to */
  990. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  991. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  992. /* attbase - aperture base */
  993. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  994. /* agpctrl */
  995. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  996. /* gmch */
  997. pci_read_config_word(agp_bridge->dev, INTEL_NBXCFG, &temp2);
  998. pci_write_config_word(agp_bridge->dev, INTEL_NBXCFG, temp2 | (1 << 9));
  999. /* clear any possible AGP-related error conditions */
  1000. pci_write_config_word(agp_bridge->dev, INTEL_I830_ERRSTS, 0x1c);
  1001. return 0;
  1002. }
  1003. static int intel_7505_configure(void)
  1004. {
  1005. u32 temp;
  1006. u16 temp2;
  1007. struct aper_size_info_8 *current_size;
  1008. current_size = A_SIZE_8(agp_bridge->current_size);
  1009. /* aperture size */
  1010. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1011. /* address to map to */
  1012. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1013. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1014. /* attbase - aperture base */
  1015. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1016. /* agpctrl */
  1017. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1018. /* mchcfg */
  1019. pci_read_config_word(agp_bridge->dev, INTEL_I7505_MCHCFG, &temp2);
  1020. pci_write_config_word(agp_bridge->dev, INTEL_I7505_MCHCFG, temp2 | (1 << 9));
  1021. return 0;
  1022. }
  1023. /* Setup function */
  1024. static struct gatt_mask intel_generic_masks[] =
  1025. {
  1026. {.mask = 0x00000017, .type = 0}
  1027. };
  1028. static struct aper_size_info_8 intel_815_sizes[2] =
  1029. {
  1030. {64, 16384, 4, 0},
  1031. {32, 8192, 3, 8},
  1032. };
  1033. static struct aper_size_info_8 intel_8xx_sizes[7] =
  1034. {
  1035. {256, 65536, 6, 0},
  1036. {128, 32768, 5, 32},
  1037. {64, 16384, 4, 48},
  1038. {32, 8192, 3, 56},
  1039. {16, 4096, 2, 60},
  1040. {8, 2048, 1, 62},
  1041. {4, 1024, 0, 63}
  1042. };
  1043. static struct aper_size_info_16 intel_generic_sizes[7] =
  1044. {
  1045. {256, 65536, 6, 0},
  1046. {128, 32768, 5, 32},
  1047. {64, 16384, 4, 48},
  1048. {32, 8192, 3, 56},
  1049. {16, 4096, 2, 60},
  1050. {8, 2048, 1, 62},
  1051. {4, 1024, 0, 63}
  1052. };
  1053. static struct aper_size_info_8 intel_830mp_sizes[4] =
  1054. {
  1055. {256, 65536, 6, 0},
  1056. {128, 32768, 5, 32},
  1057. {64, 16384, 4, 48},
  1058. {32, 8192, 3, 56}
  1059. };
  1060. static struct agp_bridge_driver intel_generic_driver = {
  1061. .owner = THIS_MODULE,
  1062. .aperture_sizes = intel_generic_sizes,
  1063. .size_type = U16_APER_SIZE,
  1064. .num_aperture_sizes = 7,
  1065. .configure = intel_configure,
  1066. .fetch_size = intel_fetch_size,
  1067. .cleanup = intel_cleanup,
  1068. .tlb_flush = intel_tlbflush,
  1069. .mask_memory = agp_generic_mask_memory,
  1070. .masks = intel_generic_masks,
  1071. .agp_enable = agp_generic_enable,
  1072. .cache_flush = global_cache_flush,
  1073. .create_gatt_table = agp_generic_create_gatt_table,
  1074. .free_gatt_table = agp_generic_free_gatt_table,
  1075. .insert_memory = agp_generic_insert_memory,
  1076. .remove_memory = agp_generic_remove_memory,
  1077. .alloc_by_type = agp_generic_alloc_by_type,
  1078. .free_by_type = agp_generic_free_by_type,
  1079. .agp_alloc_page = agp_generic_alloc_page,
  1080. .agp_destroy_page = agp_generic_destroy_page,
  1081. };
  1082. static struct agp_bridge_driver intel_810_driver = {
  1083. .owner = THIS_MODULE,
  1084. .aperture_sizes = intel_i810_sizes,
  1085. .size_type = FIXED_APER_SIZE,
  1086. .num_aperture_sizes = 2,
  1087. .needs_scratch_page = TRUE,
  1088. .configure = intel_i810_configure,
  1089. .fetch_size = intel_i810_fetch_size,
  1090. .cleanup = intel_i810_cleanup,
  1091. .tlb_flush = intel_i810_tlbflush,
  1092. .mask_memory = intel_i810_mask_memory,
  1093. .masks = intel_i810_masks,
  1094. .agp_enable = intel_i810_agp_enable,
  1095. .cache_flush = global_cache_flush,
  1096. .create_gatt_table = agp_generic_create_gatt_table,
  1097. .free_gatt_table = agp_generic_free_gatt_table,
  1098. .insert_memory = intel_i810_insert_entries,
  1099. .remove_memory = intel_i810_remove_entries,
  1100. .alloc_by_type = intel_i810_alloc_by_type,
  1101. .free_by_type = intel_i810_free_by_type,
  1102. .agp_alloc_page = agp_generic_alloc_page,
  1103. .agp_destroy_page = agp_generic_destroy_page,
  1104. };
  1105. static struct agp_bridge_driver intel_815_driver = {
  1106. .owner = THIS_MODULE,
  1107. .aperture_sizes = intel_815_sizes,
  1108. .size_type = U8_APER_SIZE,
  1109. .num_aperture_sizes = 2,
  1110. .configure = intel_815_configure,
  1111. .fetch_size = intel_815_fetch_size,
  1112. .cleanup = intel_8xx_cleanup,
  1113. .tlb_flush = intel_8xx_tlbflush,
  1114. .mask_memory = agp_generic_mask_memory,
  1115. .masks = intel_generic_masks,
  1116. .agp_enable = agp_generic_enable,
  1117. .cache_flush = global_cache_flush,
  1118. .create_gatt_table = agp_generic_create_gatt_table,
  1119. .free_gatt_table = agp_generic_free_gatt_table,
  1120. .insert_memory = agp_generic_insert_memory,
  1121. .remove_memory = agp_generic_remove_memory,
  1122. .alloc_by_type = agp_generic_alloc_by_type,
  1123. .free_by_type = agp_generic_free_by_type,
  1124. .agp_alloc_page = agp_generic_alloc_page,
  1125. .agp_destroy_page = agp_generic_destroy_page,
  1126. };
  1127. static struct agp_bridge_driver intel_830_driver = {
  1128. .owner = THIS_MODULE,
  1129. .aperture_sizes = intel_i830_sizes,
  1130. .size_type = FIXED_APER_SIZE,
  1131. .num_aperture_sizes = 4,
  1132. .needs_scratch_page = TRUE,
  1133. .configure = intel_i830_configure,
  1134. .fetch_size = intel_i830_fetch_size,
  1135. .cleanup = intel_i830_cleanup,
  1136. .tlb_flush = intel_i810_tlbflush,
  1137. .mask_memory = intel_i810_mask_memory,
  1138. .masks = intel_i810_masks,
  1139. .agp_enable = intel_i810_agp_enable,
  1140. .cache_flush = global_cache_flush,
  1141. .create_gatt_table = intel_i830_create_gatt_table,
  1142. .free_gatt_table = intel_i830_free_gatt_table,
  1143. .insert_memory = intel_i830_insert_entries,
  1144. .remove_memory = intel_i830_remove_entries,
  1145. .alloc_by_type = intel_i830_alloc_by_type,
  1146. .free_by_type = intel_i810_free_by_type,
  1147. .agp_alloc_page = agp_generic_alloc_page,
  1148. .agp_destroy_page = agp_generic_destroy_page,
  1149. };
  1150. static struct agp_bridge_driver intel_820_driver = {
  1151. .owner = THIS_MODULE,
  1152. .aperture_sizes = intel_8xx_sizes,
  1153. .size_type = U8_APER_SIZE,
  1154. .num_aperture_sizes = 7,
  1155. .configure = intel_820_configure,
  1156. .fetch_size = intel_8xx_fetch_size,
  1157. .cleanup = intel_820_cleanup,
  1158. .tlb_flush = intel_820_tlbflush,
  1159. .mask_memory = agp_generic_mask_memory,
  1160. .masks = intel_generic_masks,
  1161. .agp_enable = agp_generic_enable,
  1162. .cache_flush = global_cache_flush,
  1163. .create_gatt_table = agp_generic_create_gatt_table,
  1164. .free_gatt_table = agp_generic_free_gatt_table,
  1165. .insert_memory = agp_generic_insert_memory,
  1166. .remove_memory = agp_generic_remove_memory,
  1167. .alloc_by_type = agp_generic_alloc_by_type,
  1168. .free_by_type = agp_generic_free_by_type,
  1169. .agp_alloc_page = agp_generic_alloc_page,
  1170. .agp_destroy_page = agp_generic_destroy_page,
  1171. };
  1172. static struct agp_bridge_driver intel_830mp_driver = {
  1173. .owner = THIS_MODULE,
  1174. .aperture_sizes = intel_830mp_sizes,
  1175. .size_type = U8_APER_SIZE,
  1176. .num_aperture_sizes = 4,
  1177. .configure = intel_830mp_configure,
  1178. .fetch_size = intel_8xx_fetch_size,
  1179. .cleanup = intel_8xx_cleanup,
  1180. .tlb_flush = intel_8xx_tlbflush,
  1181. .mask_memory = agp_generic_mask_memory,
  1182. .masks = intel_generic_masks,
  1183. .agp_enable = agp_generic_enable,
  1184. .cache_flush = global_cache_flush,
  1185. .create_gatt_table = agp_generic_create_gatt_table,
  1186. .free_gatt_table = agp_generic_free_gatt_table,
  1187. .insert_memory = agp_generic_insert_memory,
  1188. .remove_memory = agp_generic_remove_memory,
  1189. .alloc_by_type = agp_generic_alloc_by_type,
  1190. .free_by_type = agp_generic_free_by_type,
  1191. .agp_alloc_page = agp_generic_alloc_page,
  1192. .agp_destroy_page = agp_generic_destroy_page,
  1193. };
  1194. static struct agp_bridge_driver intel_840_driver = {
  1195. .owner = THIS_MODULE,
  1196. .aperture_sizes = intel_8xx_sizes,
  1197. .size_type = U8_APER_SIZE,
  1198. .num_aperture_sizes = 7,
  1199. .configure = intel_840_configure,
  1200. .fetch_size = intel_8xx_fetch_size,
  1201. .cleanup = intel_8xx_cleanup,
  1202. .tlb_flush = intel_8xx_tlbflush,
  1203. .mask_memory = agp_generic_mask_memory,
  1204. .masks = intel_generic_masks,
  1205. .agp_enable = agp_generic_enable,
  1206. .cache_flush = global_cache_flush,
  1207. .create_gatt_table = agp_generic_create_gatt_table,
  1208. .free_gatt_table = agp_generic_free_gatt_table,
  1209. .insert_memory = agp_generic_insert_memory,
  1210. .remove_memory = agp_generic_remove_memory,
  1211. .alloc_by_type = agp_generic_alloc_by_type,
  1212. .free_by_type = agp_generic_free_by_type,
  1213. .agp_alloc_page = agp_generic_alloc_page,
  1214. .agp_destroy_page = agp_generic_destroy_page,
  1215. };
  1216. static struct agp_bridge_driver intel_845_driver = {
  1217. .owner = THIS_MODULE,
  1218. .aperture_sizes = intel_8xx_sizes,
  1219. .size_type = U8_APER_SIZE,
  1220. .num_aperture_sizes = 7,
  1221. .configure = intel_845_configure,
  1222. .fetch_size = intel_8xx_fetch_size,
  1223. .cleanup = intel_8xx_cleanup,
  1224. .tlb_flush = intel_8xx_tlbflush,
  1225. .mask_memory = agp_generic_mask_memory,
  1226. .masks = intel_generic_masks,
  1227. .agp_enable = agp_generic_enable,
  1228. .cache_flush = global_cache_flush,
  1229. .create_gatt_table = agp_generic_create_gatt_table,
  1230. .free_gatt_table = agp_generic_free_gatt_table,
  1231. .insert_memory = agp_generic_insert_memory,
  1232. .remove_memory = agp_generic_remove_memory,
  1233. .alloc_by_type = agp_generic_alloc_by_type,
  1234. .free_by_type = agp_generic_free_by_type,
  1235. .agp_alloc_page = agp_generic_alloc_page,
  1236. .agp_destroy_page = agp_generic_destroy_page,
  1237. };
  1238. static struct agp_bridge_driver intel_850_driver = {
  1239. .owner = THIS_MODULE,
  1240. .aperture_sizes = intel_8xx_sizes,
  1241. .size_type = U8_APER_SIZE,
  1242. .num_aperture_sizes = 7,
  1243. .configure = intel_850_configure,
  1244. .fetch_size = intel_8xx_fetch_size,
  1245. .cleanup = intel_8xx_cleanup,
  1246. .tlb_flush = intel_8xx_tlbflush,
  1247. .mask_memory = agp_generic_mask_memory,
  1248. .masks = intel_generic_masks,
  1249. .agp_enable = agp_generic_enable,
  1250. .cache_flush = global_cache_flush,
  1251. .create_gatt_table = agp_generic_create_gatt_table,
  1252. .free_gatt_table = agp_generic_free_gatt_table,
  1253. .insert_memory = agp_generic_insert_memory,
  1254. .remove_memory = agp_generic_remove_memory,
  1255. .alloc_by_type = agp_generic_alloc_by_type,
  1256. .free_by_type = agp_generic_free_by_type,
  1257. .agp_alloc_page = agp_generic_alloc_page,
  1258. .agp_destroy_page = agp_generic_destroy_page,
  1259. };
  1260. static struct agp_bridge_driver intel_860_driver = {
  1261. .owner = THIS_MODULE,
  1262. .aperture_sizes = intel_8xx_sizes,
  1263. .size_type = U8_APER_SIZE,
  1264. .num_aperture_sizes = 7,
  1265. .configure = intel_860_configure,
  1266. .fetch_size = intel_8xx_fetch_size,
  1267. .cleanup = intel_8xx_cleanup,
  1268. .tlb_flush = intel_8xx_tlbflush,
  1269. .mask_memory = agp_generic_mask_memory,
  1270. .masks = intel_generic_masks,
  1271. .agp_enable = agp_generic_enable,
  1272. .cache_flush = global_cache_flush,
  1273. .create_gatt_table = agp_generic_create_gatt_table,
  1274. .free_gatt_table = agp_generic_free_gatt_table,
  1275. .insert_memory = agp_generic_insert_memory,
  1276. .remove_memory = agp_generic_remove_memory,
  1277. .alloc_by_type = agp_generic_alloc_by_type,
  1278. .free_by_type = agp_generic_free_by_type,
  1279. .agp_alloc_page = agp_generic_alloc_page,
  1280. .agp_destroy_page = agp_generic_destroy_page,
  1281. };
  1282. static struct agp_bridge_driver intel_915_driver = {
  1283. .owner = THIS_MODULE,
  1284. .aperture_sizes = intel_i830_sizes,
  1285. .size_type = FIXED_APER_SIZE,
  1286. .num_aperture_sizes = 4,
  1287. .needs_scratch_page = TRUE,
  1288. .configure = intel_i915_configure,
  1289. .fetch_size = intel_i915_fetch_size,
  1290. .cleanup = intel_i915_cleanup,
  1291. .tlb_flush = intel_i810_tlbflush,
  1292. .mask_memory = intel_i810_mask_memory,
  1293. .masks = intel_i810_masks,
  1294. .agp_enable = intel_i810_agp_enable,
  1295. .cache_flush = global_cache_flush,
  1296. .create_gatt_table = intel_i915_create_gatt_table,
  1297. .free_gatt_table = intel_i830_free_gatt_table,
  1298. .insert_memory = intel_i915_insert_entries,
  1299. .remove_memory = intel_i915_remove_entries,
  1300. .alloc_by_type = intel_i830_alloc_by_type,
  1301. .free_by_type = intel_i810_free_by_type,
  1302. .agp_alloc_page = agp_generic_alloc_page,
  1303. .agp_destroy_page = agp_generic_destroy_page,
  1304. };
  1305. static struct agp_bridge_driver intel_i965_driver = {
  1306. .owner = THIS_MODULE,
  1307. .aperture_sizes = intel_i830_sizes,
  1308. .size_type = FIXED_APER_SIZE,
  1309. .num_aperture_sizes = 4,
  1310. .needs_scratch_page = TRUE,
  1311. .configure = intel_i915_configure,
  1312. .fetch_size = intel_i965_fetch_size,
  1313. .cleanup = intel_i915_cleanup,
  1314. .tlb_flush = intel_i810_tlbflush,
  1315. .mask_memory = intel_i810_mask_memory,
  1316. .masks = intel_i810_masks,
  1317. .agp_enable = intel_i810_agp_enable,
  1318. .cache_flush = global_cache_flush,
  1319. .create_gatt_table = intel_i965_create_gatt_table,
  1320. .free_gatt_table = intel_i830_free_gatt_table,
  1321. .insert_memory = intel_i915_insert_entries,
  1322. .remove_memory = intel_i915_remove_entries,
  1323. .alloc_by_type = intel_i830_alloc_by_type,
  1324. .free_by_type = intel_i810_free_by_type,
  1325. .agp_alloc_page = agp_generic_alloc_page,
  1326. .agp_destroy_page = agp_generic_destroy_page,
  1327. };
  1328. static struct agp_bridge_driver intel_7505_driver = {
  1329. .owner = THIS_MODULE,
  1330. .aperture_sizes = intel_8xx_sizes,
  1331. .size_type = U8_APER_SIZE,
  1332. .num_aperture_sizes = 7,
  1333. .configure = intel_7505_configure,
  1334. .fetch_size = intel_8xx_fetch_size,
  1335. .cleanup = intel_8xx_cleanup,
  1336. .tlb_flush = intel_8xx_tlbflush,
  1337. .mask_memory = agp_generic_mask_memory,
  1338. .masks = intel_generic_masks,
  1339. .agp_enable = agp_generic_enable,
  1340. .cache_flush = global_cache_flush,
  1341. .create_gatt_table = agp_generic_create_gatt_table,
  1342. .free_gatt_table = agp_generic_free_gatt_table,
  1343. .insert_memory = agp_generic_insert_memory,
  1344. .remove_memory = agp_generic_remove_memory,
  1345. .alloc_by_type = agp_generic_alloc_by_type,
  1346. .free_by_type = agp_generic_free_by_type,
  1347. .agp_alloc_page = agp_generic_alloc_page,
  1348. .agp_destroy_page = agp_generic_destroy_page,
  1349. };
  1350. static int find_i810(u16 device)
  1351. {
  1352. struct pci_dev *i810_dev;
  1353. i810_dev = pci_get_device(PCI_VENDOR_ID_INTEL, device, NULL);
  1354. if (!i810_dev)
  1355. return 0;
  1356. intel_i810_private.i810_dev = i810_dev;
  1357. return 1;
  1358. }
  1359. static int find_i830(u16 device)
  1360. {
  1361. struct pci_dev *i830_dev;
  1362. i830_dev = pci_get_device(PCI_VENDOR_ID_INTEL, device, NULL);
  1363. if (i830_dev && PCI_FUNC(i830_dev->devfn) != 0) {
  1364. i830_dev = pci_get_device(PCI_VENDOR_ID_INTEL,
  1365. device, i830_dev);
  1366. }
  1367. if (!i830_dev)
  1368. return 0;
  1369. intel_i830_private.i830_dev = i830_dev;
  1370. return 1;
  1371. }
  1372. static int __devinit agp_intel_probe(struct pci_dev *pdev,
  1373. const struct pci_device_id *ent)
  1374. {
  1375. struct agp_bridge_data *bridge;
  1376. char *name = "(unknown)";
  1377. u8 cap_ptr = 0;
  1378. struct resource *r;
  1379. cap_ptr = pci_find_capability(pdev, PCI_CAP_ID_AGP);
  1380. bridge = agp_alloc_bridge();
  1381. if (!bridge)
  1382. return -ENOMEM;
  1383. switch (pdev->device) {
  1384. case PCI_DEVICE_ID_INTEL_82443LX_0:
  1385. bridge->driver = &intel_generic_driver;
  1386. name = "440LX";
  1387. break;
  1388. case PCI_DEVICE_ID_INTEL_82443BX_0:
  1389. bridge->driver = &intel_generic_driver;
  1390. name = "440BX";
  1391. break;
  1392. case PCI_DEVICE_ID_INTEL_82443GX_0:
  1393. bridge->driver = &intel_generic_driver;
  1394. name = "440GX";
  1395. break;
  1396. case PCI_DEVICE_ID_INTEL_82810_MC1:
  1397. name = "i810";
  1398. if (!find_i810(PCI_DEVICE_ID_INTEL_82810_IG1))
  1399. goto fail;
  1400. bridge->driver = &intel_810_driver;
  1401. break;
  1402. case PCI_DEVICE_ID_INTEL_82810_MC3:
  1403. name = "i810 DC100";
  1404. if (!find_i810(PCI_DEVICE_ID_INTEL_82810_IG3))
  1405. goto fail;
  1406. bridge->driver = &intel_810_driver;
  1407. break;
  1408. case PCI_DEVICE_ID_INTEL_82810E_MC:
  1409. name = "i810 E";
  1410. if (!find_i810(PCI_DEVICE_ID_INTEL_82810E_IG))
  1411. goto fail;
  1412. bridge->driver = &intel_810_driver;
  1413. break;
  1414. case PCI_DEVICE_ID_INTEL_82815_MC:
  1415. /*
  1416. * The i815 can operate either as an i810 style
  1417. * integrated device, or as an AGP4X motherboard.
  1418. */
  1419. if (find_i810(PCI_DEVICE_ID_INTEL_82815_CGC))
  1420. bridge->driver = &intel_810_driver;
  1421. else
  1422. bridge->driver = &intel_815_driver;
  1423. name = "i815";
  1424. break;
  1425. case PCI_DEVICE_ID_INTEL_82820_HB:
  1426. case PCI_DEVICE_ID_INTEL_82820_UP_HB:
  1427. bridge->driver = &intel_820_driver;
  1428. name = "i820";
  1429. break;
  1430. case PCI_DEVICE_ID_INTEL_82830_HB:
  1431. if (find_i830(PCI_DEVICE_ID_INTEL_82830_CGC))
  1432. bridge->driver = &intel_830_driver;
  1433. else
  1434. bridge->driver = &intel_830mp_driver;
  1435. name = "830M";
  1436. break;
  1437. case PCI_DEVICE_ID_INTEL_82840_HB:
  1438. bridge->driver = &intel_840_driver;
  1439. name = "i840";
  1440. break;
  1441. case PCI_DEVICE_ID_INTEL_82845_HB:
  1442. bridge->driver = &intel_845_driver;
  1443. name = "i845";
  1444. break;
  1445. case PCI_DEVICE_ID_INTEL_82845G_HB:
  1446. if (find_i830(PCI_DEVICE_ID_INTEL_82845G_IG))
  1447. bridge->driver = &intel_830_driver;
  1448. else
  1449. bridge->driver = &intel_845_driver;
  1450. name = "845G";
  1451. break;
  1452. case PCI_DEVICE_ID_INTEL_82850_HB:
  1453. bridge->driver = &intel_850_driver;
  1454. name = "i850";
  1455. break;
  1456. case PCI_DEVICE_ID_INTEL_82855PM_HB:
  1457. bridge->driver = &intel_845_driver;
  1458. name = "855PM";
  1459. break;
  1460. case PCI_DEVICE_ID_INTEL_82855GM_HB:
  1461. if (find_i830(PCI_DEVICE_ID_INTEL_82855GM_IG)) {
  1462. bridge->driver = &intel_830_driver;
  1463. name = "855";
  1464. } else {
  1465. bridge->driver = &intel_845_driver;
  1466. name = "855GM";
  1467. }
  1468. break;
  1469. case PCI_DEVICE_ID_INTEL_82860_HB:
  1470. bridge->driver = &intel_860_driver;
  1471. name = "i860";
  1472. break;
  1473. case PCI_DEVICE_ID_INTEL_82865_HB:
  1474. if (find_i830(PCI_DEVICE_ID_INTEL_82865_IG))
  1475. bridge->driver = &intel_830_driver;
  1476. else
  1477. bridge->driver = &intel_845_driver;
  1478. name = "865";
  1479. break;
  1480. case PCI_DEVICE_ID_INTEL_82875_HB:
  1481. bridge->driver = &intel_845_driver;
  1482. name = "i875";
  1483. break;
  1484. case PCI_DEVICE_ID_INTEL_82915G_HB:
  1485. if (find_i830(PCI_DEVICE_ID_INTEL_82915G_IG))
  1486. bridge->driver = &intel_915_driver;
  1487. else
  1488. bridge->driver = &intel_845_driver;
  1489. name = "915G";
  1490. break;
  1491. case PCI_DEVICE_ID_INTEL_82915GM_HB:
  1492. if (find_i830(PCI_DEVICE_ID_INTEL_82915GM_IG))
  1493. bridge->driver = &intel_915_driver;
  1494. else
  1495. bridge->driver = &intel_845_driver;
  1496. name = "915GM";
  1497. break;
  1498. case PCI_DEVICE_ID_INTEL_82945G_HB:
  1499. if (find_i830(PCI_DEVICE_ID_INTEL_82945G_IG))
  1500. bridge->driver = &intel_915_driver;
  1501. else
  1502. bridge->driver = &intel_845_driver;
  1503. name = "945G";
  1504. break;
  1505. case PCI_DEVICE_ID_INTEL_82945GM_HB:
  1506. if (find_i830(PCI_DEVICE_ID_INTEL_82945GM_IG))
  1507. bridge->driver = &intel_915_driver;
  1508. else
  1509. bridge->driver = &intel_845_driver;
  1510. name = "945GM";
  1511. break;
  1512. case PCI_DEVICE_ID_INTEL_82946GZ_HB:
  1513. if (find_i830(PCI_DEVICE_ID_INTEL_82946GZ_IG))
  1514. bridge->driver = &intel_i965_driver;
  1515. else
  1516. bridge->driver = &intel_845_driver;
  1517. name = "946GZ";
  1518. break;
  1519. case PCI_DEVICE_ID_INTEL_82965G_1_HB:
  1520. if (find_i830(PCI_DEVICE_ID_INTEL_82965G_1_IG))
  1521. bridge->driver = &intel_i965_driver;
  1522. else
  1523. bridge->driver = &intel_845_driver;
  1524. name = "965G";
  1525. break;
  1526. case PCI_DEVICE_ID_INTEL_82965Q_HB:
  1527. if (find_i830(PCI_DEVICE_ID_INTEL_82965Q_IG))
  1528. bridge->driver = &intel_i965_driver;
  1529. else
  1530. bridge->driver = &intel_845_driver;
  1531. name = "965Q";
  1532. break;
  1533. case PCI_DEVICE_ID_INTEL_82965G_HB:
  1534. if (find_i830(PCI_DEVICE_ID_INTEL_82965G_IG))
  1535. bridge->driver = &intel_i965_driver;
  1536. else
  1537. bridge->driver = &intel_845_driver;
  1538. name = "965G";
  1539. break;
  1540. case PCI_DEVICE_ID_INTEL_7505_0:
  1541. bridge->driver = &intel_7505_driver;
  1542. name = "E7505";
  1543. break;
  1544. case PCI_DEVICE_ID_INTEL_7205_0:
  1545. bridge->driver = &intel_7505_driver;
  1546. name = "E7205";
  1547. break;
  1548. default:
  1549. if (cap_ptr)
  1550. printk(KERN_WARNING PFX "Unsupported Intel chipset (device id: %04x)\n",
  1551. pdev->device);
  1552. agp_put_bridge(bridge);
  1553. return -ENODEV;
  1554. };
  1555. bridge->dev = pdev;
  1556. bridge->capndx = cap_ptr;
  1557. if (bridge->driver == &intel_810_driver)
  1558. bridge->dev_private_data = &intel_i810_private;
  1559. else if (bridge->driver == &intel_830_driver)
  1560. bridge->dev_private_data = &intel_i830_private;
  1561. printk(KERN_INFO PFX "Detected an Intel %s Chipset.\n", name);
  1562. /*
  1563. * The following fixes the case where the BIOS has "forgotten" to
  1564. * provide an address range for the GART.
  1565. * 20030610 - hamish@zot.org
  1566. */
  1567. r = &pdev->resource[0];
  1568. if (!r->start && r->end) {
  1569. if (pci_assign_resource(pdev, 0)) {
  1570. printk(KERN_ERR PFX "could not assign resource 0\n");
  1571. agp_put_bridge(bridge);
  1572. return -ENODEV;
  1573. }
  1574. }
  1575. /*
  1576. * If the device has not been properly setup, the following will catch
  1577. * the problem and should stop the system from crashing.
  1578. * 20030610 - hamish@zot.org
  1579. */
  1580. if (pci_enable_device(pdev)) {
  1581. printk(KERN_ERR PFX "Unable to Enable PCI device\n");
  1582. agp_put_bridge(bridge);
  1583. return -ENODEV;
  1584. }
  1585. /* Fill in the mode register */
  1586. if (cap_ptr) {
  1587. pci_read_config_dword(pdev,
  1588. bridge->capndx+PCI_AGP_STATUS,
  1589. &bridge->mode);
  1590. }
  1591. pci_set_drvdata(pdev, bridge);
  1592. return agp_add_bridge(bridge);
  1593. fail:
  1594. printk(KERN_ERR PFX "Detected an Intel %s chipset, "
  1595. "but could not find the secondary device.\n", name);
  1596. agp_put_bridge(bridge);
  1597. return -ENODEV;
  1598. }
  1599. static void __devexit agp_intel_remove(struct pci_dev *pdev)
  1600. {
  1601. struct agp_bridge_data *bridge = pci_get_drvdata(pdev);
  1602. agp_remove_bridge(bridge);
  1603. if (intel_i810_private.i810_dev)
  1604. pci_dev_put(intel_i810_private.i810_dev);
  1605. if (intel_i830_private.i830_dev)
  1606. pci_dev_put(intel_i830_private.i830_dev);
  1607. agp_put_bridge(bridge);
  1608. }
  1609. #ifdef CONFIG_PM
  1610. static int agp_intel_resume(struct pci_dev *pdev)
  1611. {
  1612. struct agp_bridge_data *bridge = pci_get_drvdata(pdev);
  1613. pci_restore_state(pdev);
  1614. if (bridge->driver == &intel_generic_driver)
  1615. intel_configure();
  1616. else if (bridge->driver == &intel_850_driver)
  1617. intel_850_configure();
  1618. else if (bridge->driver == &intel_845_driver)
  1619. intel_845_configure();
  1620. else if (bridge->driver == &intel_830mp_driver)
  1621. intel_830mp_configure();
  1622. else if (bridge->driver == &intel_915_driver)
  1623. intel_i915_configure();
  1624. else if (bridge->driver == &intel_830_driver)
  1625. intel_i830_configure();
  1626. else if (bridge->driver == &intel_810_driver)
  1627. intel_i810_configure();
  1628. else if (bridge->driver == &intel_i965_driver)
  1629. intel_i915_configure();
  1630. return 0;
  1631. }
  1632. #endif
  1633. static struct pci_device_id agp_intel_pci_table[] = {
  1634. #define ID(x) \
  1635. { \
  1636. .class = (PCI_CLASS_BRIDGE_HOST << 8), \
  1637. .class_mask = ~0, \
  1638. .vendor = PCI_VENDOR_ID_INTEL, \
  1639. .device = x, \
  1640. .subvendor = PCI_ANY_ID, \
  1641. .subdevice = PCI_ANY_ID, \
  1642. }
  1643. ID(PCI_DEVICE_ID_INTEL_82443LX_0),
  1644. ID(PCI_DEVICE_ID_INTEL_82443BX_0),
  1645. ID(PCI_DEVICE_ID_INTEL_82443GX_0),
  1646. ID(PCI_DEVICE_ID_INTEL_82810_MC1),
  1647. ID(PCI_DEVICE_ID_INTEL_82810_MC3),
  1648. ID(PCI_DEVICE_ID_INTEL_82810E_MC),
  1649. ID(PCI_DEVICE_ID_INTEL_82815_MC),
  1650. ID(PCI_DEVICE_ID_INTEL_82820_HB),
  1651. ID(PCI_DEVICE_ID_INTEL_82820_UP_HB),
  1652. ID(PCI_DEVICE_ID_INTEL_82830_HB),
  1653. ID(PCI_DEVICE_ID_INTEL_82840_HB),
  1654. ID(PCI_DEVICE_ID_INTEL_82845_HB),
  1655. ID(PCI_DEVICE_ID_INTEL_82845G_HB),
  1656. ID(PCI_DEVICE_ID_INTEL_82850_HB),
  1657. ID(PCI_DEVICE_ID_INTEL_82855PM_HB),
  1658. ID(PCI_DEVICE_ID_INTEL_82855GM_HB),
  1659. ID(PCI_DEVICE_ID_INTEL_82860_HB),
  1660. ID(PCI_DEVICE_ID_INTEL_82865_HB),
  1661. ID(PCI_DEVICE_ID_INTEL_82875_HB),
  1662. ID(PCI_DEVICE_ID_INTEL_7505_0),
  1663. ID(PCI_DEVICE_ID_INTEL_7205_0),
  1664. ID(PCI_DEVICE_ID_INTEL_82915G_HB),
  1665. ID(PCI_DEVICE_ID_INTEL_82915GM_HB),
  1666. ID(PCI_DEVICE_ID_INTEL_82945G_HB),
  1667. ID(PCI_DEVICE_ID_INTEL_82945GM_HB),
  1668. ID(PCI_DEVICE_ID_INTEL_82946GZ_HB),
  1669. ID(PCI_DEVICE_ID_INTEL_82965G_1_HB),
  1670. ID(PCI_DEVICE_ID_INTEL_82965Q_HB),
  1671. ID(PCI_DEVICE_ID_INTEL_82965G_HB),
  1672. { }
  1673. };
  1674. MODULE_DEVICE_TABLE(pci, agp_intel_pci_table);
  1675. static struct pci_driver agp_intel_pci_driver = {
  1676. .name = "agpgart-intel",
  1677. .id_table = agp_intel_pci_table,
  1678. .probe = agp_intel_probe,
  1679. .remove = __devexit_p(agp_intel_remove),
  1680. #ifdef CONFIG_PM
  1681. .resume = agp_intel_resume,
  1682. #endif
  1683. };
  1684. static int __init agp_intel_init(void)
  1685. {
  1686. if (agp_off)
  1687. return -EINVAL;
  1688. return pci_register_driver(&agp_intel_pci_driver);
  1689. }
  1690. static void __exit agp_intel_cleanup(void)
  1691. {
  1692. pci_unregister_driver(&agp_intel_pci_driver);
  1693. }
  1694. module_init(agp_intel_init);
  1695. module_exit(agp_intel_cleanup);
  1696. MODULE_AUTHOR("Dave Jones <davej@codemonkey.org.uk>");
  1697. MODULE_LICENSE("GPL and additional rights");