sata_sx4.c 39 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501
  1. /*
  2. * sata_sx4.c - Promise SATA
  3. *
  4. * Maintained by: Jeff Garzik <jgarzik@pobox.com>
  5. * Please ALWAYS copy linux-ide@vger.kernel.org
  6. * on emails.
  7. *
  8. * Copyright 2003-2004 Red Hat, Inc.
  9. *
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License as published by
  13. * the Free Software Foundation; either version 2, or (at your option)
  14. * any later version.
  15. *
  16. * This program is distributed in the hope that it will be useful,
  17. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  19. * GNU General Public License for more details.
  20. *
  21. * You should have received a copy of the GNU General Public License
  22. * along with this program; see the file COPYING. If not, write to
  23. * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
  24. *
  25. *
  26. * libata documentation is available via 'make {ps|pdf}docs',
  27. * as Documentation/DocBook/libata.*
  28. *
  29. * Hardware documentation available under NDA.
  30. *
  31. */
  32. #include <linux/kernel.h>
  33. #include <linux/module.h>
  34. #include <linux/pci.h>
  35. #include <linux/init.h>
  36. #include <linux/blkdev.h>
  37. #include <linux/delay.h>
  38. #include <linux/interrupt.h>
  39. #include <linux/sched.h>
  40. #include <linux/device.h>
  41. #include <scsi/scsi_host.h>
  42. #include <scsi/scsi_cmnd.h>
  43. #include <linux/libata.h>
  44. #include <asm/io.h>
  45. #include "sata_promise.h"
  46. #define DRV_NAME "sata_sx4"
  47. #define DRV_VERSION "0.9"
  48. enum {
  49. PDC_PRD_TBL = 0x44, /* Direct command DMA table addr */
  50. PDC_PKT_SUBMIT = 0x40, /* Command packet pointer addr */
  51. PDC_HDMA_PKT_SUBMIT = 0x100, /* Host DMA packet pointer addr */
  52. PDC_INT_SEQMASK = 0x40, /* Mask of asserted SEQ INTs */
  53. PDC_HDMA_CTLSTAT = 0x12C, /* Host DMA control / status */
  54. PDC_20621_SEQCTL = 0x400,
  55. PDC_20621_SEQMASK = 0x480,
  56. PDC_20621_GENERAL_CTL = 0x484,
  57. PDC_20621_PAGE_SIZE = (32 * 1024),
  58. /* chosen, not constant, values; we design our own DIMM mem map */
  59. PDC_20621_DIMM_WINDOW = 0x0C, /* page# for 32K DIMM window */
  60. PDC_20621_DIMM_BASE = 0x00200000,
  61. PDC_20621_DIMM_DATA = (64 * 1024),
  62. PDC_DIMM_DATA_STEP = (256 * 1024),
  63. PDC_DIMM_WINDOW_STEP = (8 * 1024),
  64. PDC_DIMM_HOST_PRD = (6 * 1024),
  65. PDC_DIMM_HOST_PKT = (128 * 0),
  66. PDC_DIMM_HPKT_PRD = (128 * 1),
  67. PDC_DIMM_ATA_PKT = (128 * 2),
  68. PDC_DIMM_APKT_PRD = (128 * 3),
  69. PDC_DIMM_HEADER_SZ = PDC_DIMM_APKT_PRD + 128,
  70. PDC_PAGE_WINDOW = 0x40,
  71. PDC_PAGE_DATA = PDC_PAGE_WINDOW +
  72. (PDC_20621_DIMM_DATA / PDC_20621_PAGE_SIZE),
  73. PDC_PAGE_SET = PDC_DIMM_DATA_STEP / PDC_20621_PAGE_SIZE,
  74. PDC_CHIP0_OFS = 0xC0000, /* offset of chip #0 */
  75. PDC_20621_ERR_MASK = (1<<19) | (1<<20) | (1<<21) | (1<<22) |
  76. (1<<23),
  77. board_20621 = 0, /* FastTrak S150 SX4 */
  78. PDC_RESET = (1 << 11), /* HDMA reset */
  79. PDC_MAX_HDMA = 32,
  80. PDC_HDMA_Q_MASK = (PDC_MAX_HDMA - 1),
  81. PDC_DIMM0_SPD_DEV_ADDRESS = 0x50,
  82. PDC_DIMM1_SPD_DEV_ADDRESS = 0x51,
  83. PDC_MAX_DIMM_MODULE = 0x02,
  84. PDC_I2C_CONTROL_OFFSET = 0x48,
  85. PDC_I2C_ADDR_DATA_OFFSET = 0x4C,
  86. PDC_DIMM0_CONTROL_OFFSET = 0x80,
  87. PDC_DIMM1_CONTROL_OFFSET = 0x84,
  88. PDC_SDRAM_CONTROL_OFFSET = 0x88,
  89. PDC_I2C_WRITE = 0x00000000,
  90. PDC_I2C_READ = 0x00000040,
  91. PDC_I2C_START = 0x00000080,
  92. PDC_I2C_MASK_INT = 0x00000020,
  93. PDC_I2C_COMPLETE = 0x00010000,
  94. PDC_I2C_NO_ACK = 0x00100000,
  95. PDC_DIMM_SPD_SUBADDRESS_START = 0x00,
  96. PDC_DIMM_SPD_SUBADDRESS_END = 0x7F,
  97. PDC_DIMM_SPD_ROW_NUM = 3,
  98. PDC_DIMM_SPD_COLUMN_NUM = 4,
  99. PDC_DIMM_SPD_MODULE_ROW = 5,
  100. PDC_DIMM_SPD_TYPE = 11,
  101. PDC_DIMM_SPD_FRESH_RATE = 12,
  102. PDC_DIMM_SPD_BANK_NUM = 17,
  103. PDC_DIMM_SPD_CAS_LATENCY = 18,
  104. PDC_DIMM_SPD_ATTRIBUTE = 21,
  105. PDC_DIMM_SPD_ROW_PRE_CHARGE = 27,
  106. PDC_DIMM_SPD_ROW_ACTIVE_DELAY = 28,
  107. PDC_DIMM_SPD_RAS_CAS_DELAY = 29,
  108. PDC_DIMM_SPD_ACTIVE_PRECHARGE = 30,
  109. PDC_DIMM_SPD_SYSTEM_FREQ = 126,
  110. PDC_CTL_STATUS = 0x08,
  111. PDC_DIMM_WINDOW_CTLR = 0x0C,
  112. PDC_TIME_CONTROL = 0x3C,
  113. PDC_TIME_PERIOD = 0x40,
  114. PDC_TIME_COUNTER = 0x44,
  115. PDC_GENERAL_CTLR = 0x484,
  116. PCI_PLL_INIT = 0x8A531824,
  117. PCI_X_TCOUNT = 0xEE1E5CFF
  118. };
  119. struct pdc_port_priv {
  120. u8 dimm_buf[(ATA_PRD_SZ * ATA_MAX_PRD) + 512];
  121. u8 *pkt;
  122. dma_addr_t pkt_dma;
  123. };
  124. struct pdc_host_priv {
  125. void __iomem *dimm_mmio;
  126. unsigned int doing_hdma;
  127. unsigned int hdma_prod;
  128. unsigned int hdma_cons;
  129. struct {
  130. struct ata_queued_cmd *qc;
  131. unsigned int seq;
  132. unsigned long pkt_ofs;
  133. } hdma[32];
  134. };
  135. static int pdc_sata_init_one (struct pci_dev *pdev, const struct pci_device_id *ent);
  136. static irqreturn_t pdc20621_interrupt (int irq, void *dev_instance);
  137. static void pdc_eng_timeout(struct ata_port *ap);
  138. static void pdc_20621_phy_reset (struct ata_port *ap);
  139. static int pdc_port_start(struct ata_port *ap);
  140. static void pdc_port_stop(struct ata_port *ap);
  141. static void pdc20621_qc_prep(struct ata_queued_cmd *qc);
  142. static void pdc_tf_load_mmio(struct ata_port *ap, const struct ata_taskfile *tf);
  143. static void pdc_exec_command_mmio(struct ata_port *ap, const struct ata_taskfile *tf);
  144. static void pdc20621_host_stop(struct ata_host *host);
  145. static unsigned int pdc20621_dimm_init(struct ata_probe_ent *pe);
  146. static int pdc20621_detect_dimm(struct ata_probe_ent *pe);
  147. static unsigned int pdc20621_i2c_read(struct ata_probe_ent *pe,
  148. u32 device, u32 subaddr, u32 *pdata);
  149. static int pdc20621_prog_dimm0(struct ata_probe_ent *pe);
  150. static unsigned int pdc20621_prog_dimm_global(struct ata_probe_ent *pe);
  151. #ifdef ATA_VERBOSE_DEBUG
  152. static void pdc20621_get_from_dimm(struct ata_probe_ent *pe,
  153. void *psource, u32 offset, u32 size);
  154. #endif
  155. static void pdc20621_put_to_dimm(struct ata_probe_ent *pe,
  156. void *psource, u32 offset, u32 size);
  157. static void pdc20621_irq_clear(struct ata_port *ap);
  158. static unsigned int pdc20621_qc_issue_prot(struct ata_queued_cmd *qc);
  159. static struct scsi_host_template pdc_sata_sht = {
  160. .module = THIS_MODULE,
  161. .name = DRV_NAME,
  162. .ioctl = ata_scsi_ioctl,
  163. .queuecommand = ata_scsi_queuecmd,
  164. .can_queue = ATA_DEF_QUEUE,
  165. .this_id = ATA_SHT_THIS_ID,
  166. .sg_tablesize = LIBATA_MAX_PRD,
  167. .cmd_per_lun = ATA_SHT_CMD_PER_LUN,
  168. .emulated = ATA_SHT_EMULATED,
  169. .use_clustering = ATA_SHT_USE_CLUSTERING,
  170. .proc_name = DRV_NAME,
  171. .dma_boundary = ATA_DMA_BOUNDARY,
  172. .slave_configure = ata_scsi_slave_config,
  173. .slave_destroy = ata_scsi_slave_destroy,
  174. .bios_param = ata_std_bios_param,
  175. };
  176. static const struct ata_port_operations pdc_20621_ops = {
  177. .port_disable = ata_port_disable,
  178. .tf_load = pdc_tf_load_mmio,
  179. .tf_read = ata_tf_read,
  180. .check_status = ata_check_status,
  181. .exec_command = pdc_exec_command_mmio,
  182. .dev_select = ata_std_dev_select,
  183. .phy_reset = pdc_20621_phy_reset,
  184. .qc_prep = pdc20621_qc_prep,
  185. .qc_issue = pdc20621_qc_issue_prot,
  186. .data_xfer = ata_mmio_data_xfer,
  187. .eng_timeout = pdc_eng_timeout,
  188. .irq_handler = pdc20621_interrupt,
  189. .irq_clear = pdc20621_irq_clear,
  190. .port_start = pdc_port_start,
  191. .port_stop = pdc_port_stop,
  192. .host_stop = pdc20621_host_stop,
  193. };
  194. static const struct ata_port_info pdc_port_info[] = {
  195. /* board_20621 */
  196. {
  197. .sht = &pdc_sata_sht,
  198. .flags = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
  199. ATA_FLAG_SRST | ATA_FLAG_MMIO |
  200. ATA_FLAG_NO_ATAPI | ATA_FLAG_PIO_POLLING,
  201. .pio_mask = 0x1f, /* pio0-4 */
  202. .mwdma_mask = 0x07, /* mwdma0-2 */
  203. .udma_mask = 0x7f, /* udma0-6 ; FIXME */
  204. .port_ops = &pdc_20621_ops,
  205. },
  206. };
  207. static const struct pci_device_id pdc_sata_pci_tbl[] = {
  208. { PCI_VDEVICE(PROMISE, 0x6622), board_20621 },
  209. { } /* terminate list */
  210. };
  211. static struct pci_driver pdc_sata_pci_driver = {
  212. .name = DRV_NAME,
  213. .id_table = pdc_sata_pci_tbl,
  214. .probe = pdc_sata_init_one,
  215. .remove = ata_pci_remove_one,
  216. };
  217. static void pdc20621_host_stop(struct ata_host *host)
  218. {
  219. struct pci_dev *pdev = to_pci_dev(host->dev);
  220. struct pdc_host_priv *hpriv = host->private_data;
  221. void __iomem *dimm_mmio = hpriv->dimm_mmio;
  222. pci_iounmap(pdev, dimm_mmio);
  223. kfree(hpriv);
  224. pci_iounmap(pdev, host->mmio_base);
  225. }
  226. static int pdc_port_start(struct ata_port *ap)
  227. {
  228. struct device *dev = ap->host->dev;
  229. struct pdc_port_priv *pp;
  230. int rc;
  231. rc = ata_port_start(ap);
  232. if (rc)
  233. return rc;
  234. pp = kmalloc(sizeof(*pp), GFP_KERNEL);
  235. if (!pp) {
  236. rc = -ENOMEM;
  237. goto err_out;
  238. }
  239. memset(pp, 0, sizeof(*pp));
  240. pp->pkt = dma_alloc_coherent(dev, 128, &pp->pkt_dma, GFP_KERNEL);
  241. if (!pp->pkt) {
  242. rc = -ENOMEM;
  243. goto err_out_kfree;
  244. }
  245. ap->private_data = pp;
  246. return 0;
  247. err_out_kfree:
  248. kfree(pp);
  249. err_out:
  250. ata_port_stop(ap);
  251. return rc;
  252. }
  253. static void pdc_port_stop(struct ata_port *ap)
  254. {
  255. struct device *dev = ap->host->dev;
  256. struct pdc_port_priv *pp = ap->private_data;
  257. ap->private_data = NULL;
  258. dma_free_coherent(dev, 128, pp->pkt, pp->pkt_dma);
  259. kfree(pp);
  260. ata_port_stop(ap);
  261. }
  262. static void pdc_20621_phy_reset (struct ata_port *ap)
  263. {
  264. VPRINTK("ENTER\n");
  265. ap->cbl = ATA_CBL_SATA;
  266. ata_port_probe(ap);
  267. ata_bus_reset(ap);
  268. }
  269. static inline void pdc20621_ata_sg(struct ata_taskfile *tf, u8 *buf,
  270. unsigned int portno,
  271. unsigned int total_len)
  272. {
  273. u32 addr;
  274. unsigned int dw = PDC_DIMM_APKT_PRD >> 2;
  275. u32 *buf32 = (u32 *) buf;
  276. /* output ATA packet S/G table */
  277. addr = PDC_20621_DIMM_BASE + PDC_20621_DIMM_DATA +
  278. (PDC_DIMM_DATA_STEP * portno);
  279. VPRINTK("ATA sg addr 0x%x, %d\n", addr, addr);
  280. buf32[dw] = cpu_to_le32(addr);
  281. buf32[dw + 1] = cpu_to_le32(total_len | ATA_PRD_EOT);
  282. VPRINTK("ATA PSG @ %x == (0x%x, 0x%x)\n",
  283. PDC_20621_DIMM_BASE +
  284. (PDC_DIMM_WINDOW_STEP * portno) +
  285. PDC_DIMM_APKT_PRD,
  286. buf32[dw], buf32[dw + 1]);
  287. }
  288. static inline void pdc20621_host_sg(struct ata_taskfile *tf, u8 *buf,
  289. unsigned int portno,
  290. unsigned int total_len)
  291. {
  292. u32 addr;
  293. unsigned int dw = PDC_DIMM_HPKT_PRD >> 2;
  294. u32 *buf32 = (u32 *) buf;
  295. /* output Host DMA packet S/G table */
  296. addr = PDC_20621_DIMM_BASE + PDC_20621_DIMM_DATA +
  297. (PDC_DIMM_DATA_STEP * portno);
  298. buf32[dw] = cpu_to_le32(addr);
  299. buf32[dw + 1] = cpu_to_le32(total_len | ATA_PRD_EOT);
  300. VPRINTK("HOST PSG @ %x == (0x%x, 0x%x)\n",
  301. PDC_20621_DIMM_BASE +
  302. (PDC_DIMM_WINDOW_STEP * portno) +
  303. PDC_DIMM_HPKT_PRD,
  304. buf32[dw], buf32[dw + 1]);
  305. }
  306. static inline unsigned int pdc20621_ata_pkt(struct ata_taskfile *tf,
  307. unsigned int devno, u8 *buf,
  308. unsigned int portno)
  309. {
  310. unsigned int i, dw;
  311. u32 *buf32 = (u32 *) buf;
  312. u8 dev_reg;
  313. unsigned int dimm_sg = PDC_20621_DIMM_BASE +
  314. (PDC_DIMM_WINDOW_STEP * portno) +
  315. PDC_DIMM_APKT_PRD;
  316. VPRINTK("ENTER, dimm_sg == 0x%x, %d\n", dimm_sg, dimm_sg);
  317. i = PDC_DIMM_ATA_PKT;
  318. /*
  319. * Set up ATA packet
  320. */
  321. if ((tf->protocol == ATA_PROT_DMA) && (!(tf->flags & ATA_TFLAG_WRITE)))
  322. buf[i++] = PDC_PKT_READ;
  323. else if (tf->protocol == ATA_PROT_NODATA)
  324. buf[i++] = PDC_PKT_NODATA;
  325. else
  326. buf[i++] = 0;
  327. buf[i++] = 0; /* reserved */
  328. buf[i++] = portno + 1; /* seq. id */
  329. buf[i++] = 0xff; /* delay seq. id */
  330. /* dimm dma S/G, and next-pkt */
  331. dw = i >> 2;
  332. if (tf->protocol == ATA_PROT_NODATA)
  333. buf32[dw] = 0;
  334. else
  335. buf32[dw] = cpu_to_le32(dimm_sg);
  336. buf32[dw + 1] = 0;
  337. i += 8;
  338. if (devno == 0)
  339. dev_reg = ATA_DEVICE_OBS;
  340. else
  341. dev_reg = ATA_DEVICE_OBS | ATA_DEV1;
  342. /* select device */
  343. buf[i++] = (1 << 5) | PDC_PKT_CLEAR_BSY | ATA_REG_DEVICE;
  344. buf[i++] = dev_reg;
  345. /* device control register */
  346. buf[i++] = (1 << 5) | PDC_REG_DEVCTL;
  347. buf[i++] = tf->ctl;
  348. return i;
  349. }
  350. static inline void pdc20621_host_pkt(struct ata_taskfile *tf, u8 *buf,
  351. unsigned int portno)
  352. {
  353. unsigned int dw;
  354. u32 tmp, *buf32 = (u32 *) buf;
  355. unsigned int host_sg = PDC_20621_DIMM_BASE +
  356. (PDC_DIMM_WINDOW_STEP * portno) +
  357. PDC_DIMM_HOST_PRD;
  358. unsigned int dimm_sg = PDC_20621_DIMM_BASE +
  359. (PDC_DIMM_WINDOW_STEP * portno) +
  360. PDC_DIMM_HPKT_PRD;
  361. VPRINTK("ENTER, dimm_sg == 0x%x, %d\n", dimm_sg, dimm_sg);
  362. VPRINTK("host_sg == 0x%x, %d\n", host_sg, host_sg);
  363. dw = PDC_DIMM_HOST_PKT >> 2;
  364. /*
  365. * Set up Host DMA packet
  366. */
  367. if ((tf->protocol == ATA_PROT_DMA) && (!(tf->flags & ATA_TFLAG_WRITE)))
  368. tmp = PDC_PKT_READ;
  369. else
  370. tmp = 0;
  371. tmp |= ((portno + 1 + 4) << 16); /* seq. id */
  372. tmp |= (0xff << 24); /* delay seq. id */
  373. buf32[dw + 0] = cpu_to_le32(tmp);
  374. buf32[dw + 1] = cpu_to_le32(host_sg);
  375. buf32[dw + 2] = cpu_to_le32(dimm_sg);
  376. buf32[dw + 3] = 0;
  377. VPRINTK("HOST PKT @ %x == (0x%x 0x%x 0x%x 0x%x)\n",
  378. PDC_20621_DIMM_BASE + (PDC_DIMM_WINDOW_STEP * portno) +
  379. PDC_DIMM_HOST_PKT,
  380. buf32[dw + 0],
  381. buf32[dw + 1],
  382. buf32[dw + 2],
  383. buf32[dw + 3]);
  384. }
  385. static void pdc20621_dma_prep(struct ata_queued_cmd *qc)
  386. {
  387. struct scatterlist *sg;
  388. struct ata_port *ap = qc->ap;
  389. struct pdc_port_priv *pp = ap->private_data;
  390. void __iomem *mmio = ap->host->mmio_base;
  391. struct pdc_host_priv *hpriv = ap->host->private_data;
  392. void __iomem *dimm_mmio = hpriv->dimm_mmio;
  393. unsigned int portno = ap->port_no;
  394. unsigned int i, idx, total_len = 0, sgt_len;
  395. u32 *buf = (u32 *) &pp->dimm_buf[PDC_DIMM_HEADER_SZ];
  396. WARN_ON(!(qc->flags & ATA_QCFLAG_DMAMAP));
  397. VPRINTK("ata%u: ENTER\n", ap->id);
  398. /* hard-code chip #0 */
  399. mmio += PDC_CHIP0_OFS;
  400. /*
  401. * Build S/G table
  402. */
  403. idx = 0;
  404. ata_for_each_sg(sg, qc) {
  405. buf[idx++] = cpu_to_le32(sg_dma_address(sg));
  406. buf[idx++] = cpu_to_le32(sg_dma_len(sg));
  407. total_len += sg_dma_len(sg);
  408. }
  409. buf[idx - 1] |= cpu_to_le32(ATA_PRD_EOT);
  410. sgt_len = idx * 4;
  411. /*
  412. * Build ATA, host DMA packets
  413. */
  414. pdc20621_host_sg(&qc->tf, &pp->dimm_buf[0], portno, total_len);
  415. pdc20621_host_pkt(&qc->tf, &pp->dimm_buf[0], portno);
  416. pdc20621_ata_sg(&qc->tf, &pp->dimm_buf[0], portno, total_len);
  417. i = pdc20621_ata_pkt(&qc->tf, qc->dev->devno, &pp->dimm_buf[0], portno);
  418. if (qc->tf.flags & ATA_TFLAG_LBA48)
  419. i = pdc_prep_lba48(&qc->tf, &pp->dimm_buf[0], i);
  420. else
  421. i = pdc_prep_lba28(&qc->tf, &pp->dimm_buf[0], i);
  422. pdc_pkt_footer(&qc->tf, &pp->dimm_buf[0], i);
  423. /* copy three S/G tables and two packets to DIMM MMIO window */
  424. memcpy_toio(dimm_mmio + (portno * PDC_DIMM_WINDOW_STEP),
  425. &pp->dimm_buf, PDC_DIMM_HEADER_SZ);
  426. memcpy_toio(dimm_mmio + (portno * PDC_DIMM_WINDOW_STEP) +
  427. PDC_DIMM_HOST_PRD,
  428. &pp->dimm_buf[PDC_DIMM_HEADER_SZ], sgt_len);
  429. /* force host FIFO dump */
  430. writel(0x00000001, mmio + PDC_20621_GENERAL_CTL);
  431. readl(dimm_mmio); /* MMIO PCI posting flush */
  432. VPRINTK("ata pkt buf ofs %u, prd size %u, mmio copied\n", i, sgt_len);
  433. }
  434. static void pdc20621_nodata_prep(struct ata_queued_cmd *qc)
  435. {
  436. struct ata_port *ap = qc->ap;
  437. struct pdc_port_priv *pp = ap->private_data;
  438. void __iomem *mmio = ap->host->mmio_base;
  439. struct pdc_host_priv *hpriv = ap->host->private_data;
  440. void __iomem *dimm_mmio = hpriv->dimm_mmio;
  441. unsigned int portno = ap->port_no;
  442. unsigned int i;
  443. VPRINTK("ata%u: ENTER\n", ap->id);
  444. /* hard-code chip #0 */
  445. mmio += PDC_CHIP0_OFS;
  446. i = pdc20621_ata_pkt(&qc->tf, qc->dev->devno, &pp->dimm_buf[0], portno);
  447. if (qc->tf.flags & ATA_TFLAG_LBA48)
  448. i = pdc_prep_lba48(&qc->tf, &pp->dimm_buf[0], i);
  449. else
  450. i = pdc_prep_lba28(&qc->tf, &pp->dimm_buf[0], i);
  451. pdc_pkt_footer(&qc->tf, &pp->dimm_buf[0], i);
  452. /* copy three S/G tables and two packets to DIMM MMIO window */
  453. memcpy_toio(dimm_mmio + (portno * PDC_DIMM_WINDOW_STEP),
  454. &pp->dimm_buf, PDC_DIMM_HEADER_SZ);
  455. /* force host FIFO dump */
  456. writel(0x00000001, mmio + PDC_20621_GENERAL_CTL);
  457. readl(dimm_mmio); /* MMIO PCI posting flush */
  458. VPRINTK("ata pkt buf ofs %u, mmio copied\n", i);
  459. }
  460. static void pdc20621_qc_prep(struct ata_queued_cmd *qc)
  461. {
  462. switch (qc->tf.protocol) {
  463. case ATA_PROT_DMA:
  464. pdc20621_dma_prep(qc);
  465. break;
  466. case ATA_PROT_NODATA:
  467. pdc20621_nodata_prep(qc);
  468. break;
  469. default:
  470. break;
  471. }
  472. }
  473. static void __pdc20621_push_hdma(struct ata_queued_cmd *qc,
  474. unsigned int seq,
  475. u32 pkt_ofs)
  476. {
  477. struct ata_port *ap = qc->ap;
  478. struct ata_host *host = ap->host;
  479. void __iomem *mmio = host->mmio_base;
  480. /* hard-code chip #0 */
  481. mmio += PDC_CHIP0_OFS;
  482. writel(0x00000001, mmio + PDC_20621_SEQCTL + (seq * 4));
  483. readl(mmio + PDC_20621_SEQCTL + (seq * 4)); /* flush */
  484. writel(pkt_ofs, mmio + PDC_HDMA_PKT_SUBMIT);
  485. readl(mmio + PDC_HDMA_PKT_SUBMIT); /* flush */
  486. }
  487. static void pdc20621_push_hdma(struct ata_queued_cmd *qc,
  488. unsigned int seq,
  489. u32 pkt_ofs)
  490. {
  491. struct ata_port *ap = qc->ap;
  492. struct pdc_host_priv *pp = ap->host->private_data;
  493. unsigned int idx = pp->hdma_prod & PDC_HDMA_Q_MASK;
  494. if (!pp->doing_hdma) {
  495. __pdc20621_push_hdma(qc, seq, pkt_ofs);
  496. pp->doing_hdma = 1;
  497. return;
  498. }
  499. pp->hdma[idx].qc = qc;
  500. pp->hdma[idx].seq = seq;
  501. pp->hdma[idx].pkt_ofs = pkt_ofs;
  502. pp->hdma_prod++;
  503. }
  504. static void pdc20621_pop_hdma(struct ata_queued_cmd *qc)
  505. {
  506. struct ata_port *ap = qc->ap;
  507. struct pdc_host_priv *pp = ap->host->private_data;
  508. unsigned int idx = pp->hdma_cons & PDC_HDMA_Q_MASK;
  509. /* if nothing on queue, we're done */
  510. if (pp->hdma_prod == pp->hdma_cons) {
  511. pp->doing_hdma = 0;
  512. return;
  513. }
  514. __pdc20621_push_hdma(pp->hdma[idx].qc, pp->hdma[idx].seq,
  515. pp->hdma[idx].pkt_ofs);
  516. pp->hdma_cons++;
  517. }
  518. #ifdef ATA_VERBOSE_DEBUG
  519. static void pdc20621_dump_hdma(struct ata_queued_cmd *qc)
  520. {
  521. struct ata_port *ap = qc->ap;
  522. unsigned int port_no = ap->port_no;
  523. struct pdc_host_priv *hpriv = ap->host->private_data;
  524. void *dimm_mmio = hpriv->dimm_mmio;
  525. dimm_mmio += (port_no * PDC_DIMM_WINDOW_STEP);
  526. dimm_mmio += PDC_DIMM_HOST_PKT;
  527. printk(KERN_ERR "HDMA[0] == 0x%08X\n", readl(dimm_mmio));
  528. printk(KERN_ERR "HDMA[1] == 0x%08X\n", readl(dimm_mmio + 4));
  529. printk(KERN_ERR "HDMA[2] == 0x%08X\n", readl(dimm_mmio + 8));
  530. printk(KERN_ERR "HDMA[3] == 0x%08X\n", readl(dimm_mmio + 12));
  531. }
  532. #else
  533. static inline void pdc20621_dump_hdma(struct ata_queued_cmd *qc) { }
  534. #endif /* ATA_VERBOSE_DEBUG */
  535. static void pdc20621_packet_start(struct ata_queued_cmd *qc)
  536. {
  537. struct ata_port *ap = qc->ap;
  538. struct ata_host *host = ap->host;
  539. unsigned int port_no = ap->port_no;
  540. void __iomem *mmio = host->mmio_base;
  541. unsigned int rw = (qc->tf.flags & ATA_TFLAG_WRITE);
  542. u8 seq = (u8) (port_no + 1);
  543. unsigned int port_ofs;
  544. /* hard-code chip #0 */
  545. mmio += PDC_CHIP0_OFS;
  546. VPRINTK("ata%u: ENTER\n", ap->id);
  547. wmb(); /* flush PRD, pkt writes */
  548. port_ofs = PDC_20621_DIMM_BASE + (PDC_DIMM_WINDOW_STEP * port_no);
  549. /* if writing, we (1) DMA to DIMM, then (2) do ATA command */
  550. if (rw && qc->tf.protocol == ATA_PROT_DMA) {
  551. seq += 4;
  552. pdc20621_dump_hdma(qc);
  553. pdc20621_push_hdma(qc, seq, port_ofs + PDC_DIMM_HOST_PKT);
  554. VPRINTK("queued ofs 0x%x (%u), seq %u\n",
  555. port_ofs + PDC_DIMM_HOST_PKT,
  556. port_ofs + PDC_DIMM_HOST_PKT,
  557. seq);
  558. } else {
  559. writel(0x00000001, mmio + PDC_20621_SEQCTL + (seq * 4));
  560. readl(mmio + PDC_20621_SEQCTL + (seq * 4)); /* flush */
  561. writel(port_ofs + PDC_DIMM_ATA_PKT,
  562. (void __iomem *) ap->ioaddr.cmd_addr + PDC_PKT_SUBMIT);
  563. readl((void __iomem *) ap->ioaddr.cmd_addr + PDC_PKT_SUBMIT);
  564. VPRINTK("submitted ofs 0x%x (%u), seq %u\n",
  565. port_ofs + PDC_DIMM_ATA_PKT,
  566. port_ofs + PDC_DIMM_ATA_PKT,
  567. seq);
  568. }
  569. }
  570. static unsigned int pdc20621_qc_issue_prot(struct ata_queued_cmd *qc)
  571. {
  572. switch (qc->tf.protocol) {
  573. case ATA_PROT_DMA:
  574. case ATA_PROT_NODATA:
  575. pdc20621_packet_start(qc);
  576. return 0;
  577. case ATA_PROT_ATAPI_DMA:
  578. BUG();
  579. break;
  580. default:
  581. break;
  582. }
  583. return ata_qc_issue_prot(qc);
  584. }
  585. static inline unsigned int pdc20621_host_intr( struct ata_port *ap,
  586. struct ata_queued_cmd *qc,
  587. unsigned int doing_hdma,
  588. void __iomem *mmio)
  589. {
  590. unsigned int port_no = ap->port_no;
  591. unsigned int port_ofs =
  592. PDC_20621_DIMM_BASE + (PDC_DIMM_WINDOW_STEP * port_no);
  593. u8 status;
  594. unsigned int handled = 0;
  595. VPRINTK("ENTER\n");
  596. if ((qc->tf.protocol == ATA_PROT_DMA) && /* read */
  597. (!(qc->tf.flags & ATA_TFLAG_WRITE))) {
  598. /* step two - DMA from DIMM to host */
  599. if (doing_hdma) {
  600. VPRINTK("ata%u: read hdma, 0x%x 0x%x\n", ap->id,
  601. readl(mmio + 0x104), readl(mmio + PDC_HDMA_CTLSTAT));
  602. /* get drive status; clear intr; complete txn */
  603. qc->err_mask |= ac_err_mask(ata_wait_idle(ap));
  604. ata_qc_complete(qc);
  605. pdc20621_pop_hdma(qc);
  606. }
  607. /* step one - exec ATA command */
  608. else {
  609. u8 seq = (u8) (port_no + 1 + 4);
  610. VPRINTK("ata%u: read ata, 0x%x 0x%x\n", ap->id,
  611. readl(mmio + 0x104), readl(mmio + PDC_HDMA_CTLSTAT));
  612. /* submit hdma pkt */
  613. pdc20621_dump_hdma(qc);
  614. pdc20621_push_hdma(qc, seq,
  615. port_ofs + PDC_DIMM_HOST_PKT);
  616. }
  617. handled = 1;
  618. } else if (qc->tf.protocol == ATA_PROT_DMA) { /* write */
  619. /* step one - DMA from host to DIMM */
  620. if (doing_hdma) {
  621. u8 seq = (u8) (port_no + 1);
  622. VPRINTK("ata%u: write hdma, 0x%x 0x%x\n", ap->id,
  623. readl(mmio + 0x104), readl(mmio + PDC_HDMA_CTLSTAT));
  624. /* submit ata pkt */
  625. writel(0x00000001, mmio + PDC_20621_SEQCTL + (seq * 4));
  626. readl(mmio + PDC_20621_SEQCTL + (seq * 4));
  627. writel(port_ofs + PDC_DIMM_ATA_PKT,
  628. (void __iomem *) ap->ioaddr.cmd_addr + PDC_PKT_SUBMIT);
  629. readl((void __iomem *) ap->ioaddr.cmd_addr + PDC_PKT_SUBMIT);
  630. }
  631. /* step two - execute ATA command */
  632. else {
  633. VPRINTK("ata%u: write ata, 0x%x 0x%x\n", ap->id,
  634. readl(mmio + 0x104), readl(mmio + PDC_HDMA_CTLSTAT));
  635. /* get drive status; clear intr; complete txn */
  636. qc->err_mask |= ac_err_mask(ata_wait_idle(ap));
  637. ata_qc_complete(qc);
  638. pdc20621_pop_hdma(qc);
  639. }
  640. handled = 1;
  641. /* command completion, but no data xfer */
  642. } else if (qc->tf.protocol == ATA_PROT_NODATA) {
  643. status = ata_busy_wait(ap, ATA_BUSY | ATA_DRQ, 1000);
  644. DPRINTK("BUS_NODATA (drv_stat 0x%X)\n", status);
  645. qc->err_mask |= ac_err_mask(status);
  646. ata_qc_complete(qc);
  647. handled = 1;
  648. } else {
  649. ap->stats.idle_irq++;
  650. }
  651. return handled;
  652. }
  653. static void pdc20621_irq_clear(struct ata_port *ap)
  654. {
  655. struct ata_host *host = ap->host;
  656. void __iomem *mmio = host->mmio_base;
  657. mmio += PDC_CHIP0_OFS;
  658. readl(mmio + PDC_20621_SEQMASK);
  659. }
  660. static irqreturn_t pdc20621_interrupt (int irq, void *dev_instance)
  661. {
  662. struct ata_host *host = dev_instance;
  663. struct ata_port *ap;
  664. u32 mask = 0;
  665. unsigned int i, tmp, port_no;
  666. unsigned int handled = 0;
  667. void __iomem *mmio_base;
  668. VPRINTK("ENTER\n");
  669. if (!host || !host->mmio_base) {
  670. VPRINTK("QUICK EXIT\n");
  671. return IRQ_NONE;
  672. }
  673. mmio_base = host->mmio_base;
  674. /* reading should also clear interrupts */
  675. mmio_base += PDC_CHIP0_OFS;
  676. mask = readl(mmio_base + PDC_20621_SEQMASK);
  677. VPRINTK("mask == 0x%x\n", mask);
  678. if (mask == 0xffffffff) {
  679. VPRINTK("QUICK EXIT 2\n");
  680. return IRQ_NONE;
  681. }
  682. mask &= 0xffff; /* only 16 tags possible */
  683. if (!mask) {
  684. VPRINTK("QUICK EXIT 3\n");
  685. return IRQ_NONE;
  686. }
  687. spin_lock(&host->lock);
  688. for (i = 1; i < 9; i++) {
  689. port_no = i - 1;
  690. if (port_no > 3)
  691. port_no -= 4;
  692. if (port_no >= host->n_ports)
  693. ap = NULL;
  694. else
  695. ap = host->ports[port_no];
  696. tmp = mask & (1 << i);
  697. VPRINTK("seq %u, port_no %u, ap %p, tmp %x\n", i, port_no, ap, tmp);
  698. if (tmp && ap &&
  699. !(ap->flags & ATA_FLAG_DISABLED)) {
  700. struct ata_queued_cmd *qc;
  701. qc = ata_qc_from_tag(ap, ap->active_tag);
  702. if (qc && (!(qc->tf.flags & ATA_TFLAG_POLLING)))
  703. handled += pdc20621_host_intr(ap, qc, (i > 4),
  704. mmio_base);
  705. }
  706. }
  707. spin_unlock(&host->lock);
  708. VPRINTK("mask == 0x%x\n", mask);
  709. VPRINTK("EXIT\n");
  710. return IRQ_RETVAL(handled);
  711. }
  712. static void pdc_eng_timeout(struct ata_port *ap)
  713. {
  714. u8 drv_stat;
  715. struct ata_host *host = ap->host;
  716. struct ata_queued_cmd *qc;
  717. unsigned long flags;
  718. DPRINTK("ENTER\n");
  719. spin_lock_irqsave(&host->lock, flags);
  720. qc = ata_qc_from_tag(ap, ap->active_tag);
  721. switch (qc->tf.protocol) {
  722. case ATA_PROT_DMA:
  723. case ATA_PROT_NODATA:
  724. ata_port_printk(ap, KERN_ERR, "command timeout\n");
  725. qc->err_mask |= __ac_err_mask(ata_wait_idle(ap));
  726. break;
  727. default:
  728. drv_stat = ata_busy_wait(ap, ATA_BUSY | ATA_DRQ, 1000);
  729. ata_port_printk(ap, KERN_ERR,
  730. "unknown timeout, cmd 0x%x stat 0x%x\n",
  731. qc->tf.command, drv_stat);
  732. qc->err_mask |= ac_err_mask(drv_stat);
  733. break;
  734. }
  735. spin_unlock_irqrestore(&host->lock, flags);
  736. ata_eh_qc_complete(qc);
  737. DPRINTK("EXIT\n");
  738. }
  739. static void pdc_tf_load_mmio(struct ata_port *ap, const struct ata_taskfile *tf)
  740. {
  741. WARN_ON (tf->protocol == ATA_PROT_DMA ||
  742. tf->protocol == ATA_PROT_NODATA);
  743. ata_tf_load(ap, tf);
  744. }
  745. static void pdc_exec_command_mmio(struct ata_port *ap, const struct ata_taskfile *tf)
  746. {
  747. WARN_ON (tf->protocol == ATA_PROT_DMA ||
  748. tf->protocol == ATA_PROT_NODATA);
  749. ata_exec_command(ap, tf);
  750. }
  751. static void pdc_sata_setup_port(struct ata_ioports *port, unsigned long base)
  752. {
  753. port->cmd_addr = base;
  754. port->data_addr = base;
  755. port->feature_addr =
  756. port->error_addr = base + 0x4;
  757. port->nsect_addr = base + 0x8;
  758. port->lbal_addr = base + 0xc;
  759. port->lbam_addr = base + 0x10;
  760. port->lbah_addr = base + 0x14;
  761. port->device_addr = base + 0x18;
  762. port->command_addr =
  763. port->status_addr = base + 0x1c;
  764. port->altstatus_addr =
  765. port->ctl_addr = base + 0x38;
  766. }
  767. #ifdef ATA_VERBOSE_DEBUG
  768. static void pdc20621_get_from_dimm(struct ata_probe_ent *pe, void *psource,
  769. u32 offset, u32 size)
  770. {
  771. u32 window_size;
  772. u16 idx;
  773. u8 page_mask;
  774. long dist;
  775. void __iomem *mmio = pe->mmio_base;
  776. struct pdc_host_priv *hpriv = pe->private_data;
  777. void __iomem *dimm_mmio = hpriv->dimm_mmio;
  778. /* hard-code chip #0 */
  779. mmio += PDC_CHIP0_OFS;
  780. page_mask = 0x00;
  781. window_size = 0x2000 * 4; /* 32K byte uchar size */
  782. idx = (u16) (offset / window_size);
  783. writel(0x01, mmio + PDC_GENERAL_CTLR);
  784. readl(mmio + PDC_GENERAL_CTLR);
  785. writel(((idx) << page_mask), mmio + PDC_DIMM_WINDOW_CTLR);
  786. readl(mmio + PDC_DIMM_WINDOW_CTLR);
  787. offset -= (idx * window_size);
  788. idx++;
  789. dist = ((long) (window_size - (offset + size))) >= 0 ? size :
  790. (long) (window_size - offset);
  791. memcpy_fromio((char *) psource, (char *) (dimm_mmio + offset / 4),
  792. dist);
  793. psource += dist;
  794. size -= dist;
  795. for (; (long) size >= (long) window_size ;) {
  796. writel(0x01, mmio + PDC_GENERAL_CTLR);
  797. readl(mmio + PDC_GENERAL_CTLR);
  798. writel(((idx) << page_mask), mmio + PDC_DIMM_WINDOW_CTLR);
  799. readl(mmio + PDC_DIMM_WINDOW_CTLR);
  800. memcpy_fromio((char *) psource, (char *) (dimm_mmio),
  801. window_size / 4);
  802. psource += window_size;
  803. size -= window_size;
  804. idx ++;
  805. }
  806. if (size) {
  807. writel(0x01, mmio + PDC_GENERAL_CTLR);
  808. readl(mmio + PDC_GENERAL_CTLR);
  809. writel(((idx) << page_mask), mmio + PDC_DIMM_WINDOW_CTLR);
  810. readl(mmio + PDC_DIMM_WINDOW_CTLR);
  811. memcpy_fromio((char *) psource, (char *) (dimm_mmio),
  812. size / 4);
  813. }
  814. }
  815. #endif
  816. static void pdc20621_put_to_dimm(struct ata_probe_ent *pe, void *psource,
  817. u32 offset, u32 size)
  818. {
  819. u32 window_size;
  820. u16 idx;
  821. u8 page_mask;
  822. long dist;
  823. void __iomem *mmio = pe->mmio_base;
  824. struct pdc_host_priv *hpriv = pe->private_data;
  825. void __iomem *dimm_mmio = hpriv->dimm_mmio;
  826. /* hard-code chip #0 */
  827. mmio += PDC_CHIP0_OFS;
  828. page_mask = 0x00;
  829. window_size = 0x2000 * 4; /* 32K byte uchar size */
  830. idx = (u16) (offset / window_size);
  831. writel(((idx) << page_mask), mmio + PDC_DIMM_WINDOW_CTLR);
  832. readl(mmio + PDC_DIMM_WINDOW_CTLR);
  833. offset -= (idx * window_size);
  834. idx++;
  835. dist = ((long)(s32)(window_size - (offset + size))) >= 0 ? size :
  836. (long) (window_size - offset);
  837. memcpy_toio(dimm_mmio + offset / 4, psource, dist);
  838. writel(0x01, mmio + PDC_GENERAL_CTLR);
  839. readl(mmio + PDC_GENERAL_CTLR);
  840. psource += dist;
  841. size -= dist;
  842. for (; (long) size >= (long) window_size ;) {
  843. writel(((idx) << page_mask), mmio + PDC_DIMM_WINDOW_CTLR);
  844. readl(mmio + PDC_DIMM_WINDOW_CTLR);
  845. memcpy_toio(dimm_mmio, psource, window_size / 4);
  846. writel(0x01, mmio + PDC_GENERAL_CTLR);
  847. readl(mmio + PDC_GENERAL_CTLR);
  848. psource += window_size;
  849. size -= window_size;
  850. idx ++;
  851. }
  852. if (size) {
  853. writel(((idx) << page_mask), mmio + PDC_DIMM_WINDOW_CTLR);
  854. readl(mmio + PDC_DIMM_WINDOW_CTLR);
  855. memcpy_toio(dimm_mmio, psource, size / 4);
  856. writel(0x01, mmio + PDC_GENERAL_CTLR);
  857. readl(mmio + PDC_GENERAL_CTLR);
  858. }
  859. }
  860. static unsigned int pdc20621_i2c_read(struct ata_probe_ent *pe, u32 device,
  861. u32 subaddr, u32 *pdata)
  862. {
  863. void __iomem *mmio = pe->mmio_base;
  864. u32 i2creg = 0;
  865. u32 status;
  866. u32 count =0;
  867. /* hard-code chip #0 */
  868. mmio += PDC_CHIP0_OFS;
  869. i2creg |= device << 24;
  870. i2creg |= subaddr << 16;
  871. /* Set the device and subaddress */
  872. writel(i2creg, mmio + PDC_I2C_ADDR_DATA_OFFSET);
  873. readl(mmio + PDC_I2C_ADDR_DATA_OFFSET);
  874. /* Write Control to perform read operation, mask int */
  875. writel(PDC_I2C_READ | PDC_I2C_START | PDC_I2C_MASK_INT,
  876. mmio + PDC_I2C_CONTROL_OFFSET);
  877. for (count = 0; count <= 1000; count ++) {
  878. status = readl(mmio + PDC_I2C_CONTROL_OFFSET);
  879. if (status & PDC_I2C_COMPLETE) {
  880. status = readl(mmio + PDC_I2C_ADDR_DATA_OFFSET);
  881. break;
  882. } else if (count == 1000)
  883. return 0;
  884. }
  885. *pdata = (status >> 8) & 0x000000ff;
  886. return 1;
  887. }
  888. static int pdc20621_detect_dimm(struct ata_probe_ent *pe)
  889. {
  890. u32 data=0 ;
  891. if (pdc20621_i2c_read(pe, PDC_DIMM0_SPD_DEV_ADDRESS,
  892. PDC_DIMM_SPD_SYSTEM_FREQ, &data)) {
  893. if (data == 100)
  894. return 100;
  895. } else
  896. return 0;
  897. if (pdc20621_i2c_read(pe, PDC_DIMM0_SPD_DEV_ADDRESS, 9, &data)) {
  898. if(data <= 0x75)
  899. return 133;
  900. } else
  901. return 0;
  902. return 0;
  903. }
  904. static int pdc20621_prog_dimm0(struct ata_probe_ent *pe)
  905. {
  906. u32 spd0[50];
  907. u32 data = 0;
  908. int size, i;
  909. u8 bdimmsize;
  910. void __iomem *mmio = pe->mmio_base;
  911. static const struct {
  912. unsigned int reg;
  913. unsigned int ofs;
  914. } pdc_i2c_read_data [] = {
  915. { PDC_DIMM_SPD_TYPE, 11 },
  916. { PDC_DIMM_SPD_FRESH_RATE, 12 },
  917. { PDC_DIMM_SPD_COLUMN_NUM, 4 },
  918. { PDC_DIMM_SPD_ATTRIBUTE, 21 },
  919. { PDC_DIMM_SPD_ROW_NUM, 3 },
  920. { PDC_DIMM_SPD_BANK_NUM, 17 },
  921. { PDC_DIMM_SPD_MODULE_ROW, 5 },
  922. { PDC_DIMM_SPD_ROW_PRE_CHARGE, 27 },
  923. { PDC_DIMM_SPD_ROW_ACTIVE_DELAY, 28 },
  924. { PDC_DIMM_SPD_RAS_CAS_DELAY, 29 },
  925. { PDC_DIMM_SPD_ACTIVE_PRECHARGE, 30 },
  926. { PDC_DIMM_SPD_CAS_LATENCY, 18 },
  927. };
  928. /* hard-code chip #0 */
  929. mmio += PDC_CHIP0_OFS;
  930. for(i=0; i<ARRAY_SIZE(pdc_i2c_read_data); i++)
  931. pdc20621_i2c_read(pe, PDC_DIMM0_SPD_DEV_ADDRESS,
  932. pdc_i2c_read_data[i].reg,
  933. &spd0[pdc_i2c_read_data[i].ofs]);
  934. data |= (spd0[4] - 8) | ((spd0[21] != 0) << 3) | ((spd0[3]-11) << 4);
  935. data |= ((spd0[17] / 4) << 6) | ((spd0[5] / 2) << 7) |
  936. ((((spd0[27] + 9) / 10) - 1) << 8) ;
  937. data |= (((((spd0[29] > spd0[28])
  938. ? spd0[29] : spd0[28]) + 9) / 10) - 1) << 10;
  939. data |= ((spd0[30] - spd0[29] + 9) / 10 - 2) << 12;
  940. if (spd0[18] & 0x08)
  941. data |= ((0x03) << 14);
  942. else if (spd0[18] & 0x04)
  943. data |= ((0x02) << 14);
  944. else if (spd0[18] & 0x01)
  945. data |= ((0x01) << 14);
  946. else
  947. data |= (0 << 14);
  948. /*
  949. Calculate the size of bDIMMSize (power of 2) and
  950. merge the DIMM size by program start/end address.
  951. */
  952. bdimmsize = spd0[4] + (spd0[5] / 2) + spd0[3] + (spd0[17] / 2) + 3;
  953. size = (1 << bdimmsize) >> 20; /* size = xxx(MB) */
  954. data |= (((size / 16) - 1) << 16);
  955. data |= (0 << 23);
  956. data |= 8;
  957. writel(data, mmio + PDC_DIMM0_CONTROL_OFFSET);
  958. readl(mmio + PDC_DIMM0_CONTROL_OFFSET);
  959. return size;
  960. }
  961. static unsigned int pdc20621_prog_dimm_global(struct ata_probe_ent *pe)
  962. {
  963. u32 data, spd0;
  964. int error, i;
  965. void __iomem *mmio = pe->mmio_base;
  966. /* hard-code chip #0 */
  967. mmio += PDC_CHIP0_OFS;
  968. /*
  969. Set To Default : DIMM Module Global Control Register (0x022259F1)
  970. DIMM Arbitration Disable (bit 20)
  971. DIMM Data/Control Output Driving Selection (bit12 - bit15)
  972. Refresh Enable (bit 17)
  973. */
  974. data = 0x022259F1;
  975. writel(data, mmio + PDC_SDRAM_CONTROL_OFFSET);
  976. readl(mmio + PDC_SDRAM_CONTROL_OFFSET);
  977. /* Turn on for ECC */
  978. pdc20621_i2c_read(pe, PDC_DIMM0_SPD_DEV_ADDRESS,
  979. PDC_DIMM_SPD_TYPE, &spd0);
  980. if (spd0 == 0x02) {
  981. data |= (0x01 << 16);
  982. writel(data, mmio + PDC_SDRAM_CONTROL_OFFSET);
  983. readl(mmio + PDC_SDRAM_CONTROL_OFFSET);
  984. printk(KERN_ERR "Local DIMM ECC Enabled\n");
  985. }
  986. /* DIMM Initialization Select/Enable (bit 18/19) */
  987. data &= (~(1<<18));
  988. data |= (1<<19);
  989. writel(data, mmio + PDC_SDRAM_CONTROL_OFFSET);
  990. error = 1;
  991. for (i = 1; i <= 10; i++) { /* polling ~5 secs */
  992. data = readl(mmio + PDC_SDRAM_CONTROL_OFFSET);
  993. if (!(data & (1<<19))) {
  994. error = 0;
  995. break;
  996. }
  997. msleep(i*100);
  998. }
  999. return error;
  1000. }
  1001. static unsigned int pdc20621_dimm_init(struct ata_probe_ent *pe)
  1002. {
  1003. int speed, size, length;
  1004. u32 addr,spd0,pci_status;
  1005. u32 tmp=0;
  1006. u32 time_period=0;
  1007. u32 tcount=0;
  1008. u32 ticks=0;
  1009. u32 clock=0;
  1010. u32 fparam=0;
  1011. void __iomem *mmio = pe->mmio_base;
  1012. /* hard-code chip #0 */
  1013. mmio += PDC_CHIP0_OFS;
  1014. /* Initialize PLL based upon PCI Bus Frequency */
  1015. /* Initialize Time Period Register */
  1016. writel(0xffffffff, mmio + PDC_TIME_PERIOD);
  1017. time_period = readl(mmio + PDC_TIME_PERIOD);
  1018. VPRINTK("Time Period Register (0x40): 0x%x\n", time_period);
  1019. /* Enable timer */
  1020. writel(0x00001a0, mmio + PDC_TIME_CONTROL);
  1021. readl(mmio + PDC_TIME_CONTROL);
  1022. /* Wait 3 seconds */
  1023. msleep(3000);
  1024. /*
  1025. When timer is enabled, counter is decreased every internal
  1026. clock cycle.
  1027. */
  1028. tcount = readl(mmio + PDC_TIME_COUNTER);
  1029. VPRINTK("Time Counter Register (0x44): 0x%x\n", tcount);
  1030. /*
  1031. If SX4 is on PCI-X bus, after 3 seconds, the timer counter
  1032. register should be >= (0xffffffff - 3x10^8).
  1033. */
  1034. if(tcount >= PCI_X_TCOUNT) {
  1035. ticks = (time_period - tcount);
  1036. VPRINTK("Num counters 0x%x (%d)\n", ticks, ticks);
  1037. clock = (ticks / 300000);
  1038. VPRINTK("10 * Internal clk = 0x%x (%d)\n", clock, clock);
  1039. clock = (clock * 33);
  1040. VPRINTK("10 * Internal clk * 33 = 0x%x (%d)\n", clock, clock);
  1041. /* PLL F Param (bit 22:16) */
  1042. fparam = (1400000 / clock) - 2;
  1043. VPRINTK("PLL F Param: 0x%x (%d)\n", fparam, fparam);
  1044. /* OD param = 0x2 (bit 31:30), R param = 0x5 (bit 29:25) */
  1045. pci_status = (0x8a001824 | (fparam << 16));
  1046. } else
  1047. pci_status = PCI_PLL_INIT;
  1048. /* Initialize PLL. */
  1049. VPRINTK("pci_status: 0x%x\n", pci_status);
  1050. writel(pci_status, mmio + PDC_CTL_STATUS);
  1051. readl(mmio + PDC_CTL_STATUS);
  1052. /*
  1053. Read SPD of DIMM by I2C interface,
  1054. and program the DIMM Module Controller.
  1055. */
  1056. if (!(speed = pdc20621_detect_dimm(pe))) {
  1057. printk(KERN_ERR "Detect Local DIMM Fail\n");
  1058. return 1; /* DIMM error */
  1059. }
  1060. VPRINTK("Local DIMM Speed = %d\n", speed);
  1061. /* Programming DIMM0 Module Control Register (index_CID0:80h) */
  1062. size = pdc20621_prog_dimm0(pe);
  1063. VPRINTK("Local DIMM Size = %dMB\n",size);
  1064. /* Programming DIMM Module Global Control Register (index_CID0:88h) */
  1065. if (pdc20621_prog_dimm_global(pe)) {
  1066. printk(KERN_ERR "Programming DIMM Module Global Control Register Fail\n");
  1067. return 1;
  1068. }
  1069. #ifdef ATA_VERBOSE_DEBUG
  1070. {
  1071. u8 test_parttern1[40] = {0x55,0xAA,'P','r','o','m','i','s','e',' ',
  1072. 'N','o','t',' ','Y','e','t',' ','D','e','f','i','n','e','d',' ',
  1073. '1','.','1','0',
  1074. '9','8','0','3','1','6','1','2',0,0};
  1075. u8 test_parttern2[40] = {0};
  1076. pdc20621_put_to_dimm(pe, (void *) test_parttern2, 0x10040, 40);
  1077. pdc20621_put_to_dimm(pe, (void *) test_parttern2, 0x40, 40);
  1078. pdc20621_put_to_dimm(pe, (void *) test_parttern1, 0x10040, 40);
  1079. pdc20621_get_from_dimm(pe, (void *) test_parttern2, 0x40, 40);
  1080. printk(KERN_ERR "%x, %x, %s\n", test_parttern2[0],
  1081. test_parttern2[1], &(test_parttern2[2]));
  1082. pdc20621_get_from_dimm(pe, (void *) test_parttern2, 0x10040,
  1083. 40);
  1084. printk(KERN_ERR "%x, %x, %s\n", test_parttern2[0],
  1085. test_parttern2[1], &(test_parttern2[2]));
  1086. pdc20621_put_to_dimm(pe, (void *) test_parttern1, 0x40, 40);
  1087. pdc20621_get_from_dimm(pe, (void *) test_parttern2, 0x40, 40);
  1088. printk(KERN_ERR "%x, %x, %s\n", test_parttern2[0],
  1089. test_parttern2[1], &(test_parttern2[2]));
  1090. }
  1091. #endif
  1092. /* ECC initiliazation. */
  1093. pdc20621_i2c_read(pe, PDC_DIMM0_SPD_DEV_ADDRESS,
  1094. PDC_DIMM_SPD_TYPE, &spd0);
  1095. if (spd0 == 0x02) {
  1096. VPRINTK("Start ECC initialization\n");
  1097. addr = 0;
  1098. length = size * 1024 * 1024;
  1099. while (addr < length) {
  1100. pdc20621_put_to_dimm(pe, (void *) &tmp, addr,
  1101. sizeof(u32));
  1102. addr += sizeof(u32);
  1103. }
  1104. VPRINTK("Finish ECC initialization\n");
  1105. }
  1106. return 0;
  1107. }
  1108. static void pdc_20621_init(struct ata_probe_ent *pe)
  1109. {
  1110. u32 tmp;
  1111. void __iomem *mmio = pe->mmio_base;
  1112. /* hard-code chip #0 */
  1113. mmio += PDC_CHIP0_OFS;
  1114. /*
  1115. * Select page 0x40 for our 32k DIMM window
  1116. */
  1117. tmp = readl(mmio + PDC_20621_DIMM_WINDOW) & 0xffff0000;
  1118. tmp |= PDC_PAGE_WINDOW; /* page 40h; arbitrarily selected */
  1119. writel(tmp, mmio + PDC_20621_DIMM_WINDOW);
  1120. /*
  1121. * Reset Host DMA
  1122. */
  1123. tmp = readl(mmio + PDC_HDMA_CTLSTAT);
  1124. tmp |= PDC_RESET;
  1125. writel(tmp, mmio + PDC_HDMA_CTLSTAT);
  1126. readl(mmio + PDC_HDMA_CTLSTAT); /* flush */
  1127. udelay(10);
  1128. tmp = readl(mmio + PDC_HDMA_CTLSTAT);
  1129. tmp &= ~PDC_RESET;
  1130. writel(tmp, mmio + PDC_HDMA_CTLSTAT);
  1131. readl(mmio + PDC_HDMA_CTLSTAT); /* flush */
  1132. }
  1133. static int pdc_sata_init_one (struct pci_dev *pdev, const struct pci_device_id *ent)
  1134. {
  1135. static int printed_version;
  1136. struct ata_probe_ent *probe_ent = NULL;
  1137. unsigned long base;
  1138. void __iomem *mmio_base;
  1139. void __iomem *dimm_mmio = NULL;
  1140. struct pdc_host_priv *hpriv = NULL;
  1141. unsigned int board_idx = (unsigned int) ent->driver_data;
  1142. int pci_dev_busy = 0;
  1143. int rc;
  1144. if (!printed_version++)
  1145. dev_printk(KERN_DEBUG, &pdev->dev, "version " DRV_VERSION "\n");
  1146. rc = pci_enable_device(pdev);
  1147. if (rc)
  1148. return rc;
  1149. rc = pci_request_regions(pdev, DRV_NAME);
  1150. if (rc) {
  1151. pci_dev_busy = 1;
  1152. goto err_out;
  1153. }
  1154. rc = pci_set_dma_mask(pdev, ATA_DMA_MASK);
  1155. if (rc)
  1156. goto err_out_regions;
  1157. rc = pci_set_consistent_dma_mask(pdev, ATA_DMA_MASK);
  1158. if (rc)
  1159. goto err_out_regions;
  1160. probe_ent = kmalloc(sizeof(*probe_ent), GFP_KERNEL);
  1161. if (probe_ent == NULL) {
  1162. rc = -ENOMEM;
  1163. goto err_out_regions;
  1164. }
  1165. memset(probe_ent, 0, sizeof(*probe_ent));
  1166. probe_ent->dev = pci_dev_to_dev(pdev);
  1167. INIT_LIST_HEAD(&probe_ent->node);
  1168. mmio_base = pci_iomap(pdev, 3, 0);
  1169. if (mmio_base == NULL) {
  1170. rc = -ENOMEM;
  1171. goto err_out_free_ent;
  1172. }
  1173. base = (unsigned long) mmio_base;
  1174. hpriv = kmalloc(sizeof(*hpriv), GFP_KERNEL);
  1175. if (!hpriv) {
  1176. rc = -ENOMEM;
  1177. goto err_out_iounmap;
  1178. }
  1179. memset(hpriv, 0, sizeof(*hpriv));
  1180. dimm_mmio = pci_iomap(pdev, 4, 0);
  1181. if (!dimm_mmio) {
  1182. kfree(hpriv);
  1183. rc = -ENOMEM;
  1184. goto err_out_iounmap;
  1185. }
  1186. hpriv->dimm_mmio = dimm_mmio;
  1187. probe_ent->sht = pdc_port_info[board_idx].sht;
  1188. probe_ent->port_flags = pdc_port_info[board_idx].flags;
  1189. probe_ent->pio_mask = pdc_port_info[board_idx].pio_mask;
  1190. probe_ent->mwdma_mask = pdc_port_info[board_idx].mwdma_mask;
  1191. probe_ent->udma_mask = pdc_port_info[board_idx].udma_mask;
  1192. probe_ent->port_ops = pdc_port_info[board_idx].port_ops;
  1193. probe_ent->irq = pdev->irq;
  1194. probe_ent->irq_flags = IRQF_SHARED;
  1195. probe_ent->mmio_base = mmio_base;
  1196. probe_ent->private_data = hpriv;
  1197. base += PDC_CHIP0_OFS;
  1198. probe_ent->n_ports = 4;
  1199. pdc_sata_setup_port(&probe_ent->port[0], base + 0x200);
  1200. pdc_sata_setup_port(&probe_ent->port[1], base + 0x280);
  1201. pdc_sata_setup_port(&probe_ent->port[2], base + 0x300);
  1202. pdc_sata_setup_port(&probe_ent->port[3], base + 0x380);
  1203. pci_set_master(pdev);
  1204. /* initialize adapter */
  1205. /* initialize local dimm */
  1206. if (pdc20621_dimm_init(probe_ent)) {
  1207. rc = -ENOMEM;
  1208. goto err_out_iounmap_dimm;
  1209. }
  1210. pdc_20621_init(probe_ent);
  1211. /* FIXME: check ata_device_add return value */
  1212. ata_device_add(probe_ent);
  1213. kfree(probe_ent);
  1214. return 0;
  1215. err_out_iounmap_dimm: /* only get to this label if 20621 */
  1216. kfree(hpriv);
  1217. pci_iounmap(pdev, dimm_mmio);
  1218. err_out_iounmap:
  1219. pci_iounmap(pdev, mmio_base);
  1220. err_out_free_ent:
  1221. kfree(probe_ent);
  1222. err_out_regions:
  1223. pci_release_regions(pdev);
  1224. err_out:
  1225. if (!pci_dev_busy)
  1226. pci_disable_device(pdev);
  1227. return rc;
  1228. }
  1229. static int __init pdc_sata_init(void)
  1230. {
  1231. return pci_register_driver(&pdc_sata_pci_driver);
  1232. }
  1233. static void __exit pdc_sata_exit(void)
  1234. {
  1235. pci_unregister_driver(&pdc_sata_pci_driver);
  1236. }
  1237. MODULE_AUTHOR("Jeff Garzik");
  1238. MODULE_DESCRIPTION("Promise SATA low-level driver");
  1239. MODULE_LICENSE("GPL");
  1240. MODULE_DEVICE_TABLE(pci, pdc_sata_pci_tbl);
  1241. MODULE_VERSION(DRV_VERSION);
  1242. module_init(pdc_sata_init);
  1243. module_exit(pdc_sata_exit);