sata_sil24.c 33 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228
  1. /*
  2. * sata_sil24.c - Driver for Silicon Image 3124/3132 SATA-2 controllers
  3. *
  4. * Copyright 2005 Tejun Heo
  5. *
  6. * Based on preview driver from Silicon Image.
  7. *
  8. * This program is free software; you can redistribute it and/or modify it
  9. * under the terms of the GNU General Public License as published by the
  10. * Free Software Foundation; either version 2, or (at your option) any
  11. * later version.
  12. *
  13. * This program is distributed in the hope that it will be useful, but
  14. * WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  16. * General Public License for more details.
  17. *
  18. */
  19. #include <linux/kernel.h>
  20. #include <linux/module.h>
  21. #include <linux/pci.h>
  22. #include <linux/blkdev.h>
  23. #include <linux/delay.h>
  24. #include <linux/interrupt.h>
  25. #include <linux/dma-mapping.h>
  26. #include <linux/device.h>
  27. #include <scsi/scsi_host.h>
  28. #include <scsi/scsi_cmnd.h>
  29. #include <linux/libata.h>
  30. #include <asm/io.h>
  31. #define DRV_NAME "sata_sil24"
  32. #define DRV_VERSION "0.3"
  33. /*
  34. * Port request block (PRB) 32 bytes
  35. */
  36. struct sil24_prb {
  37. __le16 ctrl;
  38. __le16 prot;
  39. __le32 rx_cnt;
  40. u8 fis[6 * 4];
  41. };
  42. /*
  43. * Scatter gather entry (SGE) 16 bytes
  44. */
  45. struct sil24_sge {
  46. __le64 addr;
  47. __le32 cnt;
  48. __le32 flags;
  49. };
  50. /*
  51. * Port multiplier
  52. */
  53. struct sil24_port_multiplier {
  54. __le32 diag;
  55. __le32 sactive;
  56. };
  57. enum {
  58. /*
  59. * Global controller registers (128 bytes @ BAR0)
  60. */
  61. /* 32 bit regs */
  62. HOST_SLOT_STAT = 0x00, /* 32 bit slot stat * 4 */
  63. HOST_CTRL = 0x40,
  64. HOST_IRQ_STAT = 0x44,
  65. HOST_PHY_CFG = 0x48,
  66. HOST_BIST_CTRL = 0x50,
  67. HOST_BIST_PTRN = 0x54,
  68. HOST_BIST_STAT = 0x58,
  69. HOST_MEM_BIST_STAT = 0x5c,
  70. HOST_FLASH_CMD = 0x70,
  71. /* 8 bit regs */
  72. HOST_FLASH_DATA = 0x74,
  73. HOST_TRANSITION_DETECT = 0x75,
  74. HOST_GPIO_CTRL = 0x76,
  75. HOST_I2C_ADDR = 0x78, /* 32 bit */
  76. HOST_I2C_DATA = 0x7c,
  77. HOST_I2C_XFER_CNT = 0x7e,
  78. HOST_I2C_CTRL = 0x7f,
  79. /* HOST_SLOT_STAT bits */
  80. HOST_SSTAT_ATTN = (1 << 31),
  81. /* HOST_CTRL bits */
  82. HOST_CTRL_M66EN = (1 << 16), /* M66EN PCI bus signal */
  83. HOST_CTRL_TRDY = (1 << 17), /* latched PCI TRDY */
  84. HOST_CTRL_STOP = (1 << 18), /* latched PCI STOP */
  85. HOST_CTRL_DEVSEL = (1 << 19), /* latched PCI DEVSEL */
  86. HOST_CTRL_REQ64 = (1 << 20), /* latched PCI REQ64 */
  87. HOST_CTRL_GLOBAL_RST = (1 << 31), /* global reset */
  88. /*
  89. * Port registers
  90. * (8192 bytes @ +0x0000, +0x2000, +0x4000 and +0x6000 @ BAR2)
  91. */
  92. PORT_REGS_SIZE = 0x2000,
  93. PORT_LRAM = 0x0000, /* 31 LRAM slots and PM regs */
  94. PORT_LRAM_SLOT_SZ = 0x0080, /* 32 bytes PRB + 2 SGE, ACT... */
  95. PORT_PM = 0x0f80, /* 8 bytes PM * 16 (128 bytes) */
  96. /* 32 bit regs */
  97. PORT_CTRL_STAT = 0x1000, /* write: ctrl-set, read: stat */
  98. PORT_CTRL_CLR = 0x1004, /* write: ctrl-clear */
  99. PORT_IRQ_STAT = 0x1008, /* high: status, low: interrupt */
  100. PORT_IRQ_ENABLE_SET = 0x1010, /* write: enable-set */
  101. PORT_IRQ_ENABLE_CLR = 0x1014, /* write: enable-clear */
  102. PORT_ACTIVATE_UPPER_ADDR= 0x101c,
  103. PORT_EXEC_FIFO = 0x1020, /* command execution fifo */
  104. PORT_CMD_ERR = 0x1024, /* command error number */
  105. PORT_FIS_CFG = 0x1028,
  106. PORT_FIFO_THRES = 0x102c,
  107. /* 16 bit regs */
  108. PORT_DECODE_ERR_CNT = 0x1040,
  109. PORT_DECODE_ERR_THRESH = 0x1042,
  110. PORT_CRC_ERR_CNT = 0x1044,
  111. PORT_CRC_ERR_THRESH = 0x1046,
  112. PORT_HSHK_ERR_CNT = 0x1048,
  113. PORT_HSHK_ERR_THRESH = 0x104a,
  114. /* 32 bit regs */
  115. PORT_PHY_CFG = 0x1050,
  116. PORT_SLOT_STAT = 0x1800,
  117. PORT_CMD_ACTIVATE = 0x1c00, /* 64 bit cmd activate * 31 (248 bytes) */
  118. PORT_EXEC_DIAG = 0x1e00, /* 32bit exec diag * 16 (64 bytes, 0-10 used on 3124) */
  119. PORT_PSD_DIAG = 0x1e40, /* 32bit psd diag * 16 (64 bytes, 0-8 used on 3124) */
  120. PORT_SCONTROL = 0x1f00,
  121. PORT_SSTATUS = 0x1f04,
  122. PORT_SERROR = 0x1f08,
  123. PORT_SACTIVE = 0x1f0c,
  124. /* PORT_CTRL_STAT bits */
  125. PORT_CS_PORT_RST = (1 << 0), /* port reset */
  126. PORT_CS_DEV_RST = (1 << 1), /* device reset */
  127. PORT_CS_INIT = (1 << 2), /* port initialize */
  128. PORT_CS_IRQ_WOC = (1 << 3), /* interrupt write one to clear */
  129. PORT_CS_CDB16 = (1 << 5), /* 0=12b cdb, 1=16b cdb */
  130. PORT_CS_RESUME = (1 << 6), /* port resume */
  131. PORT_CS_32BIT_ACTV = (1 << 10), /* 32-bit activation */
  132. PORT_CS_PM_EN = (1 << 13), /* port multiplier enable */
  133. PORT_CS_RDY = (1 << 31), /* port ready to accept commands */
  134. /* PORT_IRQ_STAT/ENABLE_SET/CLR */
  135. /* bits[11:0] are masked */
  136. PORT_IRQ_COMPLETE = (1 << 0), /* command(s) completed */
  137. PORT_IRQ_ERROR = (1 << 1), /* command execution error */
  138. PORT_IRQ_PORTRDY_CHG = (1 << 2), /* port ready change */
  139. PORT_IRQ_PWR_CHG = (1 << 3), /* power management change */
  140. PORT_IRQ_PHYRDY_CHG = (1 << 4), /* PHY ready change */
  141. PORT_IRQ_COMWAKE = (1 << 5), /* COMWAKE received */
  142. PORT_IRQ_UNK_FIS = (1 << 6), /* unknown FIS received */
  143. PORT_IRQ_DEV_XCHG = (1 << 7), /* device exchanged */
  144. PORT_IRQ_8B10B = (1 << 8), /* 8b/10b decode error threshold */
  145. PORT_IRQ_CRC = (1 << 9), /* CRC error threshold */
  146. PORT_IRQ_HANDSHAKE = (1 << 10), /* handshake error threshold */
  147. PORT_IRQ_SDB_NOTIFY = (1 << 11), /* SDB notify received */
  148. DEF_PORT_IRQ = PORT_IRQ_COMPLETE | PORT_IRQ_ERROR |
  149. PORT_IRQ_PHYRDY_CHG | PORT_IRQ_DEV_XCHG |
  150. PORT_IRQ_UNK_FIS,
  151. /* bits[27:16] are unmasked (raw) */
  152. PORT_IRQ_RAW_SHIFT = 16,
  153. PORT_IRQ_MASKED_MASK = 0x7ff,
  154. PORT_IRQ_RAW_MASK = (0x7ff << PORT_IRQ_RAW_SHIFT),
  155. /* ENABLE_SET/CLR specific, intr steering - 2 bit field */
  156. PORT_IRQ_STEER_SHIFT = 30,
  157. PORT_IRQ_STEER_MASK = (3 << PORT_IRQ_STEER_SHIFT),
  158. /* PORT_CMD_ERR constants */
  159. PORT_CERR_DEV = 1, /* Error bit in D2H Register FIS */
  160. PORT_CERR_SDB = 2, /* Error bit in SDB FIS */
  161. PORT_CERR_DATA = 3, /* Error in data FIS not detected by dev */
  162. PORT_CERR_SEND = 4, /* Initial cmd FIS transmission failure */
  163. PORT_CERR_INCONSISTENT = 5, /* Protocol mismatch */
  164. PORT_CERR_DIRECTION = 6, /* Data direction mismatch */
  165. PORT_CERR_UNDERRUN = 7, /* Ran out of SGEs while writing */
  166. PORT_CERR_OVERRUN = 8, /* Ran out of SGEs while reading */
  167. PORT_CERR_PKT_PROT = 11, /* DIR invalid in 1st PIO setup of ATAPI */
  168. PORT_CERR_SGT_BOUNDARY = 16, /* PLD ecode 00 - SGT not on qword boundary */
  169. PORT_CERR_SGT_TGTABRT = 17, /* PLD ecode 01 - target abort */
  170. PORT_CERR_SGT_MSTABRT = 18, /* PLD ecode 10 - master abort */
  171. PORT_CERR_SGT_PCIPERR = 19, /* PLD ecode 11 - PCI parity err while fetching SGT */
  172. PORT_CERR_CMD_BOUNDARY = 24, /* ctrl[15:13] 001 - PRB not on qword boundary */
  173. PORT_CERR_CMD_TGTABRT = 25, /* ctrl[15:13] 010 - target abort */
  174. PORT_CERR_CMD_MSTABRT = 26, /* ctrl[15:13] 100 - master abort */
  175. PORT_CERR_CMD_PCIPERR = 27, /* ctrl[15:13] 110 - PCI parity err while fetching PRB */
  176. PORT_CERR_XFR_UNDEF = 32, /* PSD ecode 00 - undefined */
  177. PORT_CERR_XFR_TGTABRT = 33, /* PSD ecode 01 - target abort */
  178. PORT_CERR_XFR_MSTABRT = 34, /* PSD ecode 10 - master abort */
  179. PORT_CERR_XFR_PCIPERR = 35, /* PSD ecode 11 - PCI prity err during transfer */
  180. PORT_CERR_SENDSERVICE = 36, /* FIS received while sending service */
  181. /* bits of PRB control field */
  182. PRB_CTRL_PROTOCOL = (1 << 0), /* override def. ATA protocol */
  183. PRB_CTRL_PACKET_READ = (1 << 4), /* PACKET cmd read */
  184. PRB_CTRL_PACKET_WRITE = (1 << 5), /* PACKET cmd write */
  185. PRB_CTRL_NIEN = (1 << 6), /* Mask completion irq */
  186. PRB_CTRL_SRST = (1 << 7), /* Soft reset request (ign BSY?) */
  187. /* PRB protocol field */
  188. PRB_PROT_PACKET = (1 << 0),
  189. PRB_PROT_TCQ = (1 << 1),
  190. PRB_PROT_NCQ = (1 << 2),
  191. PRB_PROT_READ = (1 << 3),
  192. PRB_PROT_WRITE = (1 << 4),
  193. PRB_PROT_TRANSPARENT = (1 << 5),
  194. /*
  195. * Other constants
  196. */
  197. SGE_TRM = (1 << 31), /* Last SGE in chain */
  198. SGE_LNK = (1 << 30), /* linked list
  199. Points to SGT, not SGE */
  200. SGE_DRD = (1 << 29), /* discard data read (/dev/null)
  201. data address ignored */
  202. SIL24_MAX_CMDS = 31,
  203. /* board id */
  204. BID_SIL3124 = 0,
  205. BID_SIL3132 = 1,
  206. BID_SIL3131 = 2,
  207. /* host flags */
  208. SIL24_COMMON_FLAGS = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
  209. ATA_FLAG_MMIO | ATA_FLAG_PIO_DMA |
  210. ATA_FLAG_NCQ | ATA_FLAG_SKIP_D2H_BSY,
  211. SIL24_FLAG_PCIX_IRQ_WOC = (1 << 24), /* IRQ loss errata on PCI-X */
  212. IRQ_STAT_4PORTS = 0xf,
  213. };
  214. struct sil24_ata_block {
  215. struct sil24_prb prb;
  216. struct sil24_sge sge[LIBATA_MAX_PRD];
  217. };
  218. struct sil24_atapi_block {
  219. struct sil24_prb prb;
  220. u8 cdb[16];
  221. struct sil24_sge sge[LIBATA_MAX_PRD - 1];
  222. };
  223. union sil24_cmd_block {
  224. struct sil24_ata_block ata;
  225. struct sil24_atapi_block atapi;
  226. };
  227. static struct sil24_cerr_info {
  228. unsigned int err_mask, action;
  229. const char *desc;
  230. } sil24_cerr_db[] = {
  231. [0] = { AC_ERR_DEV, ATA_EH_REVALIDATE,
  232. "device error" },
  233. [PORT_CERR_DEV] = { AC_ERR_DEV, ATA_EH_REVALIDATE,
  234. "device error via D2H FIS" },
  235. [PORT_CERR_SDB] = { AC_ERR_DEV, ATA_EH_REVALIDATE,
  236. "device error via SDB FIS" },
  237. [PORT_CERR_DATA] = { AC_ERR_ATA_BUS, ATA_EH_SOFTRESET,
  238. "error in data FIS" },
  239. [PORT_CERR_SEND] = { AC_ERR_ATA_BUS, ATA_EH_SOFTRESET,
  240. "failed to transmit command FIS" },
  241. [PORT_CERR_INCONSISTENT] = { AC_ERR_HSM, ATA_EH_SOFTRESET,
  242. "protocol mismatch" },
  243. [PORT_CERR_DIRECTION] = { AC_ERR_HSM, ATA_EH_SOFTRESET,
  244. "data directon mismatch" },
  245. [PORT_CERR_UNDERRUN] = { AC_ERR_HSM, ATA_EH_SOFTRESET,
  246. "ran out of SGEs while writing" },
  247. [PORT_CERR_OVERRUN] = { AC_ERR_HSM, ATA_EH_SOFTRESET,
  248. "ran out of SGEs while reading" },
  249. [PORT_CERR_PKT_PROT] = { AC_ERR_HSM, ATA_EH_SOFTRESET,
  250. "invalid data directon for ATAPI CDB" },
  251. [PORT_CERR_SGT_BOUNDARY] = { AC_ERR_SYSTEM, ATA_EH_SOFTRESET,
  252. "SGT no on qword boundary" },
  253. [PORT_CERR_SGT_TGTABRT] = { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET,
  254. "PCI target abort while fetching SGT" },
  255. [PORT_CERR_SGT_MSTABRT] = { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET,
  256. "PCI master abort while fetching SGT" },
  257. [PORT_CERR_SGT_PCIPERR] = { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET,
  258. "PCI parity error while fetching SGT" },
  259. [PORT_CERR_CMD_BOUNDARY] = { AC_ERR_SYSTEM, ATA_EH_SOFTRESET,
  260. "PRB not on qword boundary" },
  261. [PORT_CERR_CMD_TGTABRT] = { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET,
  262. "PCI target abort while fetching PRB" },
  263. [PORT_CERR_CMD_MSTABRT] = { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET,
  264. "PCI master abort while fetching PRB" },
  265. [PORT_CERR_CMD_PCIPERR] = { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET,
  266. "PCI parity error while fetching PRB" },
  267. [PORT_CERR_XFR_UNDEF] = { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET,
  268. "undefined error while transferring data" },
  269. [PORT_CERR_XFR_TGTABRT] = { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET,
  270. "PCI target abort while transferring data" },
  271. [PORT_CERR_XFR_MSTABRT] = { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET,
  272. "PCI master abort while transferring data" },
  273. [PORT_CERR_XFR_PCIPERR] = { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET,
  274. "PCI parity error while transferring data" },
  275. [PORT_CERR_SENDSERVICE] = { AC_ERR_HSM, ATA_EH_SOFTRESET,
  276. "FIS received while sending service FIS" },
  277. };
  278. /*
  279. * ap->private_data
  280. *
  281. * The preview driver always returned 0 for status. We emulate it
  282. * here from the previous interrupt.
  283. */
  284. struct sil24_port_priv {
  285. union sil24_cmd_block *cmd_block; /* 32 cmd blocks */
  286. dma_addr_t cmd_block_dma; /* DMA base addr for them */
  287. struct ata_taskfile tf; /* Cached taskfile registers */
  288. };
  289. /* ap->host->private_data */
  290. struct sil24_host_priv {
  291. void __iomem *host_base; /* global controller control (128 bytes @BAR0) */
  292. void __iomem *port_base; /* port registers (4 * 8192 bytes @BAR2) */
  293. };
  294. static void sil24_dev_config(struct ata_port *ap, struct ata_device *dev);
  295. static u8 sil24_check_status(struct ata_port *ap);
  296. static u32 sil24_scr_read(struct ata_port *ap, unsigned sc_reg);
  297. static void sil24_scr_write(struct ata_port *ap, unsigned sc_reg, u32 val);
  298. static void sil24_tf_read(struct ata_port *ap, struct ata_taskfile *tf);
  299. static void sil24_qc_prep(struct ata_queued_cmd *qc);
  300. static unsigned int sil24_qc_issue(struct ata_queued_cmd *qc);
  301. static void sil24_irq_clear(struct ata_port *ap);
  302. static irqreturn_t sil24_interrupt(int irq, void *dev_instance);
  303. static void sil24_freeze(struct ata_port *ap);
  304. static void sil24_thaw(struct ata_port *ap);
  305. static void sil24_error_handler(struct ata_port *ap);
  306. static void sil24_post_internal_cmd(struct ata_queued_cmd *qc);
  307. static int sil24_port_start(struct ata_port *ap);
  308. static void sil24_port_stop(struct ata_port *ap);
  309. static void sil24_host_stop(struct ata_host *host);
  310. static int sil24_init_one(struct pci_dev *pdev, const struct pci_device_id *ent);
  311. #ifdef CONFIG_PM
  312. static int sil24_pci_device_resume(struct pci_dev *pdev);
  313. #endif
  314. static const struct pci_device_id sil24_pci_tbl[] = {
  315. { PCI_VDEVICE(CMD, 0x3124), BID_SIL3124 },
  316. { PCI_VDEVICE(INTEL, 0x3124), BID_SIL3124 },
  317. { PCI_VDEVICE(CMD, 0x3132), BID_SIL3132 },
  318. { PCI_VDEVICE(CMD, 0x3131), BID_SIL3131 },
  319. { PCI_VDEVICE(CMD, 0x3531), BID_SIL3131 },
  320. { } /* terminate list */
  321. };
  322. static struct pci_driver sil24_pci_driver = {
  323. .name = DRV_NAME,
  324. .id_table = sil24_pci_tbl,
  325. .probe = sil24_init_one,
  326. .remove = ata_pci_remove_one, /* safe? */
  327. #ifdef CONFIG_PM
  328. .suspend = ata_pci_device_suspend,
  329. .resume = sil24_pci_device_resume,
  330. #endif
  331. };
  332. static struct scsi_host_template sil24_sht = {
  333. .module = THIS_MODULE,
  334. .name = DRV_NAME,
  335. .ioctl = ata_scsi_ioctl,
  336. .queuecommand = ata_scsi_queuecmd,
  337. .change_queue_depth = ata_scsi_change_queue_depth,
  338. .can_queue = SIL24_MAX_CMDS,
  339. .this_id = ATA_SHT_THIS_ID,
  340. .sg_tablesize = LIBATA_MAX_PRD,
  341. .cmd_per_lun = ATA_SHT_CMD_PER_LUN,
  342. .emulated = ATA_SHT_EMULATED,
  343. .use_clustering = ATA_SHT_USE_CLUSTERING,
  344. .proc_name = DRV_NAME,
  345. .dma_boundary = ATA_DMA_BOUNDARY,
  346. .slave_configure = ata_scsi_slave_config,
  347. .slave_destroy = ata_scsi_slave_destroy,
  348. .bios_param = ata_std_bios_param,
  349. .suspend = ata_scsi_device_suspend,
  350. .resume = ata_scsi_device_resume,
  351. };
  352. static const struct ata_port_operations sil24_ops = {
  353. .port_disable = ata_port_disable,
  354. .dev_config = sil24_dev_config,
  355. .check_status = sil24_check_status,
  356. .check_altstatus = sil24_check_status,
  357. .dev_select = ata_noop_dev_select,
  358. .tf_read = sil24_tf_read,
  359. .qc_prep = sil24_qc_prep,
  360. .qc_issue = sil24_qc_issue,
  361. .irq_handler = sil24_interrupt,
  362. .irq_clear = sil24_irq_clear,
  363. .scr_read = sil24_scr_read,
  364. .scr_write = sil24_scr_write,
  365. .freeze = sil24_freeze,
  366. .thaw = sil24_thaw,
  367. .error_handler = sil24_error_handler,
  368. .post_internal_cmd = sil24_post_internal_cmd,
  369. .port_start = sil24_port_start,
  370. .port_stop = sil24_port_stop,
  371. .host_stop = sil24_host_stop,
  372. };
  373. /*
  374. * Use bits 30-31 of port_flags to encode available port numbers.
  375. * Current maxium is 4.
  376. */
  377. #define SIL24_NPORTS2FLAG(nports) ((((unsigned)(nports) - 1) & 0x3) << 30)
  378. #define SIL24_FLAG2NPORTS(flag) ((((flag) >> 30) & 0x3) + 1)
  379. static struct ata_port_info sil24_port_info[] = {
  380. /* sil_3124 */
  381. {
  382. .sht = &sil24_sht,
  383. .flags = SIL24_COMMON_FLAGS | SIL24_NPORTS2FLAG(4) |
  384. SIL24_FLAG_PCIX_IRQ_WOC,
  385. .pio_mask = 0x1f, /* pio0-4 */
  386. .mwdma_mask = 0x07, /* mwdma0-2 */
  387. .udma_mask = 0x3f, /* udma0-5 */
  388. .port_ops = &sil24_ops,
  389. },
  390. /* sil_3132 */
  391. {
  392. .sht = &sil24_sht,
  393. .flags = SIL24_COMMON_FLAGS | SIL24_NPORTS2FLAG(2),
  394. .pio_mask = 0x1f, /* pio0-4 */
  395. .mwdma_mask = 0x07, /* mwdma0-2 */
  396. .udma_mask = 0x3f, /* udma0-5 */
  397. .port_ops = &sil24_ops,
  398. },
  399. /* sil_3131/sil_3531 */
  400. {
  401. .sht = &sil24_sht,
  402. .flags = SIL24_COMMON_FLAGS | SIL24_NPORTS2FLAG(1),
  403. .pio_mask = 0x1f, /* pio0-4 */
  404. .mwdma_mask = 0x07, /* mwdma0-2 */
  405. .udma_mask = 0x3f, /* udma0-5 */
  406. .port_ops = &sil24_ops,
  407. },
  408. };
  409. static int sil24_tag(int tag)
  410. {
  411. if (unlikely(ata_tag_internal(tag)))
  412. return 0;
  413. return tag;
  414. }
  415. static void sil24_dev_config(struct ata_port *ap, struct ata_device *dev)
  416. {
  417. void __iomem *port = (void __iomem *)ap->ioaddr.cmd_addr;
  418. if (dev->cdb_len == 16)
  419. writel(PORT_CS_CDB16, port + PORT_CTRL_STAT);
  420. else
  421. writel(PORT_CS_CDB16, port + PORT_CTRL_CLR);
  422. }
  423. static inline void sil24_update_tf(struct ata_port *ap)
  424. {
  425. struct sil24_port_priv *pp = ap->private_data;
  426. void __iomem *port = (void __iomem *)ap->ioaddr.cmd_addr;
  427. struct sil24_prb __iomem *prb = port;
  428. u8 fis[6 * 4];
  429. memcpy_fromio(fis, prb->fis, 6 * 4);
  430. ata_tf_from_fis(fis, &pp->tf);
  431. }
  432. static u8 sil24_check_status(struct ata_port *ap)
  433. {
  434. struct sil24_port_priv *pp = ap->private_data;
  435. return pp->tf.command;
  436. }
  437. static int sil24_scr_map[] = {
  438. [SCR_CONTROL] = 0,
  439. [SCR_STATUS] = 1,
  440. [SCR_ERROR] = 2,
  441. [SCR_ACTIVE] = 3,
  442. };
  443. static u32 sil24_scr_read(struct ata_port *ap, unsigned sc_reg)
  444. {
  445. void __iomem *scr_addr = (void __iomem *)ap->ioaddr.scr_addr;
  446. if (sc_reg < ARRAY_SIZE(sil24_scr_map)) {
  447. void __iomem *addr;
  448. addr = scr_addr + sil24_scr_map[sc_reg] * 4;
  449. return readl(scr_addr + sil24_scr_map[sc_reg] * 4);
  450. }
  451. return 0xffffffffU;
  452. }
  453. static void sil24_scr_write(struct ata_port *ap, unsigned sc_reg, u32 val)
  454. {
  455. void __iomem *scr_addr = (void __iomem *)ap->ioaddr.scr_addr;
  456. if (sc_reg < ARRAY_SIZE(sil24_scr_map)) {
  457. void __iomem *addr;
  458. addr = scr_addr + sil24_scr_map[sc_reg] * 4;
  459. writel(val, scr_addr + sil24_scr_map[sc_reg] * 4);
  460. }
  461. }
  462. static void sil24_tf_read(struct ata_port *ap, struct ata_taskfile *tf)
  463. {
  464. struct sil24_port_priv *pp = ap->private_data;
  465. *tf = pp->tf;
  466. }
  467. static int sil24_init_port(struct ata_port *ap)
  468. {
  469. void __iomem *port = (void __iomem *)ap->ioaddr.cmd_addr;
  470. u32 tmp;
  471. writel(PORT_CS_INIT, port + PORT_CTRL_STAT);
  472. ata_wait_register(port + PORT_CTRL_STAT,
  473. PORT_CS_INIT, PORT_CS_INIT, 10, 100);
  474. tmp = ata_wait_register(port + PORT_CTRL_STAT,
  475. PORT_CS_RDY, 0, 10, 100);
  476. if ((tmp & (PORT_CS_INIT | PORT_CS_RDY)) != PORT_CS_RDY)
  477. return -EIO;
  478. return 0;
  479. }
  480. static int sil24_softreset(struct ata_port *ap, unsigned int *class)
  481. {
  482. void __iomem *port = (void __iomem *)ap->ioaddr.cmd_addr;
  483. struct sil24_port_priv *pp = ap->private_data;
  484. struct sil24_prb *prb = &pp->cmd_block[0].ata.prb;
  485. dma_addr_t paddr = pp->cmd_block_dma;
  486. u32 mask, irq_stat;
  487. const char *reason;
  488. DPRINTK("ENTER\n");
  489. if (ata_port_offline(ap)) {
  490. DPRINTK("PHY reports no device\n");
  491. *class = ATA_DEV_NONE;
  492. goto out;
  493. }
  494. /* put the port into known state */
  495. if (sil24_init_port(ap)) {
  496. reason ="port not ready";
  497. goto err;
  498. }
  499. /* do SRST */
  500. prb->ctrl = cpu_to_le16(PRB_CTRL_SRST);
  501. prb->fis[1] = 0; /* no PM yet */
  502. writel((u32)paddr, port + PORT_CMD_ACTIVATE);
  503. writel((u64)paddr >> 32, port + PORT_CMD_ACTIVATE + 4);
  504. mask = (PORT_IRQ_COMPLETE | PORT_IRQ_ERROR) << PORT_IRQ_RAW_SHIFT;
  505. irq_stat = ata_wait_register(port + PORT_IRQ_STAT, mask, 0x0,
  506. 100, ATA_TMOUT_BOOT / HZ * 1000);
  507. writel(irq_stat, port + PORT_IRQ_STAT); /* clear IRQs */
  508. irq_stat >>= PORT_IRQ_RAW_SHIFT;
  509. if (!(irq_stat & PORT_IRQ_COMPLETE)) {
  510. if (irq_stat & PORT_IRQ_ERROR)
  511. reason = "SRST command error";
  512. else
  513. reason = "timeout";
  514. goto err;
  515. }
  516. sil24_update_tf(ap);
  517. *class = ata_dev_classify(&pp->tf);
  518. if (*class == ATA_DEV_UNKNOWN)
  519. *class = ATA_DEV_NONE;
  520. out:
  521. DPRINTK("EXIT, class=%u\n", *class);
  522. return 0;
  523. err:
  524. ata_port_printk(ap, KERN_ERR, "softreset failed (%s)\n", reason);
  525. return -EIO;
  526. }
  527. static int sil24_hardreset(struct ata_port *ap, unsigned int *class)
  528. {
  529. void __iomem *port = (void __iomem *)ap->ioaddr.cmd_addr;
  530. const char *reason;
  531. int tout_msec, rc;
  532. u32 tmp;
  533. /* sil24 does the right thing(tm) without any protection */
  534. sata_set_spd(ap);
  535. tout_msec = 100;
  536. if (ata_port_online(ap))
  537. tout_msec = 5000;
  538. writel(PORT_CS_DEV_RST, port + PORT_CTRL_STAT);
  539. tmp = ata_wait_register(port + PORT_CTRL_STAT,
  540. PORT_CS_DEV_RST, PORT_CS_DEV_RST, 10, tout_msec);
  541. /* SStatus oscillates between zero and valid status after
  542. * DEV_RST, debounce it.
  543. */
  544. rc = sata_phy_debounce(ap, sata_deb_timing_long);
  545. if (rc) {
  546. reason = "PHY debouncing failed";
  547. goto err;
  548. }
  549. if (tmp & PORT_CS_DEV_RST) {
  550. if (ata_port_offline(ap))
  551. return 0;
  552. reason = "link not ready";
  553. goto err;
  554. }
  555. /* Sil24 doesn't store signature FIS after hardreset, so we
  556. * can't wait for BSY to clear. Some devices take a long time
  557. * to get ready and those devices will choke if we don't wait
  558. * for BSY clearance here. Tell libata to perform follow-up
  559. * softreset.
  560. */
  561. return -EAGAIN;
  562. err:
  563. ata_port_printk(ap, KERN_ERR, "hardreset failed (%s)\n", reason);
  564. return -EIO;
  565. }
  566. static inline void sil24_fill_sg(struct ata_queued_cmd *qc,
  567. struct sil24_sge *sge)
  568. {
  569. struct scatterlist *sg;
  570. unsigned int idx = 0;
  571. ata_for_each_sg(sg, qc) {
  572. sge->addr = cpu_to_le64(sg_dma_address(sg));
  573. sge->cnt = cpu_to_le32(sg_dma_len(sg));
  574. if (ata_sg_is_last(sg, qc))
  575. sge->flags = cpu_to_le32(SGE_TRM);
  576. else
  577. sge->flags = 0;
  578. sge++;
  579. idx++;
  580. }
  581. }
  582. static void sil24_qc_prep(struct ata_queued_cmd *qc)
  583. {
  584. struct ata_port *ap = qc->ap;
  585. struct sil24_port_priv *pp = ap->private_data;
  586. union sil24_cmd_block *cb;
  587. struct sil24_prb *prb;
  588. struct sil24_sge *sge;
  589. u16 ctrl = 0;
  590. cb = &pp->cmd_block[sil24_tag(qc->tag)];
  591. switch (qc->tf.protocol) {
  592. case ATA_PROT_PIO:
  593. case ATA_PROT_DMA:
  594. case ATA_PROT_NCQ:
  595. case ATA_PROT_NODATA:
  596. prb = &cb->ata.prb;
  597. sge = cb->ata.sge;
  598. break;
  599. case ATA_PROT_ATAPI:
  600. case ATA_PROT_ATAPI_DMA:
  601. case ATA_PROT_ATAPI_NODATA:
  602. prb = &cb->atapi.prb;
  603. sge = cb->atapi.sge;
  604. memset(cb->atapi.cdb, 0, 32);
  605. memcpy(cb->atapi.cdb, qc->cdb, qc->dev->cdb_len);
  606. if (qc->tf.protocol != ATA_PROT_ATAPI_NODATA) {
  607. if (qc->tf.flags & ATA_TFLAG_WRITE)
  608. ctrl = PRB_CTRL_PACKET_WRITE;
  609. else
  610. ctrl = PRB_CTRL_PACKET_READ;
  611. }
  612. break;
  613. default:
  614. prb = NULL; /* shut up, gcc */
  615. sge = NULL;
  616. BUG();
  617. }
  618. prb->ctrl = cpu_to_le16(ctrl);
  619. ata_tf_to_fis(&qc->tf, prb->fis, 0);
  620. if (qc->flags & ATA_QCFLAG_DMAMAP)
  621. sil24_fill_sg(qc, sge);
  622. }
  623. static unsigned int sil24_qc_issue(struct ata_queued_cmd *qc)
  624. {
  625. struct ata_port *ap = qc->ap;
  626. struct sil24_port_priv *pp = ap->private_data;
  627. void __iomem *port = (void __iomem *)ap->ioaddr.cmd_addr;
  628. unsigned int tag = sil24_tag(qc->tag);
  629. dma_addr_t paddr;
  630. void __iomem *activate;
  631. paddr = pp->cmd_block_dma + tag * sizeof(*pp->cmd_block);
  632. activate = port + PORT_CMD_ACTIVATE + tag * 8;
  633. writel((u32)paddr, activate);
  634. writel((u64)paddr >> 32, activate + 4);
  635. return 0;
  636. }
  637. static void sil24_irq_clear(struct ata_port *ap)
  638. {
  639. /* unused */
  640. }
  641. static void sil24_freeze(struct ata_port *ap)
  642. {
  643. void __iomem *port = (void __iomem *)ap->ioaddr.cmd_addr;
  644. /* Port-wide IRQ mask in HOST_CTRL doesn't really work, clear
  645. * PORT_IRQ_ENABLE instead.
  646. */
  647. writel(0xffff, port + PORT_IRQ_ENABLE_CLR);
  648. }
  649. static void sil24_thaw(struct ata_port *ap)
  650. {
  651. void __iomem *port = (void __iomem *)ap->ioaddr.cmd_addr;
  652. u32 tmp;
  653. /* clear IRQ */
  654. tmp = readl(port + PORT_IRQ_STAT);
  655. writel(tmp, port + PORT_IRQ_STAT);
  656. /* turn IRQ back on */
  657. writel(DEF_PORT_IRQ, port + PORT_IRQ_ENABLE_SET);
  658. }
  659. static void sil24_error_intr(struct ata_port *ap)
  660. {
  661. void __iomem *port = (void __iomem *)ap->ioaddr.cmd_addr;
  662. struct ata_eh_info *ehi = &ap->eh_info;
  663. int freeze = 0;
  664. u32 irq_stat;
  665. /* on error, we need to clear IRQ explicitly */
  666. irq_stat = readl(port + PORT_IRQ_STAT);
  667. writel(irq_stat, port + PORT_IRQ_STAT);
  668. /* first, analyze and record host port events */
  669. ata_ehi_clear_desc(ehi);
  670. ata_ehi_push_desc(ehi, "irq_stat 0x%08x", irq_stat);
  671. if (irq_stat & (PORT_IRQ_PHYRDY_CHG | PORT_IRQ_DEV_XCHG)) {
  672. ata_ehi_hotplugged(ehi);
  673. ata_ehi_push_desc(ehi, ", %s",
  674. irq_stat & PORT_IRQ_PHYRDY_CHG ?
  675. "PHY RDY changed" : "device exchanged");
  676. freeze = 1;
  677. }
  678. if (irq_stat & PORT_IRQ_UNK_FIS) {
  679. ehi->err_mask |= AC_ERR_HSM;
  680. ehi->action |= ATA_EH_SOFTRESET;
  681. ata_ehi_push_desc(ehi , ", unknown FIS");
  682. freeze = 1;
  683. }
  684. /* deal with command error */
  685. if (irq_stat & PORT_IRQ_ERROR) {
  686. struct sil24_cerr_info *ci = NULL;
  687. unsigned int err_mask = 0, action = 0;
  688. struct ata_queued_cmd *qc;
  689. u32 cerr;
  690. /* analyze CMD_ERR */
  691. cerr = readl(port + PORT_CMD_ERR);
  692. if (cerr < ARRAY_SIZE(sil24_cerr_db))
  693. ci = &sil24_cerr_db[cerr];
  694. if (ci && ci->desc) {
  695. err_mask |= ci->err_mask;
  696. action |= ci->action;
  697. ata_ehi_push_desc(ehi, ", %s", ci->desc);
  698. } else {
  699. err_mask |= AC_ERR_OTHER;
  700. action |= ATA_EH_SOFTRESET;
  701. ata_ehi_push_desc(ehi, ", unknown command error %d",
  702. cerr);
  703. }
  704. /* record error info */
  705. qc = ata_qc_from_tag(ap, ap->active_tag);
  706. if (qc) {
  707. sil24_update_tf(ap);
  708. qc->err_mask |= err_mask;
  709. } else
  710. ehi->err_mask |= err_mask;
  711. ehi->action |= action;
  712. }
  713. /* freeze or abort */
  714. if (freeze)
  715. ata_port_freeze(ap);
  716. else
  717. ata_port_abort(ap);
  718. }
  719. static void sil24_finish_qc(struct ata_queued_cmd *qc)
  720. {
  721. if (qc->flags & ATA_QCFLAG_RESULT_TF)
  722. sil24_update_tf(qc->ap);
  723. }
  724. static inline void sil24_host_intr(struct ata_port *ap)
  725. {
  726. void __iomem *port = (void __iomem *)ap->ioaddr.cmd_addr;
  727. u32 slot_stat, qc_active;
  728. int rc;
  729. slot_stat = readl(port + PORT_SLOT_STAT);
  730. if (unlikely(slot_stat & HOST_SSTAT_ATTN)) {
  731. sil24_error_intr(ap);
  732. return;
  733. }
  734. if (ap->flags & SIL24_FLAG_PCIX_IRQ_WOC)
  735. writel(PORT_IRQ_COMPLETE, port + PORT_IRQ_STAT);
  736. qc_active = slot_stat & ~HOST_SSTAT_ATTN;
  737. rc = ata_qc_complete_multiple(ap, qc_active, sil24_finish_qc);
  738. if (rc > 0)
  739. return;
  740. if (rc < 0) {
  741. struct ata_eh_info *ehi = &ap->eh_info;
  742. ehi->err_mask |= AC_ERR_HSM;
  743. ehi->action |= ATA_EH_SOFTRESET;
  744. ata_port_freeze(ap);
  745. return;
  746. }
  747. if (ata_ratelimit())
  748. ata_port_printk(ap, KERN_INFO, "spurious interrupt "
  749. "(slot_stat 0x%x active_tag %d sactive 0x%x)\n",
  750. slot_stat, ap->active_tag, ap->sactive);
  751. }
  752. static irqreturn_t sil24_interrupt(int irq, void *dev_instance)
  753. {
  754. struct ata_host *host = dev_instance;
  755. struct sil24_host_priv *hpriv = host->private_data;
  756. unsigned handled = 0;
  757. u32 status;
  758. int i;
  759. status = readl(hpriv->host_base + HOST_IRQ_STAT);
  760. if (status == 0xffffffff) {
  761. printk(KERN_ERR DRV_NAME ": IRQ status == 0xffffffff, "
  762. "PCI fault or device removal?\n");
  763. goto out;
  764. }
  765. if (!(status & IRQ_STAT_4PORTS))
  766. goto out;
  767. spin_lock(&host->lock);
  768. for (i = 0; i < host->n_ports; i++)
  769. if (status & (1 << i)) {
  770. struct ata_port *ap = host->ports[i];
  771. if (ap && !(ap->flags & ATA_FLAG_DISABLED)) {
  772. sil24_host_intr(host->ports[i]);
  773. handled++;
  774. } else
  775. printk(KERN_ERR DRV_NAME
  776. ": interrupt from disabled port %d\n", i);
  777. }
  778. spin_unlock(&host->lock);
  779. out:
  780. return IRQ_RETVAL(handled);
  781. }
  782. static void sil24_error_handler(struct ata_port *ap)
  783. {
  784. struct ata_eh_context *ehc = &ap->eh_context;
  785. if (sil24_init_port(ap)) {
  786. ata_eh_freeze_port(ap);
  787. ehc->i.action |= ATA_EH_HARDRESET;
  788. }
  789. /* perform recovery */
  790. ata_do_eh(ap, ata_std_prereset, sil24_softreset, sil24_hardreset,
  791. ata_std_postreset);
  792. }
  793. static void sil24_post_internal_cmd(struct ata_queued_cmd *qc)
  794. {
  795. struct ata_port *ap = qc->ap;
  796. if (qc->flags & ATA_QCFLAG_FAILED)
  797. qc->err_mask |= AC_ERR_OTHER;
  798. /* make DMA engine forget about the failed command */
  799. if (qc->err_mask)
  800. sil24_init_port(ap);
  801. }
  802. static inline void sil24_cblk_free(struct sil24_port_priv *pp, struct device *dev)
  803. {
  804. const size_t cb_size = sizeof(*pp->cmd_block) * SIL24_MAX_CMDS;
  805. dma_free_coherent(dev, cb_size, pp->cmd_block, pp->cmd_block_dma);
  806. }
  807. static int sil24_port_start(struct ata_port *ap)
  808. {
  809. struct device *dev = ap->host->dev;
  810. struct sil24_port_priv *pp;
  811. union sil24_cmd_block *cb;
  812. size_t cb_size = sizeof(*cb) * SIL24_MAX_CMDS;
  813. dma_addr_t cb_dma;
  814. int rc = -ENOMEM;
  815. pp = kzalloc(sizeof(*pp), GFP_KERNEL);
  816. if (!pp)
  817. goto err_out;
  818. pp->tf.command = ATA_DRDY;
  819. cb = dma_alloc_coherent(dev, cb_size, &cb_dma, GFP_KERNEL);
  820. if (!cb)
  821. goto err_out_pp;
  822. memset(cb, 0, cb_size);
  823. rc = ata_pad_alloc(ap, dev);
  824. if (rc)
  825. goto err_out_pad;
  826. pp->cmd_block = cb;
  827. pp->cmd_block_dma = cb_dma;
  828. ap->private_data = pp;
  829. return 0;
  830. err_out_pad:
  831. sil24_cblk_free(pp, dev);
  832. err_out_pp:
  833. kfree(pp);
  834. err_out:
  835. return rc;
  836. }
  837. static void sil24_port_stop(struct ata_port *ap)
  838. {
  839. struct device *dev = ap->host->dev;
  840. struct sil24_port_priv *pp = ap->private_data;
  841. sil24_cblk_free(pp, dev);
  842. ata_pad_free(ap, dev);
  843. kfree(pp);
  844. }
  845. static void sil24_host_stop(struct ata_host *host)
  846. {
  847. struct sil24_host_priv *hpriv = host->private_data;
  848. struct pci_dev *pdev = to_pci_dev(host->dev);
  849. pci_iounmap(pdev, hpriv->host_base);
  850. pci_iounmap(pdev, hpriv->port_base);
  851. kfree(hpriv);
  852. }
  853. static void sil24_init_controller(struct pci_dev *pdev, int n_ports,
  854. unsigned long port_flags,
  855. void __iomem *host_base,
  856. void __iomem *port_base)
  857. {
  858. u32 tmp;
  859. int i;
  860. /* GPIO off */
  861. writel(0, host_base + HOST_FLASH_CMD);
  862. /* clear global reset & mask interrupts during initialization */
  863. writel(0, host_base + HOST_CTRL);
  864. /* init ports */
  865. for (i = 0; i < n_ports; i++) {
  866. void __iomem *port = port_base + i * PORT_REGS_SIZE;
  867. /* Initial PHY setting */
  868. writel(0x20c, port + PORT_PHY_CFG);
  869. /* Clear port RST */
  870. tmp = readl(port + PORT_CTRL_STAT);
  871. if (tmp & PORT_CS_PORT_RST) {
  872. writel(PORT_CS_PORT_RST, port + PORT_CTRL_CLR);
  873. tmp = ata_wait_register(port + PORT_CTRL_STAT,
  874. PORT_CS_PORT_RST,
  875. PORT_CS_PORT_RST, 10, 100);
  876. if (tmp & PORT_CS_PORT_RST)
  877. dev_printk(KERN_ERR, &pdev->dev,
  878. "failed to clear port RST\n");
  879. }
  880. /* Configure IRQ WoC */
  881. if (port_flags & SIL24_FLAG_PCIX_IRQ_WOC)
  882. writel(PORT_CS_IRQ_WOC, port + PORT_CTRL_STAT);
  883. else
  884. writel(PORT_CS_IRQ_WOC, port + PORT_CTRL_CLR);
  885. /* Zero error counters. */
  886. writel(0x8000, port + PORT_DECODE_ERR_THRESH);
  887. writel(0x8000, port + PORT_CRC_ERR_THRESH);
  888. writel(0x8000, port + PORT_HSHK_ERR_THRESH);
  889. writel(0x0000, port + PORT_DECODE_ERR_CNT);
  890. writel(0x0000, port + PORT_CRC_ERR_CNT);
  891. writel(0x0000, port + PORT_HSHK_ERR_CNT);
  892. /* Always use 64bit activation */
  893. writel(PORT_CS_32BIT_ACTV, port + PORT_CTRL_CLR);
  894. /* Clear port multiplier enable and resume bits */
  895. writel(PORT_CS_PM_EN | PORT_CS_RESUME, port + PORT_CTRL_CLR);
  896. }
  897. /* Turn on interrupts */
  898. writel(IRQ_STAT_4PORTS, host_base + HOST_CTRL);
  899. }
  900. static int sil24_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
  901. {
  902. static int printed_version = 0;
  903. unsigned int board_id = (unsigned int)ent->driver_data;
  904. struct ata_port_info *pinfo = &sil24_port_info[board_id];
  905. struct ata_probe_ent *probe_ent = NULL;
  906. struct sil24_host_priv *hpriv = NULL;
  907. void __iomem *host_base = NULL;
  908. void __iomem *port_base = NULL;
  909. int i, rc;
  910. u32 tmp;
  911. if (!printed_version++)
  912. dev_printk(KERN_DEBUG, &pdev->dev, "version " DRV_VERSION "\n");
  913. rc = pci_enable_device(pdev);
  914. if (rc)
  915. return rc;
  916. rc = pci_request_regions(pdev, DRV_NAME);
  917. if (rc)
  918. goto out_disable;
  919. rc = -ENOMEM;
  920. /* map mmio registers */
  921. host_base = pci_iomap(pdev, 0, 0);
  922. if (!host_base)
  923. goto out_free;
  924. port_base = pci_iomap(pdev, 2, 0);
  925. if (!port_base)
  926. goto out_free;
  927. /* allocate & init probe_ent and hpriv */
  928. probe_ent = kzalloc(sizeof(*probe_ent), GFP_KERNEL);
  929. if (!probe_ent)
  930. goto out_free;
  931. hpriv = kzalloc(sizeof(*hpriv), GFP_KERNEL);
  932. if (!hpriv)
  933. goto out_free;
  934. probe_ent->dev = pci_dev_to_dev(pdev);
  935. INIT_LIST_HEAD(&probe_ent->node);
  936. probe_ent->sht = pinfo->sht;
  937. probe_ent->port_flags = pinfo->flags;
  938. probe_ent->pio_mask = pinfo->pio_mask;
  939. probe_ent->mwdma_mask = pinfo->mwdma_mask;
  940. probe_ent->udma_mask = pinfo->udma_mask;
  941. probe_ent->port_ops = pinfo->port_ops;
  942. probe_ent->n_ports = SIL24_FLAG2NPORTS(pinfo->flags);
  943. probe_ent->irq = pdev->irq;
  944. probe_ent->irq_flags = IRQF_SHARED;
  945. probe_ent->private_data = hpriv;
  946. hpriv->host_base = host_base;
  947. hpriv->port_base = port_base;
  948. /*
  949. * Configure the device
  950. */
  951. if (!pci_set_dma_mask(pdev, DMA_64BIT_MASK)) {
  952. rc = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK);
  953. if (rc) {
  954. rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
  955. if (rc) {
  956. dev_printk(KERN_ERR, &pdev->dev,
  957. "64-bit DMA enable failed\n");
  958. goto out_free;
  959. }
  960. }
  961. } else {
  962. rc = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
  963. if (rc) {
  964. dev_printk(KERN_ERR, &pdev->dev,
  965. "32-bit DMA enable failed\n");
  966. goto out_free;
  967. }
  968. rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
  969. if (rc) {
  970. dev_printk(KERN_ERR, &pdev->dev,
  971. "32-bit consistent DMA enable failed\n");
  972. goto out_free;
  973. }
  974. }
  975. /* Apply workaround for completion IRQ loss on PCI-X errata */
  976. if (probe_ent->port_flags & SIL24_FLAG_PCIX_IRQ_WOC) {
  977. tmp = readl(host_base + HOST_CTRL);
  978. if (tmp & (HOST_CTRL_TRDY | HOST_CTRL_STOP | HOST_CTRL_DEVSEL))
  979. dev_printk(KERN_INFO, &pdev->dev,
  980. "Applying completion IRQ loss on PCI-X "
  981. "errata fix\n");
  982. else
  983. probe_ent->port_flags &= ~SIL24_FLAG_PCIX_IRQ_WOC;
  984. }
  985. for (i = 0; i < probe_ent->n_ports; i++) {
  986. unsigned long portu =
  987. (unsigned long)port_base + i * PORT_REGS_SIZE;
  988. probe_ent->port[i].cmd_addr = portu;
  989. probe_ent->port[i].scr_addr = portu + PORT_SCONTROL;
  990. ata_std_ports(&probe_ent->port[i]);
  991. }
  992. sil24_init_controller(pdev, probe_ent->n_ports, probe_ent->port_flags,
  993. host_base, port_base);
  994. pci_set_master(pdev);
  995. /* FIXME: check ata_device_add return value */
  996. ata_device_add(probe_ent);
  997. kfree(probe_ent);
  998. return 0;
  999. out_free:
  1000. if (host_base)
  1001. pci_iounmap(pdev, host_base);
  1002. if (port_base)
  1003. pci_iounmap(pdev, port_base);
  1004. kfree(probe_ent);
  1005. kfree(hpriv);
  1006. pci_release_regions(pdev);
  1007. out_disable:
  1008. pci_disable_device(pdev);
  1009. return rc;
  1010. }
  1011. #ifdef CONFIG_PM
  1012. static int sil24_pci_device_resume(struct pci_dev *pdev)
  1013. {
  1014. struct ata_host *host = dev_get_drvdata(&pdev->dev);
  1015. struct sil24_host_priv *hpriv = host->private_data;
  1016. ata_pci_device_do_resume(pdev);
  1017. if (pdev->dev.power.power_state.event == PM_EVENT_SUSPEND)
  1018. writel(HOST_CTRL_GLOBAL_RST, hpriv->host_base + HOST_CTRL);
  1019. sil24_init_controller(pdev, host->n_ports, host->ports[0]->flags,
  1020. hpriv->host_base, hpriv->port_base);
  1021. ata_host_resume(host);
  1022. return 0;
  1023. }
  1024. #endif
  1025. static int __init sil24_init(void)
  1026. {
  1027. return pci_register_driver(&sil24_pci_driver);
  1028. }
  1029. static void __exit sil24_exit(void)
  1030. {
  1031. pci_unregister_driver(&sil24_pci_driver);
  1032. }
  1033. MODULE_AUTHOR("Tejun Heo");
  1034. MODULE_DESCRIPTION("Silicon Image 3124/3132 SATA low-level driver");
  1035. MODULE_LICENSE("GPL");
  1036. MODULE_DEVICE_TABLE(pci, sil24_pci_tbl);
  1037. module_init(sil24_init);
  1038. module_exit(sil24_exit);