pata_hpt3x2n.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596
  1. /*
  2. * Libata driver for the highpoint 372N and 302N UDMA66 ATA controllers.
  3. *
  4. * This driver is heavily based upon:
  5. *
  6. * linux/drivers/ide/pci/hpt366.c Version 0.36 April 25, 2003
  7. *
  8. * Copyright (C) 1999-2003 Andre Hedrick <andre@linux-ide.org>
  9. * Portions Copyright (C) 2001 Sun Microsystems, Inc.
  10. * Portions Copyright (C) 2003 Red Hat Inc
  11. *
  12. *
  13. * TODO
  14. * 371N
  15. * Work out best PLL policy
  16. */
  17. #include <linux/kernel.h>
  18. #include <linux/module.h>
  19. #include <linux/pci.h>
  20. #include <linux/init.h>
  21. #include <linux/blkdev.h>
  22. #include <linux/delay.h>
  23. #include <scsi/scsi_host.h>
  24. #include <linux/libata.h>
  25. #define DRV_NAME "pata_hpt3x2n"
  26. #define DRV_VERSION "0.3"
  27. enum {
  28. HPT_PCI_FAST = (1 << 31),
  29. PCI66 = (1 << 1),
  30. USE_DPLL = (1 << 0)
  31. };
  32. struct hpt_clock {
  33. u8 xfer_speed;
  34. u32 timing;
  35. };
  36. struct hpt_chip {
  37. const char *name;
  38. struct hpt_clock *clocks[3];
  39. };
  40. /* key for bus clock timings
  41. * bit
  42. * 0:3 data_high_time. inactive time of DIOW_/DIOR_ for PIO and MW
  43. * DMA. cycles = value + 1
  44. * 4:8 data_low_time. active time of DIOW_/DIOR_ for PIO and MW
  45. * DMA. cycles = value + 1
  46. * 9:12 cmd_high_time. inactive time of DIOW_/DIOR_ during task file
  47. * register access.
  48. * 13:17 cmd_low_time. active time of DIOW_/DIOR_ during task file
  49. * register access.
  50. * 18:21 udma_cycle_time. clock freq and clock cycles for UDMA xfer.
  51. * during task file register access.
  52. * 22:24 pre_high_time. time to initialize 1st cycle for PIO and MW DMA
  53. * xfer.
  54. * 25:27 cmd_pre_high_time. time to initialize 1st PIO cycle for task
  55. * register access.
  56. * 28 UDMA enable
  57. * 29 DMA enable
  58. * 30 PIO_MST enable. if set, the chip is in bus master mode during
  59. * PIO.
  60. * 31 FIFO enable.
  61. */
  62. /* 66MHz DPLL clocks */
  63. static struct hpt_clock hpt3x2n_clocks[] = {
  64. { XFER_UDMA_7, 0x1c869c62 },
  65. { XFER_UDMA_6, 0x1c869c62 },
  66. { XFER_UDMA_5, 0x1c8a9c62 },
  67. { XFER_UDMA_4, 0x1c8a9c62 },
  68. { XFER_UDMA_3, 0x1c8e9c62 },
  69. { XFER_UDMA_2, 0x1c929c62 },
  70. { XFER_UDMA_1, 0x1c9a9c62 },
  71. { XFER_UDMA_0, 0x1c829c62 },
  72. { XFER_MW_DMA_2, 0x2c829c62 },
  73. { XFER_MW_DMA_1, 0x2c829c66 },
  74. { XFER_MW_DMA_0, 0x2c829d2c },
  75. { XFER_PIO_4, 0x0c829c62 },
  76. { XFER_PIO_3, 0x0c829c84 },
  77. { XFER_PIO_2, 0x0c829ca6 },
  78. { XFER_PIO_1, 0x0d029d26 },
  79. { XFER_PIO_0, 0x0d029d5e },
  80. { 0, 0x0d029d5e }
  81. };
  82. /**
  83. * hpt3x2n_find_mode - reset the hpt3x2n bus
  84. * @ap: ATA port
  85. * @speed: transfer mode
  86. *
  87. * Return the 32bit register programming information for this channel
  88. * that matches the speed provided. For the moment the clocks table
  89. * is hard coded but easy to change. This will be needed if we use
  90. * different DPLLs
  91. */
  92. static u32 hpt3x2n_find_mode(struct ata_port *ap, int speed)
  93. {
  94. struct hpt_clock *clocks = hpt3x2n_clocks;
  95. while(clocks->xfer_speed) {
  96. if (clocks->xfer_speed == speed)
  97. return clocks->timing;
  98. clocks++;
  99. }
  100. BUG();
  101. return 0xffffffffU; /* silence compiler warning */
  102. }
  103. /**
  104. * hpt3x2n_pre_reset - reset the hpt3x2n bus
  105. * @ap: ATA port to reset
  106. *
  107. * Perform the initial reset handling for the 3x2n series controllers.
  108. * Reset the hardware and state machine, obtain the cable type.
  109. */
  110. static int hpt3xn_pre_reset(struct ata_port *ap)
  111. {
  112. u8 scr2, ata66;
  113. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  114. pci_read_config_byte(pdev, 0x5B, &scr2);
  115. pci_write_config_byte(pdev, 0x5B, scr2 & ~0x01);
  116. /* Cable register now active */
  117. pci_read_config_byte(pdev, 0x5A, &ata66);
  118. /* Restore state */
  119. pci_write_config_byte(pdev, 0x5B, scr2);
  120. if (ata66 & (1 << ap->port_no))
  121. ap->cbl = ATA_CBL_PATA40;
  122. else
  123. ap->cbl = ATA_CBL_PATA80;
  124. /* Reset the state machine */
  125. pci_write_config_byte(pdev, 0x50, 0x37);
  126. pci_write_config_byte(pdev, 0x54, 0x37);
  127. udelay(100);
  128. return ata_std_prereset(ap);
  129. }
  130. /**
  131. * hpt3x2n_error_handler - probe the hpt3x2n bus
  132. * @ap: ATA port to reset
  133. *
  134. * Perform the probe reset handling for the 3x2N
  135. */
  136. static void hpt3x2n_error_handler(struct ata_port *ap)
  137. {
  138. ata_bmdma_drive_eh(ap, hpt3xn_pre_reset, ata_std_softreset, NULL, ata_std_postreset);
  139. }
  140. /**
  141. * hpt3x2n_set_piomode - PIO setup
  142. * @ap: ATA interface
  143. * @adev: device on the interface
  144. *
  145. * Perform PIO mode setup.
  146. */
  147. static void hpt3x2n_set_piomode(struct ata_port *ap, struct ata_device *adev)
  148. {
  149. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  150. u32 addr1, addr2;
  151. u32 reg;
  152. u32 mode;
  153. u8 fast;
  154. addr1 = 0x40 + 4 * (adev->devno + 2 * ap->port_no);
  155. addr2 = 0x51 + 4 * ap->port_no;
  156. /* Fast interrupt prediction disable, hold off interrupt disable */
  157. pci_read_config_byte(pdev, addr2, &fast);
  158. fast &= ~0x07;
  159. pci_write_config_byte(pdev, addr2, fast);
  160. pci_read_config_dword(pdev, addr1, &reg);
  161. mode = hpt3x2n_find_mode(ap, adev->pio_mode);
  162. mode &= ~0x8000000; /* No FIFO in PIO */
  163. mode &= ~0x30070000; /* Leave config bits alone */
  164. reg &= 0x30070000; /* Strip timing bits */
  165. pci_write_config_dword(pdev, addr1, reg | mode);
  166. }
  167. /**
  168. * hpt3x2n_set_dmamode - DMA timing setup
  169. * @ap: ATA interface
  170. * @adev: Device being configured
  171. *
  172. * Set up the channel for MWDMA or UDMA modes. Much the same as with
  173. * PIO, load the mode number and then set MWDMA or UDMA flag.
  174. */
  175. static void hpt3x2n_set_dmamode(struct ata_port *ap, struct ata_device *adev)
  176. {
  177. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  178. u32 addr1, addr2;
  179. u32 reg;
  180. u32 mode;
  181. u8 fast;
  182. addr1 = 0x40 + 4 * (adev->devno + 2 * ap->port_no);
  183. addr2 = 0x51 + 4 * ap->port_no;
  184. /* Fast interrupt prediction disable, hold off interrupt disable */
  185. pci_read_config_byte(pdev, addr2, &fast);
  186. fast &= ~0x07;
  187. pci_write_config_byte(pdev, addr2, fast);
  188. pci_read_config_dword(pdev, addr1, &reg);
  189. mode = hpt3x2n_find_mode(ap, adev->dma_mode);
  190. mode |= 0x8000000; /* FIFO in MWDMA or UDMA */
  191. mode &= ~0xC0000000; /* Leave config bits alone */
  192. reg &= 0xC0000000; /* Strip timing bits */
  193. pci_write_config_dword(pdev, addr1, reg | mode);
  194. }
  195. /**
  196. * hpt3x2n_bmdma_end - DMA engine stop
  197. * @qc: ATA command
  198. *
  199. * Clean up after the HPT3x2n and later DMA engine
  200. */
  201. static void hpt3x2n_bmdma_stop(struct ata_queued_cmd *qc)
  202. {
  203. struct ata_port *ap = qc->ap;
  204. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  205. int mscreg = 0x50 + 2 * ap->port_no;
  206. u8 bwsr_stat, msc_stat;
  207. pci_read_config_byte(pdev, 0x6A, &bwsr_stat);
  208. pci_read_config_byte(pdev, mscreg, &msc_stat);
  209. if (bwsr_stat & (1 << ap->port_no))
  210. pci_write_config_byte(pdev, mscreg, msc_stat | 0x30);
  211. ata_bmdma_stop(qc);
  212. }
  213. /**
  214. * hpt3x2n_set_clock - clock control
  215. * @ap: ATA port
  216. * @source: 0x21 or 0x23 for PLL or PCI sourced clock
  217. *
  218. * Switch the ATA bus clock between the PLL and PCI clock sources
  219. * while correctly isolating the bus and resetting internal logic
  220. *
  221. * We must use the DPLL for
  222. * - writing
  223. * - second channel UDMA7 (SATA ports) or higher
  224. * - 66MHz PCI
  225. *
  226. * or we will underclock the device and get reduced performance.
  227. */
  228. static void hpt3x2n_set_clock(struct ata_port *ap, int source)
  229. {
  230. unsigned long bmdma = ap->ioaddr.bmdma_addr;
  231. /* Tristate the bus */
  232. outb(0x80, bmdma+0x73);
  233. outb(0x80, bmdma+0x77);
  234. /* Switch clock and reset channels */
  235. outb(source, bmdma+0x7B);
  236. outb(0xC0, bmdma+0x79);
  237. /* Reset state machines */
  238. outb(0x37, bmdma+0x70);
  239. outb(0x37, bmdma+0x74);
  240. /* Complete reset */
  241. outb(0x00, bmdma+0x79);
  242. /* Reconnect channels to bus */
  243. outb(0x00, bmdma+0x73);
  244. outb(0x00, bmdma+0x77);
  245. }
  246. /* Check if our partner interface is busy */
  247. static int hpt3x2n_pair_idle(struct ata_port *ap)
  248. {
  249. struct ata_host *host = ap->host;
  250. struct ata_port *pair = host->ports[ap->port_no ^ 1];
  251. if (pair->hsm_task_state == HSM_ST_IDLE)
  252. return 1;
  253. return 0;
  254. }
  255. static int hpt3x2n_use_dpll(struct ata_port *ap, int reading)
  256. {
  257. long flags = (long)ap->host->private_data;
  258. /* See if we should use the DPLL */
  259. if (reading == 0)
  260. return USE_DPLL; /* Needed for write */
  261. if (flags & PCI66)
  262. return USE_DPLL; /* Needed at 66Mhz */
  263. return 0;
  264. }
  265. static unsigned int hpt3x2n_qc_issue_prot(struct ata_queued_cmd *qc)
  266. {
  267. struct ata_taskfile *tf = &qc->tf;
  268. struct ata_port *ap = qc->ap;
  269. int flags = (long)ap->host->private_data;
  270. if (hpt3x2n_pair_idle(ap)) {
  271. int dpll = hpt3x2n_use_dpll(ap, (tf->flags & ATA_TFLAG_WRITE));
  272. if ((flags & USE_DPLL) != dpll) {
  273. if (dpll == 1)
  274. hpt3x2n_set_clock(ap, 0x21);
  275. else
  276. hpt3x2n_set_clock(ap, 0x23);
  277. }
  278. }
  279. return ata_qc_issue_prot(qc);
  280. }
  281. static struct scsi_host_template hpt3x2n_sht = {
  282. .module = THIS_MODULE,
  283. .name = DRV_NAME,
  284. .ioctl = ata_scsi_ioctl,
  285. .queuecommand = ata_scsi_queuecmd,
  286. .can_queue = ATA_DEF_QUEUE,
  287. .this_id = ATA_SHT_THIS_ID,
  288. .sg_tablesize = LIBATA_MAX_PRD,
  289. .max_sectors = ATA_MAX_SECTORS,
  290. .cmd_per_lun = ATA_SHT_CMD_PER_LUN,
  291. .emulated = ATA_SHT_EMULATED,
  292. .use_clustering = ATA_SHT_USE_CLUSTERING,
  293. .proc_name = DRV_NAME,
  294. .dma_boundary = ATA_DMA_BOUNDARY,
  295. .slave_configure = ata_scsi_slave_config,
  296. .bios_param = ata_std_bios_param,
  297. };
  298. /*
  299. * Configuration for HPT3x2n.
  300. */
  301. static struct ata_port_operations hpt3x2n_port_ops = {
  302. .port_disable = ata_port_disable,
  303. .set_piomode = hpt3x2n_set_piomode,
  304. .set_dmamode = hpt3x2n_set_dmamode,
  305. .mode_filter = ata_pci_default_filter,
  306. .tf_load = ata_tf_load,
  307. .tf_read = ata_tf_read,
  308. .check_status = ata_check_status,
  309. .exec_command = ata_exec_command,
  310. .dev_select = ata_std_dev_select,
  311. .freeze = ata_bmdma_freeze,
  312. .thaw = ata_bmdma_thaw,
  313. .error_handler = hpt3x2n_error_handler,
  314. .post_internal_cmd = ata_bmdma_post_internal_cmd,
  315. .bmdma_setup = ata_bmdma_setup,
  316. .bmdma_start = ata_bmdma_start,
  317. .bmdma_stop = hpt3x2n_bmdma_stop,
  318. .bmdma_status = ata_bmdma_status,
  319. .qc_prep = ata_qc_prep,
  320. .qc_issue = hpt3x2n_qc_issue_prot,
  321. .data_xfer = ata_pio_data_xfer,
  322. .irq_handler = ata_interrupt,
  323. .irq_clear = ata_bmdma_irq_clear,
  324. .port_start = ata_port_start,
  325. .port_stop = ata_port_stop,
  326. .host_stop = ata_host_stop
  327. };
  328. /**
  329. * hpt3xn_calibrate_dpll - Calibrate the DPLL loop
  330. * @dev: PCI device
  331. *
  332. * Perform a calibration cycle on the HPT3xN DPLL. Returns 1 if this
  333. * succeeds
  334. */
  335. static int hpt3xn_calibrate_dpll(struct pci_dev *dev)
  336. {
  337. u8 reg5b;
  338. u32 reg5c;
  339. int tries;
  340. for(tries = 0; tries < 0x5000; tries++) {
  341. udelay(50);
  342. pci_read_config_byte(dev, 0x5b, &reg5b);
  343. if (reg5b & 0x80) {
  344. /* See if it stays set */
  345. for(tries = 0; tries < 0x1000; tries ++) {
  346. pci_read_config_byte(dev, 0x5b, &reg5b);
  347. /* Failed ? */
  348. if ((reg5b & 0x80) == 0)
  349. return 0;
  350. }
  351. /* Turn off tuning, we have the DPLL set */
  352. pci_read_config_dword(dev, 0x5c, &reg5c);
  353. pci_write_config_dword(dev, 0x5c, reg5c & ~ 0x100);
  354. return 1;
  355. }
  356. }
  357. /* Never went stable */
  358. return 0;
  359. }
  360. static int hpt3x2n_pci_clock(struct pci_dev *pdev)
  361. {
  362. unsigned long freq;
  363. u32 fcnt;
  364. pci_read_config_dword(pdev, 0x70/*CHECKME*/, &fcnt);
  365. if ((fcnt >> 12) != 0xABCDE) {
  366. printk(KERN_WARNING "hpt3xn: BIOS clock data not set.\n");
  367. return 33; /* Not BIOS set */
  368. }
  369. fcnt &= 0x1FF;
  370. freq = (fcnt * 77) / 192;
  371. /* Clamp to bands */
  372. if (freq < 40)
  373. return 33;
  374. if (freq < 45)
  375. return 40;
  376. if (freq < 55)
  377. return 50;
  378. return 66;
  379. }
  380. /**
  381. * hpt3x2n_init_one - Initialise an HPT37X/302
  382. * @dev: PCI device
  383. * @id: Entry in match table
  384. *
  385. * Initialise an HPT3x2n device. There are some interesting complications
  386. * here. Firstly the chip may report 366 and be one of several variants.
  387. * Secondly all the timings depend on the clock for the chip which we must
  388. * detect and look up
  389. *
  390. * This is the known chip mappings. It may be missing a couple of later
  391. * releases.
  392. *
  393. * Chip version PCI Rev Notes
  394. * HPT372 4 (HPT366) 5 Other driver
  395. * HPT372N 4 (HPT366) 6 UDMA133
  396. * HPT372 5 (HPT372) 1 Other driver
  397. * HPT372N 5 (HPT372) 2 UDMA133
  398. * HPT302 6 (HPT302) * Other driver
  399. * HPT302N 6 (HPT302) > 1 UDMA133
  400. * HPT371 7 (HPT371) * Other driver
  401. * HPT371N 7 (HPT371) > 1 UDMA133
  402. * HPT374 8 (HPT374) * Other driver
  403. * HPT372N 9 (HPT372N) * UDMA133
  404. *
  405. * (1) UDMA133 support depends on the bus clock
  406. *
  407. * To pin down HPT371N
  408. */
  409. static int hpt3x2n_init_one(struct pci_dev *dev, const struct pci_device_id *id)
  410. {
  411. /* HPT372N and friends - UDMA133 */
  412. static struct ata_port_info info = {
  413. .sht = &hpt3x2n_sht,
  414. .flags = ATA_FLAG_SLAVE_POSS | ATA_FLAG_SRST,
  415. .pio_mask = 0x1f,
  416. .mwdma_mask = 0x07,
  417. .udma_mask = 0x7f,
  418. .port_ops = &hpt3x2n_port_ops
  419. };
  420. struct ata_port_info *port_info[2];
  421. struct ata_port_info *port = &info;
  422. u8 irqmask;
  423. u32 class_rev;
  424. unsigned int pci_mhz;
  425. unsigned int f_low, f_high;
  426. int adjust;
  427. pci_read_config_dword(dev, PCI_CLASS_REVISION, &class_rev);
  428. class_rev &= 0xFF;
  429. switch(dev->device) {
  430. case PCI_DEVICE_ID_TTI_HPT366:
  431. if (class_rev < 6)
  432. return -ENODEV;
  433. break;
  434. case PCI_DEVICE_ID_TTI_HPT372:
  435. /* 372N if rev >= 1*/
  436. if (class_rev == 0)
  437. return -ENODEV;
  438. break;
  439. case PCI_DEVICE_ID_TTI_HPT302:
  440. if (class_rev < 2)
  441. return -ENODEV;
  442. break;
  443. case PCI_DEVICE_ID_TTI_HPT372N:
  444. break;
  445. default:
  446. printk(KERN_ERR "pata_hpt3x2n: PCI table is bogus please report (%d).\n", dev->device);
  447. return -ENODEV;
  448. }
  449. /* Ok so this is a chip we support */
  450. pci_write_config_byte(dev, PCI_CACHE_LINE_SIZE, (L1_CACHE_BYTES / 4));
  451. pci_write_config_byte(dev, PCI_LATENCY_TIMER, 0x78);
  452. pci_write_config_byte(dev, PCI_MIN_GNT, 0x08);
  453. pci_write_config_byte(dev, PCI_MAX_LAT, 0x08);
  454. pci_read_config_byte(dev, 0x5A, &irqmask);
  455. irqmask &= ~0x10;
  456. pci_write_config_byte(dev, 0x5a, irqmask);
  457. /* Tune the PLL. HPT recommend using 75 for SATA, 66 for UDMA133 or
  458. 50 for UDMA100. Right now we always use 66 */
  459. pci_mhz = hpt3x2n_pci_clock(dev);
  460. f_low = (pci_mhz * 48) / 66; /* PCI Mhz for 66Mhz DPLL */
  461. f_high = f_low + 2; /* Tolerance */
  462. pci_write_config_dword(dev, 0x5C, (f_high << 16) | f_low | 0x100);
  463. /* PLL clock */
  464. pci_write_config_byte(dev, 0x5B, 0x21);
  465. /* Unlike the 37x we don't try jiggling the frequency */
  466. for(adjust = 0; adjust < 8; adjust++) {
  467. if (hpt3xn_calibrate_dpll(dev))
  468. break;
  469. pci_write_config_dword(dev, 0x5C, (f_high << 16) | f_low);
  470. }
  471. if (adjust == 8)
  472. printk(KERN_WARNING "hpt3xn: DPLL did not stabilize.\n");
  473. /* Set our private data up. We only need a few flags so we use
  474. it directly */
  475. port->private_data = NULL;
  476. if (pci_mhz > 60)
  477. port->private_data = (void *)PCI66;
  478. /* Now kick off ATA set up */
  479. port_info[0] = port_info[1] = port;
  480. return ata_pci_init_one(dev, port_info, 2);
  481. }
  482. static const struct pci_device_id hpt3x2n[] = {
  483. { PCI_VDEVICE(TTI, PCI_DEVICE_ID_TTI_HPT366), },
  484. { PCI_VDEVICE(TTI, PCI_DEVICE_ID_TTI_HPT372), },
  485. { PCI_VDEVICE(TTI, PCI_DEVICE_ID_TTI_HPT302), },
  486. { PCI_VDEVICE(TTI, PCI_DEVICE_ID_TTI_HPT372N), },
  487. { },
  488. };
  489. static struct pci_driver hpt3x2n_pci_driver = {
  490. .name = DRV_NAME,
  491. .id_table = hpt3x2n,
  492. .probe = hpt3x2n_init_one,
  493. .remove = ata_pci_remove_one
  494. };
  495. static int __init hpt3x2n_init(void)
  496. {
  497. return pci_register_driver(&hpt3x2n_pci_driver);
  498. }
  499. static void __exit hpt3x2n_exit(void)
  500. {
  501. pci_unregister_driver(&hpt3x2n_pci_driver);
  502. }
  503. MODULE_AUTHOR("Alan Cox");
  504. MODULE_DESCRIPTION("low-level driver for the Highpoint HPT3x2n/30x");
  505. MODULE_LICENSE("GPL");
  506. MODULE_DEVICE_TABLE(pci, hpt3x2n);
  507. MODULE_VERSION(DRV_VERSION);
  508. module_init(hpt3x2n_init);
  509. module_exit(hpt3x2n_exit);