ata_piix.c 35 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256
  1. /*
  2. * ata_piix.c - Intel PATA/SATA controllers
  3. *
  4. * Maintained by: Jeff Garzik <jgarzik@pobox.com>
  5. * Please ALWAYS copy linux-ide@vger.kernel.org
  6. * on emails.
  7. *
  8. *
  9. * Copyright 2003-2005 Red Hat Inc
  10. * Copyright 2003-2005 Jeff Garzik
  11. *
  12. *
  13. * Copyright header from piix.c:
  14. *
  15. * Copyright (C) 1998-1999 Andrzej Krzysztofowicz, Author and Maintainer
  16. * Copyright (C) 1998-2000 Andre Hedrick <andre@linux-ide.org>
  17. * Copyright (C) 2003 Red Hat Inc <alan@redhat.com>
  18. *
  19. *
  20. * This program is free software; you can redistribute it and/or modify
  21. * it under the terms of the GNU General Public License as published by
  22. * the Free Software Foundation; either version 2, or (at your option)
  23. * any later version.
  24. *
  25. * This program is distributed in the hope that it will be useful,
  26. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  27. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  28. * GNU General Public License for more details.
  29. *
  30. * You should have received a copy of the GNU General Public License
  31. * along with this program; see the file COPYING. If not, write to
  32. * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
  33. *
  34. *
  35. * libata documentation is available via 'make {ps|pdf}docs',
  36. * as Documentation/DocBook/libata.*
  37. *
  38. * Hardware documentation available at http://developer.intel.com/
  39. *
  40. * Documentation
  41. * Publically available from Intel web site. Errata documentation
  42. * is also publically available. As an aide to anyone hacking on this
  43. * driver the list of errata that are relevant is below.going back to
  44. * PIIX4. Older device documentation is now a bit tricky to find.
  45. *
  46. * The chipsets all follow very much the same design. The orginal Triton
  47. * series chipsets do _not_ support independant device timings, but this
  48. * is fixed in Triton II. With the odd mobile exception the chips then
  49. * change little except in gaining more modes until SATA arrives. This
  50. * driver supports only the chips with independant timing (that is those
  51. * with SITRE and the 0x44 timing register). See pata_oldpiix and pata_mpiix
  52. * for the early chip drivers.
  53. *
  54. * Errata of note:
  55. *
  56. * Unfixable
  57. * PIIX4 errata #9 - Only on ultra obscure hw
  58. * ICH3 errata #13 - Not observed to affect real hw
  59. * by Intel
  60. *
  61. * Things we must deal with
  62. * PIIX4 errata #10 - BM IDE hang with non UDMA
  63. * (must stop/start dma to recover)
  64. * 440MX errata #15 - As PIIX4 errata #10
  65. * PIIX4 errata #15 - Must not read control registers
  66. * during a PIO transfer
  67. * 440MX errata #13 - As PIIX4 errata #15
  68. * ICH2 errata #21 - DMA mode 0 doesn't work right
  69. * ICH0/1 errata #55 - As ICH2 errata #21
  70. * ICH2 spec c #9 - Extra operations needed to handle
  71. * drive hotswap [NOT YET SUPPORTED]
  72. * ICH2 spec c #20 - IDE PRD must not cross a 64K boundary
  73. * and must be dword aligned
  74. * ICH2 spec c #24 - UDMA mode 4,5 t85/86 should be 6ns not 3.3
  75. *
  76. * Should have been BIOS fixed:
  77. * 450NX: errata #19 - DMA hangs on old 450NX
  78. * 450NX: errata #20 - DMA hangs on old 450NX
  79. * 450NX: errata #25 - Corruption with DMA on old 450NX
  80. * ICH3 errata #15 - IDE deadlock under high load
  81. * (BIOS must set dev 31 fn 0 bit 23)
  82. * ICH3 errata #18 - Don't use native mode
  83. */
  84. #include <linux/kernel.h>
  85. #include <linux/module.h>
  86. #include <linux/pci.h>
  87. #include <linux/init.h>
  88. #include <linux/blkdev.h>
  89. #include <linux/delay.h>
  90. #include <linux/device.h>
  91. #include <scsi/scsi_host.h>
  92. #include <linux/libata.h>
  93. #define DRV_NAME "ata_piix"
  94. #define DRV_VERSION "2.00ac6"
  95. enum {
  96. PIIX_IOCFG = 0x54, /* IDE I/O configuration register */
  97. ICH5_PMR = 0x90, /* port mapping register */
  98. ICH5_PCS = 0x92, /* port control and status */
  99. PIIX_SCC = 0x0A, /* sub-class code register */
  100. PIIX_FLAG_IGNORE_PCS = (1 << 25), /* ignore PCS present bits */
  101. PIIX_FLAG_SCR = (1 << 26), /* SCR available */
  102. PIIX_FLAG_AHCI = (1 << 27), /* AHCI possible */
  103. PIIX_FLAG_CHECKINTR = (1 << 28), /* make sure PCI INTx enabled */
  104. /* combined mode. if set, PATA is channel 0.
  105. * if clear, PATA is channel 1.
  106. */
  107. PIIX_PORT_ENABLED = (1 << 0),
  108. PIIX_PORT_PRESENT = (1 << 4),
  109. PIIX_80C_PRI = (1 << 5) | (1 << 4),
  110. PIIX_80C_SEC = (1 << 7) | (1 << 6),
  111. /* controller IDs */
  112. piix_pata_33 = 0, /* PIIX3 or 4 at 33Mhz */
  113. ich_pata_33 = 1, /* ICH up to UDMA 33 only */
  114. ich_pata_66 = 2, /* ICH up to 66 Mhz */
  115. ich_pata_100 = 3, /* ICH up to UDMA 100 */
  116. ich_pata_133 = 4, /* ICH up to UDMA 133 */
  117. ich5_sata = 5,
  118. esb_sata = 6,
  119. ich6_sata = 7,
  120. ich6_sata_ahci = 8,
  121. ich6m_sata_ahci = 9,
  122. ich7m_sata_ahci = 10,
  123. ich8_sata_ahci = 11,
  124. /* constants for mapping table */
  125. P0 = 0, /* port 0 */
  126. P1 = 1, /* port 1 */
  127. P2 = 2, /* port 2 */
  128. P3 = 3, /* port 3 */
  129. IDE = -1, /* IDE */
  130. NA = -2, /* not avaliable */
  131. RV = -3, /* reserved */
  132. PIIX_AHCI_DEVICE = 6,
  133. };
  134. struct piix_map_db {
  135. const u32 mask;
  136. const u16 port_enable;
  137. const int present_shift;
  138. const int map[][4];
  139. };
  140. struct piix_host_priv {
  141. const int *map;
  142. const struct piix_map_db *map_db;
  143. };
  144. static int piix_init_one (struct pci_dev *pdev,
  145. const struct pci_device_id *ent);
  146. static void piix_host_stop(struct ata_host *host);
  147. static void piix_pata_error_handler(struct ata_port *ap);
  148. static void ich_pata_error_handler(struct ata_port *ap);
  149. static void piix_sata_error_handler(struct ata_port *ap);
  150. static void piix_set_piomode (struct ata_port *ap, struct ata_device *adev);
  151. static void piix_set_dmamode (struct ata_port *ap, struct ata_device *adev);
  152. static void ich_set_dmamode (struct ata_port *ap, struct ata_device *adev);
  153. static unsigned int in_module_init = 1;
  154. static const struct pci_device_id piix_pci_tbl[] = {
  155. #ifdef ATA_ENABLE_PATA
  156. /* Intel PIIX4 for the 430TX/440BX/MX chipset: UDMA 33 */
  157. /* Also PIIX4E (fn3 rev 2) and PIIX4M (fn3 rev 3) */
  158. { 0x8086, 0x7111, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
  159. { 0x8086, 0x24db, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  160. { 0x8086, 0x25a2, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  161. /* Intel PIIX4 */
  162. { 0x8086, 0x7199, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
  163. /* Intel PIIX4 */
  164. { 0x8086, 0x7601, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
  165. /* Intel PIIX */
  166. { 0x8086, 0x84CA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
  167. /* Intel ICH (i810, i815, i840) UDMA 66*/
  168. { 0x8086, 0x2411, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_66 },
  169. /* Intel ICH0 : UDMA 33*/
  170. { 0x8086, 0x2421, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_33 },
  171. /* Intel ICH2M */
  172. { 0x8086, 0x244A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  173. /* Intel ICH2 (i810E2, i845, 850, 860) UDMA 100 */
  174. { 0x8086, 0x244B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  175. /* Intel ICH3M */
  176. { 0x8086, 0x248A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  177. /* Intel ICH3 (E7500/1) UDMA 100 */
  178. { 0x8086, 0x248B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  179. /* Intel ICH4 (i845GV, i845E, i852, i855) UDMA 100 */
  180. { 0x8086, 0x24CA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  181. { 0x8086, 0x24CB, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  182. /* Intel ICH5 */
  183. { 0x8086, 0x24DB, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_133 },
  184. /* C-ICH (i810E2) */
  185. { 0x8086, 0x245B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  186. /* ESB (855GME/875P + 6300ESB) UDMA 100 */
  187. { 0x8086, 0x25A2, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  188. /* ICH6 (and 6) (i915) UDMA 100 */
  189. { 0x8086, 0x266F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  190. /* ICH7/7-R (i945, i975) UDMA 100*/
  191. { 0x8086, 0x27DF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_133 },
  192. { 0x8086, 0x269E, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  193. #endif
  194. /* NOTE: The following PCI ids must be kept in sync with the
  195. * list in drivers/pci/quirks.c.
  196. */
  197. /* 82801EB (ICH5) */
  198. { 0x8086, 0x24d1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
  199. /* 82801EB (ICH5) */
  200. { 0x8086, 0x24df, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
  201. /* 6300ESB (ICH5 variant with broken PCS present bits) */
  202. { 0x8086, 0x25a3, PCI_ANY_ID, PCI_ANY_ID, 0, 0, esb_sata },
  203. /* 6300ESB pretending RAID */
  204. { 0x8086, 0x25b0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, esb_sata },
  205. /* 82801FB/FW (ICH6/ICH6W) */
  206. { 0x8086, 0x2651, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata },
  207. /* 82801FR/FRW (ICH6R/ICH6RW) */
  208. { 0x8086, 0x2652, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata_ahci },
  209. /* 82801FBM ICH6M (ICH6R with only port 0 and 2 implemented) */
  210. { 0x8086, 0x2653, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6m_sata_ahci },
  211. /* 82801GB/GR/GH (ICH7, identical to ICH6) */
  212. { 0x8086, 0x27c0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata_ahci },
  213. /* 2801GBM/GHM (ICH7M, identical to ICH6M) */
  214. { 0x8086, 0x27c4, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich7m_sata_ahci },
  215. /* Enterprise Southbridge 2 (where's the datasheet?) */
  216. { 0x8086, 0x2680, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata_ahci },
  217. /* SATA Controller 1 IDE (ICH8, no datasheet yet) */
  218. { 0x8086, 0x2820, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_ahci },
  219. /* SATA Controller 2 IDE (ICH8, ditto) */
  220. { 0x8086, 0x2825, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_ahci },
  221. /* Mobile SATA Controller IDE (ICH8M, ditto) */
  222. { 0x8086, 0x2828, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_ahci },
  223. { } /* terminate list */
  224. };
  225. static struct pci_driver piix_pci_driver = {
  226. .name = DRV_NAME,
  227. .id_table = piix_pci_tbl,
  228. .probe = piix_init_one,
  229. .remove = ata_pci_remove_one,
  230. .suspend = ata_pci_device_suspend,
  231. .resume = ata_pci_device_resume,
  232. };
  233. static struct scsi_host_template piix_sht = {
  234. .module = THIS_MODULE,
  235. .name = DRV_NAME,
  236. .ioctl = ata_scsi_ioctl,
  237. .queuecommand = ata_scsi_queuecmd,
  238. .can_queue = ATA_DEF_QUEUE,
  239. .this_id = ATA_SHT_THIS_ID,
  240. .sg_tablesize = LIBATA_MAX_PRD,
  241. .cmd_per_lun = ATA_SHT_CMD_PER_LUN,
  242. .emulated = ATA_SHT_EMULATED,
  243. .use_clustering = ATA_SHT_USE_CLUSTERING,
  244. .proc_name = DRV_NAME,
  245. .dma_boundary = ATA_DMA_BOUNDARY,
  246. .slave_configure = ata_scsi_slave_config,
  247. .slave_destroy = ata_scsi_slave_destroy,
  248. .bios_param = ata_std_bios_param,
  249. .resume = ata_scsi_device_resume,
  250. .suspend = ata_scsi_device_suspend,
  251. };
  252. static const struct ata_port_operations piix_pata_ops = {
  253. .port_disable = ata_port_disable,
  254. .set_piomode = piix_set_piomode,
  255. .set_dmamode = piix_set_dmamode,
  256. .mode_filter = ata_pci_default_filter,
  257. .tf_load = ata_tf_load,
  258. .tf_read = ata_tf_read,
  259. .check_status = ata_check_status,
  260. .exec_command = ata_exec_command,
  261. .dev_select = ata_std_dev_select,
  262. .bmdma_setup = ata_bmdma_setup,
  263. .bmdma_start = ata_bmdma_start,
  264. .bmdma_stop = ata_bmdma_stop,
  265. .bmdma_status = ata_bmdma_status,
  266. .qc_prep = ata_qc_prep,
  267. .qc_issue = ata_qc_issue_prot,
  268. .data_xfer = ata_pio_data_xfer,
  269. .freeze = ata_bmdma_freeze,
  270. .thaw = ata_bmdma_thaw,
  271. .error_handler = piix_pata_error_handler,
  272. .post_internal_cmd = ata_bmdma_post_internal_cmd,
  273. .irq_handler = ata_interrupt,
  274. .irq_clear = ata_bmdma_irq_clear,
  275. .port_start = ata_port_start,
  276. .port_stop = ata_port_stop,
  277. .host_stop = piix_host_stop,
  278. };
  279. static const struct ata_port_operations ich_pata_ops = {
  280. .port_disable = ata_port_disable,
  281. .set_piomode = piix_set_piomode,
  282. .set_dmamode = ich_set_dmamode,
  283. .mode_filter = ata_pci_default_filter,
  284. .tf_load = ata_tf_load,
  285. .tf_read = ata_tf_read,
  286. .check_status = ata_check_status,
  287. .exec_command = ata_exec_command,
  288. .dev_select = ata_std_dev_select,
  289. .bmdma_setup = ata_bmdma_setup,
  290. .bmdma_start = ata_bmdma_start,
  291. .bmdma_stop = ata_bmdma_stop,
  292. .bmdma_status = ata_bmdma_status,
  293. .qc_prep = ata_qc_prep,
  294. .qc_issue = ata_qc_issue_prot,
  295. .data_xfer = ata_pio_data_xfer,
  296. .freeze = ata_bmdma_freeze,
  297. .thaw = ata_bmdma_thaw,
  298. .error_handler = ich_pata_error_handler,
  299. .post_internal_cmd = ata_bmdma_post_internal_cmd,
  300. .irq_handler = ata_interrupt,
  301. .irq_clear = ata_bmdma_irq_clear,
  302. .port_start = ata_port_start,
  303. .port_stop = ata_port_stop,
  304. .host_stop = ata_host_stop,
  305. };
  306. static const struct ata_port_operations piix_sata_ops = {
  307. .port_disable = ata_port_disable,
  308. .tf_load = ata_tf_load,
  309. .tf_read = ata_tf_read,
  310. .check_status = ata_check_status,
  311. .exec_command = ata_exec_command,
  312. .dev_select = ata_std_dev_select,
  313. .bmdma_setup = ata_bmdma_setup,
  314. .bmdma_start = ata_bmdma_start,
  315. .bmdma_stop = ata_bmdma_stop,
  316. .bmdma_status = ata_bmdma_status,
  317. .qc_prep = ata_qc_prep,
  318. .qc_issue = ata_qc_issue_prot,
  319. .data_xfer = ata_pio_data_xfer,
  320. .freeze = ata_bmdma_freeze,
  321. .thaw = ata_bmdma_thaw,
  322. .error_handler = piix_sata_error_handler,
  323. .post_internal_cmd = ata_bmdma_post_internal_cmd,
  324. .irq_handler = ata_interrupt,
  325. .irq_clear = ata_bmdma_irq_clear,
  326. .port_start = ata_port_start,
  327. .port_stop = ata_port_stop,
  328. .host_stop = piix_host_stop,
  329. };
  330. static const struct piix_map_db ich5_map_db = {
  331. .mask = 0x7,
  332. .port_enable = 0x3,
  333. .present_shift = 4,
  334. .map = {
  335. /* PM PS SM SS MAP */
  336. { P0, NA, P1, NA }, /* 000b */
  337. { P1, NA, P0, NA }, /* 001b */
  338. { RV, RV, RV, RV },
  339. { RV, RV, RV, RV },
  340. { P0, P1, IDE, IDE }, /* 100b */
  341. { P1, P0, IDE, IDE }, /* 101b */
  342. { IDE, IDE, P0, P1 }, /* 110b */
  343. { IDE, IDE, P1, P0 }, /* 111b */
  344. },
  345. };
  346. static const struct piix_map_db ich6_map_db = {
  347. .mask = 0x3,
  348. .port_enable = 0xf,
  349. .present_shift = 4,
  350. .map = {
  351. /* PM PS SM SS MAP */
  352. { P0, P2, P1, P3 }, /* 00b */
  353. { IDE, IDE, P1, P3 }, /* 01b */
  354. { P0, P2, IDE, IDE }, /* 10b */
  355. { RV, RV, RV, RV },
  356. },
  357. };
  358. static const struct piix_map_db ich6m_map_db = {
  359. .mask = 0x3,
  360. .port_enable = 0x5,
  361. .present_shift = 4,
  362. .map = {
  363. /* PM PS SM SS MAP */
  364. { P0, P2, RV, RV }, /* 00b */
  365. { RV, RV, RV, RV },
  366. { P0, P2, IDE, IDE }, /* 10b */
  367. { RV, RV, RV, RV },
  368. },
  369. };
  370. static const struct piix_map_db ich7m_map_db = {
  371. .mask = 0x3,
  372. .port_enable = 0x5,
  373. .present_shift = 4,
  374. /* Map 01b isn't specified in the doc but some notebooks use
  375. * it anyway. ATM, the only case spotted carries subsystem ID
  376. * 1025:0107. This is the only difference from ich6m.
  377. */
  378. .map = {
  379. /* PM PS SM SS MAP */
  380. { P0, P2, RV, RV }, /* 00b */
  381. { IDE, IDE, P1, P3 }, /* 01b */
  382. { P0, P2, IDE, IDE }, /* 10b */
  383. { RV, RV, RV, RV },
  384. },
  385. };
  386. static const struct piix_map_db ich8_map_db = {
  387. .mask = 0x3,
  388. .port_enable = 0x3,
  389. .present_shift = 8,
  390. .map = {
  391. /* PM PS SM SS MAP */
  392. { P0, P2, P1, P3 }, /* 00b (hardwired when in AHCI) */
  393. { RV, RV, RV, RV },
  394. { IDE, IDE, NA, NA }, /* 10b (IDE mode) */
  395. { RV, RV, RV, RV },
  396. },
  397. };
  398. static const struct piix_map_db *piix_map_db_table[] = {
  399. [ich5_sata] = &ich5_map_db,
  400. [esb_sata] = &ich5_map_db,
  401. [ich6_sata] = &ich6_map_db,
  402. [ich6_sata_ahci] = &ich6_map_db,
  403. [ich6m_sata_ahci] = &ich6m_map_db,
  404. [ich7m_sata_ahci] = &ich7m_map_db,
  405. [ich8_sata_ahci] = &ich8_map_db,
  406. };
  407. static struct ata_port_info piix_port_info[] = {
  408. /* piix_pata_33: 0: PIIX3 or 4 at 33MHz */
  409. {
  410. .sht = &piix_sht,
  411. .flags = ATA_FLAG_SLAVE_POSS | ATA_FLAG_SRST,
  412. .pio_mask = 0x1f, /* pio0-4 */
  413. .mwdma_mask = 0x06, /* mwdma1-2 ?? CHECK 0 should be ok but slow */
  414. .udma_mask = ATA_UDMA_MASK_40C,
  415. .port_ops = &piix_pata_ops,
  416. },
  417. /* ich_pata_33: 1 ICH0 - ICH at 33Mhz*/
  418. {
  419. .sht = &piix_sht,
  420. .flags = ATA_FLAG_SRST | ATA_FLAG_SLAVE_POSS,
  421. .pio_mask = 0x1f, /* pio 0-4 */
  422. .mwdma_mask = 0x06, /* Check: maybe 0x07 */
  423. .udma_mask = ATA_UDMA2, /* UDMA33 */
  424. .port_ops = &ich_pata_ops,
  425. },
  426. /* ich_pata_66: 2 ICH controllers up to 66MHz */
  427. {
  428. .sht = &piix_sht,
  429. .flags = ATA_FLAG_SRST | ATA_FLAG_SLAVE_POSS,
  430. .pio_mask = 0x1f, /* pio 0-4 */
  431. .mwdma_mask = 0x06, /* MWDMA0 is broken on chip */
  432. .udma_mask = ATA_UDMA4,
  433. .port_ops = &ich_pata_ops,
  434. },
  435. /* ich_pata_100: 3 */
  436. {
  437. .sht = &piix_sht,
  438. .flags = ATA_FLAG_SRST | ATA_FLAG_SLAVE_POSS | PIIX_FLAG_CHECKINTR,
  439. .pio_mask = 0x1f, /* pio0-4 */
  440. .mwdma_mask = 0x06, /* mwdma1-2 */
  441. .udma_mask = ATA_UDMA5, /* udma0-5 */
  442. .port_ops = &ich_pata_ops,
  443. },
  444. /* ich_pata_133: 4 ICH with full UDMA6 */
  445. {
  446. .sht = &piix_sht,
  447. .flags = ATA_FLAG_SRST | ATA_FLAG_SLAVE_POSS | PIIX_FLAG_CHECKINTR,
  448. .pio_mask = 0x1f, /* pio 0-4 */
  449. .mwdma_mask = 0x06, /* Check: maybe 0x07 */
  450. .udma_mask = ATA_UDMA6, /* UDMA133 */
  451. .port_ops = &ich_pata_ops,
  452. },
  453. /* ich5_sata: 5 */
  454. {
  455. .sht = &piix_sht,
  456. .flags = ATA_FLAG_SATA | PIIX_FLAG_CHECKINTR |
  457. PIIX_FLAG_IGNORE_PCS,
  458. .pio_mask = 0x1f, /* pio0-4 */
  459. .mwdma_mask = 0x07, /* mwdma0-2 */
  460. .udma_mask = 0x7f, /* udma0-6 */
  461. .port_ops = &piix_sata_ops,
  462. },
  463. /* i6300esb_sata: 6 */
  464. {
  465. .sht = &piix_sht,
  466. .flags = ATA_FLAG_SATA |
  467. PIIX_FLAG_CHECKINTR | PIIX_FLAG_IGNORE_PCS,
  468. .pio_mask = 0x1f, /* pio0-4 */
  469. .mwdma_mask = 0x07, /* mwdma0-2 */
  470. .udma_mask = 0x7f, /* udma0-6 */
  471. .port_ops = &piix_sata_ops,
  472. },
  473. /* ich6_sata: 7 */
  474. {
  475. .sht = &piix_sht,
  476. .flags = ATA_FLAG_SATA |
  477. PIIX_FLAG_CHECKINTR | PIIX_FLAG_SCR,
  478. .pio_mask = 0x1f, /* pio0-4 */
  479. .mwdma_mask = 0x07, /* mwdma0-2 */
  480. .udma_mask = 0x7f, /* udma0-6 */
  481. .port_ops = &piix_sata_ops,
  482. },
  483. /* ich6_sata_ahci: 8 */
  484. {
  485. .sht = &piix_sht,
  486. .flags = ATA_FLAG_SATA |
  487. PIIX_FLAG_CHECKINTR | PIIX_FLAG_SCR |
  488. PIIX_FLAG_AHCI,
  489. .pio_mask = 0x1f, /* pio0-4 */
  490. .mwdma_mask = 0x07, /* mwdma0-2 */
  491. .udma_mask = 0x7f, /* udma0-6 */
  492. .port_ops = &piix_sata_ops,
  493. },
  494. /* ich6m_sata_ahci: 9 */
  495. {
  496. .sht = &piix_sht,
  497. .flags = ATA_FLAG_SATA |
  498. PIIX_FLAG_CHECKINTR | PIIX_FLAG_SCR |
  499. PIIX_FLAG_AHCI,
  500. .pio_mask = 0x1f, /* pio0-4 */
  501. .mwdma_mask = 0x07, /* mwdma0-2 */
  502. .udma_mask = 0x7f, /* udma0-6 */
  503. .port_ops = &piix_sata_ops,
  504. },
  505. /* ich7m_sata_ahci: 10 */
  506. {
  507. .sht = &piix_sht,
  508. .flags = ATA_FLAG_SATA |
  509. PIIX_FLAG_CHECKINTR | PIIX_FLAG_SCR |
  510. PIIX_FLAG_AHCI,
  511. .pio_mask = 0x1f, /* pio0-4 */
  512. .mwdma_mask = 0x07, /* mwdma0-2 */
  513. .udma_mask = 0x7f, /* udma0-6 */
  514. .port_ops = &piix_sata_ops,
  515. },
  516. /* ich8_sata_ahci: 11 */
  517. {
  518. .sht = &piix_sht,
  519. .flags = ATA_FLAG_SATA |
  520. PIIX_FLAG_CHECKINTR | PIIX_FLAG_SCR |
  521. PIIX_FLAG_AHCI,
  522. .pio_mask = 0x1f, /* pio0-4 */
  523. .mwdma_mask = 0x07, /* mwdma0-2 */
  524. .udma_mask = 0x7f, /* udma0-6 */
  525. .port_ops = &piix_sata_ops,
  526. },
  527. };
  528. static struct pci_bits piix_enable_bits[] = {
  529. { 0x41U, 1U, 0x80UL, 0x80UL }, /* port 0 */
  530. { 0x43U, 1U, 0x80UL, 0x80UL }, /* port 1 */
  531. };
  532. MODULE_AUTHOR("Andre Hedrick, Alan Cox, Andrzej Krzysztofowicz, Jeff Garzik");
  533. MODULE_DESCRIPTION("SCSI low-level driver for Intel PIIX/ICH ATA controllers");
  534. MODULE_LICENSE("GPL");
  535. MODULE_DEVICE_TABLE(pci, piix_pci_tbl);
  536. MODULE_VERSION(DRV_VERSION);
  537. static int force_pcs = 0;
  538. module_param(force_pcs, int, 0444);
  539. MODULE_PARM_DESC(force_pcs, "force honoring or ignoring PCS to work around "
  540. "device mis-detection (0=default, 1=ignore PCS, 2=honor PCS)");
  541. /**
  542. * piix_pata_cbl_detect - Probe host controller cable detect info
  543. * @ap: Port for which cable detect info is desired
  544. *
  545. * Read 80c cable indicator from ATA PCI device's PCI config
  546. * register. This register is normally set by firmware (BIOS).
  547. *
  548. * LOCKING:
  549. * None (inherited from caller).
  550. */
  551. static void ich_pata_cbl_detect(struct ata_port *ap)
  552. {
  553. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  554. u8 tmp, mask;
  555. /* no 80c support in host controller? */
  556. if ((ap->udma_mask & ~ATA_UDMA_MASK_40C) == 0)
  557. goto cbl40;
  558. /* check BIOS cable detect results */
  559. mask = ap->port_no == 0 ? PIIX_80C_PRI : PIIX_80C_SEC;
  560. pci_read_config_byte(pdev, PIIX_IOCFG, &tmp);
  561. if ((tmp & mask) == 0)
  562. goto cbl40;
  563. ap->cbl = ATA_CBL_PATA80;
  564. return;
  565. cbl40:
  566. ap->cbl = ATA_CBL_PATA40;
  567. }
  568. /**
  569. * piix_pata_prereset - prereset for PATA host controller
  570. * @ap: Target port
  571. *
  572. *
  573. * LOCKING:
  574. * None (inherited from caller).
  575. */
  576. static int piix_pata_prereset(struct ata_port *ap)
  577. {
  578. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  579. if (!pci_test_config_bits(pdev, &piix_enable_bits[ap->port_no]))
  580. return -ENOENT;
  581. ap->cbl = ATA_CBL_PATA40;
  582. return ata_std_prereset(ap);
  583. }
  584. static void piix_pata_error_handler(struct ata_port *ap)
  585. {
  586. ata_bmdma_drive_eh(ap, piix_pata_prereset, ata_std_softreset, NULL,
  587. ata_std_postreset);
  588. }
  589. /**
  590. * ich_pata_prereset - prereset for PATA host controller
  591. * @ap: Target port
  592. *
  593. *
  594. * LOCKING:
  595. * None (inherited from caller).
  596. */
  597. static int ich_pata_prereset(struct ata_port *ap)
  598. {
  599. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  600. if (!pci_test_config_bits(pdev, &piix_enable_bits[ap->port_no])) {
  601. ata_port_printk(ap, KERN_INFO, "port disabled. ignoring.\n");
  602. ap->eh_context.i.action &= ~ATA_EH_RESET_MASK;
  603. return 0;
  604. }
  605. ich_pata_cbl_detect(ap);
  606. return ata_std_prereset(ap);
  607. }
  608. static void ich_pata_error_handler(struct ata_port *ap)
  609. {
  610. ata_bmdma_drive_eh(ap, ich_pata_prereset, ata_std_softreset, NULL,
  611. ata_std_postreset);
  612. }
  613. /**
  614. * piix_sata_present_mask - determine present mask for SATA host controller
  615. * @ap: Target port
  616. *
  617. * Reads SATA PCI device's PCI config register Port Configuration
  618. * and Status (PCS) to determine port and device availability.
  619. *
  620. * LOCKING:
  621. * None (inherited from caller).
  622. *
  623. * RETURNS:
  624. * determined present_mask
  625. */
  626. static unsigned int piix_sata_present_mask(struct ata_port *ap)
  627. {
  628. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  629. struct piix_host_priv *hpriv = ap->host->private_data;
  630. const unsigned int *map = hpriv->map;
  631. int base = 2 * ap->port_no;
  632. unsigned int present_mask = 0;
  633. int port, i;
  634. u16 pcs;
  635. pci_read_config_word(pdev, ICH5_PCS, &pcs);
  636. DPRINTK("ata%u: ENTER, pcs=0x%x base=%d\n", ap->id, pcs, base);
  637. for (i = 0; i < 2; i++) {
  638. port = map[base + i];
  639. if (port < 0)
  640. continue;
  641. if ((ap->flags & PIIX_FLAG_IGNORE_PCS) ||
  642. (pcs & 1 << (hpriv->map_db->present_shift + port)))
  643. present_mask |= 1 << i;
  644. }
  645. DPRINTK("ata%u: LEAVE, pcs=0x%x present_mask=0x%x\n",
  646. ap->id, pcs, present_mask);
  647. return present_mask;
  648. }
  649. /**
  650. * piix_sata_softreset - reset SATA host port via ATA SRST
  651. * @ap: port to reset
  652. * @classes: resulting classes of attached devices
  653. *
  654. * Reset SATA host port via ATA SRST. On controllers with
  655. * reliable PCS present bits, the bits are used to determine
  656. * device presence.
  657. *
  658. * LOCKING:
  659. * Kernel thread context (may sleep)
  660. *
  661. * RETURNS:
  662. * 0 on success, -errno otherwise.
  663. */
  664. static int piix_sata_softreset(struct ata_port *ap, unsigned int *classes)
  665. {
  666. unsigned int present_mask;
  667. int i, rc;
  668. present_mask = piix_sata_present_mask(ap);
  669. rc = ata_std_softreset(ap, classes);
  670. if (rc)
  671. return rc;
  672. for (i = 0; i < ATA_MAX_DEVICES; i++) {
  673. if (!(present_mask & (1 << i)))
  674. classes[i] = ATA_DEV_NONE;
  675. }
  676. return 0;
  677. }
  678. static void piix_sata_error_handler(struct ata_port *ap)
  679. {
  680. ata_bmdma_drive_eh(ap, ata_std_prereset, piix_sata_softreset, NULL,
  681. ata_std_postreset);
  682. }
  683. /**
  684. * piix_set_piomode - Initialize host controller PATA PIO timings
  685. * @ap: Port whose timings we are configuring
  686. * @adev: um
  687. *
  688. * Set PIO mode for device, in host controller PCI config space.
  689. *
  690. * LOCKING:
  691. * None (inherited from caller).
  692. */
  693. static void piix_set_piomode (struct ata_port *ap, struct ata_device *adev)
  694. {
  695. unsigned int pio = adev->pio_mode - XFER_PIO_0;
  696. struct pci_dev *dev = to_pci_dev(ap->host->dev);
  697. unsigned int is_slave = (adev->devno != 0);
  698. unsigned int master_port= ap->port_no ? 0x42 : 0x40;
  699. unsigned int slave_port = 0x44;
  700. u16 master_data;
  701. u8 slave_data;
  702. u8 udma_enable;
  703. int control = 0;
  704. /*
  705. * See Intel Document 298600-004 for the timing programing rules
  706. * for ICH controllers.
  707. */
  708. static const /* ISP RTC */
  709. u8 timings[][2] = { { 0, 0 },
  710. { 0, 0 },
  711. { 1, 0 },
  712. { 2, 1 },
  713. { 2, 3 }, };
  714. if (pio >= 2)
  715. control |= 1; /* TIME1 enable */
  716. if (ata_pio_need_iordy(adev))
  717. control |= 2; /* IE enable */
  718. /* Intel specifies that the PPE functionality is for disk only */
  719. if (adev->class == ATA_DEV_ATA)
  720. control |= 4; /* PPE enable */
  721. pci_read_config_word(dev, master_port, &master_data);
  722. if (is_slave) {
  723. /* Enable SITRE (seperate slave timing register) */
  724. master_data |= 0x4000;
  725. /* enable PPE1, IE1 and TIME1 as needed */
  726. master_data |= (control << 4);
  727. pci_read_config_byte(dev, slave_port, &slave_data);
  728. slave_data &= (ap->port_no ? 0x0f : 0xf0);
  729. /* Load the timing nibble for this slave */
  730. slave_data |= ((timings[pio][0] << 2) | timings[pio][1]) << (ap->port_no ? 4 : 0);
  731. } else {
  732. /* Master keeps the bits in a different format */
  733. master_data &= 0xccf8;
  734. /* Enable PPE, IE and TIME as appropriate */
  735. master_data |= control;
  736. master_data |=
  737. (timings[pio][0] << 12) |
  738. (timings[pio][1] << 8);
  739. }
  740. pci_write_config_word(dev, master_port, master_data);
  741. if (is_slave)
  742. pci_write_config_byte(dev, slave_port, slave_data);
  743. /* Ensure the UDMA bit is off - it will be turned back on if
  744. UDMA is selected */
  745. if (ap->udma_mask) {
  746. pci_read_config_byte(dev, 0x48, &udma_enable);
  747. udma_enable &= ~(1 << (2 * ap->port_no + adev->devno));
  748. pci_write_config_byte(dev, 0x48, udma_enable);
  749. }
  750. }
  751. /**
  752. * do_pata_set_dmamode - Initialize host controller PATA PIO timings
  753. * @ap: Port whose timings we are configuring
  754. * @adev: Drive in question
  755. * @udma: udma mode, 0 - 6
  756. * @isich: set if the chip is an ICH device
  757. *
  758. * Set UDMA mode for device, in host controller PCI config space.
  759. *
  760. * LOCKING:
  761. * None (inherited from caller).
  762. */
  763. static void do_pata_set_dmamode (struct ata_port *ap, struct ata_device *adev, int isich)
  764. {
  765. struct pci_dev *dev = to_pci_dev(ap->host->dev);
  766. u8 master_port = ap->port_no ? 0x42 : 0x40;
  767. u16 master_data;
  768. u8 speed = adev->dma_mode;
  769. int devid = adev->devno + 2 * ap->port_no;
  770. u8 udma_enable;
  771. static const /* ISP RTC */
  772. u8 timings[][2] = { { 0, 0 },
  773. { 0, 0 },
  774. { 1, 0 },
  775. { 2, 1 },
  776. { 2, 3 }, };
  777. pci_read_config_word(dev, master_port, &master_data);
  778. pci_read_config_byte(dev, 0x48, &udma_enable);
  779. if (speed >= XFER_UDMA_0) {
  780. unsigned int udma = adev->dma_mode - XFER_UDMA_0;
  781. u16 udma_timing;
  782. u16 ideconf;
  783. int u_clock, u_speed;
  784. /*
  785. * UDMA is handled by a combination of clock switching and
  786. * selection of dividers
  787. *
  788. * Handy rule: Odd modes are UDMATIMx 01, even are 02
  789. * except UDMA0 which is 00
  790. */
  791. u_speed = min(2 - (udma & 1), udma);
  792. if (udma == 5)
  793. u_clock = 0x1000; /* 100Mhz */
  794. else if (udma > 2)
  795. u_clock = 1; /* 66Mhz */
  796. else
  797. u_clock = 0; /* 33Mhz */
  798. udma_enable |= (1 << devid);
  799. /* Load the CT/RP selection */
  800. pci_read_config_word(dev, 0x4A, &udma_timing);
  801. udma_timing &= ~(3 << (4 * devid));
  802. udma_timing |= u_speed << (4 * devid);
  803. pci_write_config_word(dev, 0x4A, udma_timing);
  804. if (isich) {
  805. /* Select a 33/66/100Mhz clock */
  806. pci_read_config_word(dev, 0x54, &ideconf);
  807. ideconf &= ~(0x1001 << devid);
  808. ideconf |= u_clock << devid;
  809. /* For ICH or later we should set bit 10 for better
  810. performance (WR_PingPong_En) */
  811. pci_write_config_word(dev, 0x54, ideconf);
  812. }
  813. } else {
  814. /*
  815. * MWDMA is driven by the PIO timings. We must also enable
  816. * IORDY unconditionally along with TIME1. PPE has already
  817. * been set when the PIO timing was set.
  818. */
  819. unsigned int mwdma = adev->dma_mode - XFER_MW_DMA_0;
  820. unsigned int control;
  821. u8 slave_data;
  822. const unsigned int needed_pio[3] = {
  823. XFER_PIO_0, XFER_PIO_3, XFER_PIO_4
  824. };
  825. int pio = needed_pio[mwdma] - XFER_PIO_0;
  826. control = 3; /* IORDY|TIME1 */
  827. /* If the drive MWDMA is faster than it can do PIO then
  828. we must force PIO into PIO0 */
  829. if (adev->pio_mode < needed_pio[mwdma])
  830. /* Enable DMA timing only */
  831. control |= 8; /* PIO cycles in PIO0 */
  832. if (adev->devno) { /* Slave */
  833. master_data &= 0xFF4F; /* Mask out IORDY|TIME1|DMAONLY */
  834. master_data |= control << 4;
  835. pci_read_config_byte(dev, 0x44, &slave_data);
  836. slave_data &= (0x0F + 0xE1 * ap->port_no);
  837. /* Load the matching timing */
  838. slave_data |= ((timings[pio][0] << 2) | timings[pio][1]) << (ap->port_no ? 4 : 0);
  839. pci_write_config_byte(dev, 0x44, slave_data);
  840. } else { /* Master */
  841. master_data &= 0xCCF4; /* Mask out IORDY|TIME1|DMAONLY
  842. and master timing bits */
  843. master_data |= control;
  844. master_data |=
  845. (timings[pio][0] << 12) |
  846. (timings[pio][1] << 8);
  847. }
  848. udma_enable &= ~(1 << devid);
  849. pci_write_config_word(dev, master_port, master_data);
  850. }
  851. /* Don't scribble on 0x48 if the controller does not support UDMA */
  852. if (ap->udma_mask)
  853. pci_write_config_byte(dev, 0x48, udma_enable);
  854. }
  855. /**
  856. * piix_set_dmamode - Initialize host controller PATA DMA timings
  857. * @ap: Port whose timings we are configuring
  858. * @adev: um
  859. *
  860. * Set MW/UDMA mode for device, in host controller PCI config space.
  861. *
  862. * LOCKING:
  863. * None (inherited from caller).
  864. */
  865. static void piix_set_dmamode (struct ata_port *ap, struct ata_device *adev)
  866. {
  867. do_pata_set_dmamode(ap, adev, 0);
  868. }
  869. /**
  870. * ich_set_dmamode - Initialize host controller PATA DMA timings
  871. * @ap: Port whose timings we are configuring
  872. * @adev: um
  873. *
  874. * Set MW/UDMA mode for device, in host controller PCI config space.
  875. *
  876. * LOCKING:
  877. * None (inherited from caller).
  878. */
  879. static void ich_set_dmamode (struct ata_port *ap, struct ata_device *adev)
  880. {
  881. do_pata_set_dmamode(ap, adev, 1);
  882. }
  883. #define AHCI_PCI_BAR 5
  884. #define AHCI_GLOBAL_CTL 0x04
  885. #define AHCI_ENABLE (1 << 31)
  886. static int piix_disable_ahci(struct pci_dev *pdev)
  887. {
  888. void __iomem *mmio;
  889. u32 tmp;
  890. int rc = 0;
  891. /* BUG: pci_enable_device has not yet been called. This
  892. * works because this device is usually set up by BIOS.
  893. */
  894. if (!pci_resource_start(pdev, AHCI_PCI_BAR) ||
  895. !pci_resource_len(pdev, AHCI_PCI_BAR))
  896. return 0;
  897. mmio = pci_iomap(pdev, AHCI_PCI_BAR, 64);
  898. if (!mmio)
  899. return -ENOMEM;
  900. tmp = readl(mmio + AHCI_GLOBAL_CTL);
  901. if (tmp & AHCI_ENABLE) {
  902. tmp &= ~AHCI_ENABLE;
  903. writel(tmp, mmio + AHCI_GLOBAL_CTL);
  904. tmp = readl(mmio + AHCI_GLOBAL_CTL);
  905. if (tmp & AHCI_ENABLE)
  906. rc = -EIO;
  907. }
  908. pci_iounmap(pdev, mmio);
  909. return rc;
  910. }
  911. /**
  912. * piix_check_450nx_errata - Check for problem 450NX setup
  913. * @ata_dev: the PCI device to check
  914. *
  915. * Check for the present of 450NX errata #19 and errata #25. If
  916. * they are found return an error code so we can turn off DMA
  917. */
  918. static int __devinit piix_check_450nx_errata(struct pci_dev *ata_dev)
  919. {
  920. struct pci_dev *pdev = NULL;
  921. u16 cfg;
  922. u8 rev;
  923. int no_piix_dma = 0;
  924. while((pdev = pci_get_device(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454NX, pdev)) != NULL)
  925. {
  926. /* Look for 450NX PXB. Check for problem configurations
  927. A PCI quirk checks bit 6 already */
  928. pci_read_config_byte(pdev, PCI_REVISION_ID, &rev);
  929. pci_read_config_word(pdev, 0x41, &cfg);
  930. /* Only on the original revision: IDE DMA can hang */
  931. if (rev == 0x00)
  932. no_piix_dma = 1;
  933. /* On all revisions below 5 PXB bus lock must be disabled for IDE */
  934. else if (cfg & (1<<14) && rev < 5)
  935. no_piix_dma = 2;
  936. }
  937. if (no_piix_dma)
  938. dev_printk(KERN_WARNING, &ata_dev->dev, "450NX errata present, disabling IDE DMA.\n");
  939. if (no_piix_dma == 2)
  940. dev_printk(KERN_WARNING, &ata_dev->dev, "A BIOS update may resolve this.\n");
  941. return no_piix_dma;
  942. }
  943. static void __devinit piix_init_pcs(struct pci_dev *pdev,
  944. struct ata_port_info *pinfo,
  945. const struct piix_map_db *map_db)
  946. {
  947. u16 pcs, new_pcs;
  948. pci_read_config_word(pdev, ICH5_PCS, &pcs);
  949. new_pcs = pcs | map_db->port_enable;
  950. if (new_pcs != pcs) {
  951. DPRINTK("updating PCS from 0x%x to 0x%x\n", pcs, new_pcs);
  952. pci_write_config_word(pdev, ICH5_PCS, new_pcs);
  953. msleep(150);
  954. }
  955. if (force_pcs == 1) {
  956. dev_printk(KERN_INFO, &pdev->dev,
  957. "force ignoring PCS (0x%x)\n", new_pcs);
  958. pinfo[0].flags |= PIIX_FLAG_IGNORE_PCS;
  959. pinfo[1].flags |= PIIX_FLAG_IGNORE_PCS;
  960. } else if (force_pcs == 2) {
  961. dev_printk(KERN_INFO, &pdev->dev,
  962. "force honoring PCS (0x%x)\n", new_pcs);
  963. pinfo[0].flags &= ~PIIX_FLAG_IGNORE_PCS;
  964. pinfo[1].flags &= ~PIIX_FLAG_IGNORE_PCS;
  965. }
  966. }
  967. static void __devinit piix_init_sata_map(struct pci_dev *pdev,
  968. struct ata_port_info *pinfo,
  969. const struct piix_map_db *map_db)
  970. {
  971. struct piix_host_priv *hpriv = pinfo[0].private_data;
  972. const unsigned int *map;
  973. int i, invalid_map = 0;
  974. u8 map_value;
  975. pci_read_config_byte(pdev, ICH5_PMR, &map_value);
  976. map = map_db->map[map_value & map_db->mask];
  977. dev_printk(KERN_INFO, &pdev->dev, "MAP [");
  978. for (i = 0; i < 4; i++) {
  979. switch (map[i]) {
  980. case RV:
  981. invalid_map = 1;
  982. printk(" XX");
  983. break;
  984. case NA:
  985. printk(" --");
  986. break;
  987. case IDE:
  988. WARN_ON((i & 1) || map[i + 1] != IDE);
  989. pinfo[i / 2] = piix_port_info[ich_pata_100];
  990. pinfo[i / 2].private_data = hpriv;
  991. i++;
  992. printk(" IDE IDE");
  993. break;
  994. default:
  995. printk(" P%d", map[i]);
  996. if (i & 1)
  997. pinfo[i / 2].flags |= ATA_FLAG_SLAVE_POSS;
  998. break;
  999. }
  1000. }
  1001. printk(" ]\n");
  1002. if (invalid_map)
  1003. dev_printk(KERN_ERR, &pdev->dev,
  1004. "invalid MAP value %u\n", map_value);
  1005. hpriv->map = map;
  1006. hpriv->map_db = map_db;
  1007. }
  1008. /**
  1009. * piix_init_one - Register PIIX ATA PCI device with kernel services
  1010. * @pdev: PCI device to register
  1011. * @ent: Entry in piix_pci_tbl matching with @pdev
  1012. *
  1013. * Called from kernel PCI layer. We probe for combined mode (sigh),
  1014. * and then hand over control to libata, for it to do the rest.
  1015. *
  1016. * LOCKING:
  1017. * Inherited from PCI layer (may sleep).
  1018. *
  1019. * RETURNS:
  1020. * Zero on success, or -ERRNO value.
  1021. */
  1022. static int piix_init_one (struct pci_dev *pdev, const struct pci_device_id *ent)
  1023. {
  1024. static int printed_version;
  1025. struct ata_port_info port_info[2];
  1026. struct ata_port_info *ppinfo[2] = { &port_info[0], &port_info[1] };
  1027. struct piix_host_priv *hpriv;
  1028. unsigned long port_flags;
  1029. if (!printed_version++)
  1030. dev_printk(KERN_DEBUG, &pdev->dev,
  1031. "version " DRV_VERSION "\n");
  1032. /* no hotplugging support (FIXME) */
  1033. if (!in_module_init)
  1034. return -ENODEV;
  1035. hpriv = kzalloc(sizeof(*hpriv), GFP_KERNEL);
  1036. if (!hpriv)
  1037. return -ENOMEM;
  1038. port_info[0] = piix_port_info[ent->driver_data];
  1039. port_info[1] = piix_port_info[ent->driver_data];
  1040. port_info[0].private_data = hpriv;
  1041. port_info[1].private_data = hpriv;
  1042. port_flags = port_info[0].flags;
  1043. if (port_flags & PIIX_FLAG_AHCI) {
  1044. u8 tmp;
  1045. pci_read_config_byte(pdev, PIIX_SCC, &tmp);
  1046. if (tmp == PIIX_AHCI_DEVICE) {
  1047. int rc = piix_disable_ahci(pdev);
  1048. if (rc)
  1049. return rc;
  1050. }
  1051. }
  1052. /* Initialize SATA map */
  1053. if (port_flags & ATA_FLAG_SATA) {
  1054. piix_init_sata_map(pdev, port_info,
  1055. piix_map_db_table[ent->driver_data]);
  1056. piix_init_pcs(pdev, port_info,
  1057. piix_map_db_table[ent->driver_data]);
  1058. }
  1059. /* On ICH5, some BIOSen disable the interrupt using the
  1060. * PCI_COMMAND_INTX_DISABLE bit added in PCI 2.3.
  1061. * On ICH6, this bit has the same effect, but only when
  1062. * MSI is disabled (and it is disabled, as we don't use
  1063. * message-signalled interrupts currently).
  1064. */
  1065. if (port_flags & PIIX_FLAG_CHECKINTR)
  1066. pci_intx(pdev, 1);
  1067. if (piix_check_450nx_errata(pdev)) {
  1068. /* This writes into the master table but it does not
  1069. really matter for this errata as we will apply it to
  1070. all the PIIX devices on the board */
  1071. port_info[0].mwdma_mask = 0;
  1072. port_info[0].udma_mask = 0;
  1073. port_info[1].mwdma_mask = 0;
  1074. port_info[1].udma_mask = 0;
  1075. }
  1076. return ata_pci_init_one(pdev, ppinfo, 2);
  1077. }
  1078. static void piix_host_stop(struct ata_host *host)
  1079. {
  1080. struct piix_host_priv *hpriv = host->private_data;
  1081. ata_host_stop(host);
  1082. kfree(hpriv);
  1083. }
  1084. static int __init piix_init(void)
  1085. {
  1086. int rc;
  1087. DPRINTK("pci_register_driver\n");
  1088. rc = pci_register_driver(&piix_pci_driver);
  1089. if (rc)
  1090. return rc;
  1091. in_module_init = 0;
  1092. DPRINTK("done\n");
  1093. return 0;
  1094. }
  1095. static void __exit piix_exit(void)
  1096. {
  1097. pci_unregister_driver(&piix_pci_driver);
  1098. }
  1099. module_init(piix_init);
  1100. module_exit(piix_exit);