mpparse.c 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840
  1. /*
  2. * Intel Multiprocessor Specification 1.1 and 1.4
  3. * compliant MP-table parsing routines.
  4. *
  5. * (c) 1995 Alan Cox, Building #3 <alan@redhat.com>
  6. * (c) 1998, 1999, 2000 Ingo Molnar <mingo@redhat.com>
  7. *
  8. * Fixes
  9. * Erich Boleyn : MP v1.4 and additional changes.
  10. * Alan Cox : Added EBDA scanning
  11. * Ingo Molnar : various cleanups and rewrites
  12. * Maciej W. Rozycki: Bits for default MP configurations
  13. * Paul Diefenbaugh: Added full ACPI support
  14. */
  15. #include <linux/mm.h>
  16. #include <linux/init.h>
  17. #include <linux/delay.h>
  18. #include <linux/bootmem.h>
  19. #include <linux/smp_lock.h>
  20. #include <linux/kernel_stat.h>
  21. #include <linux/mc146818rtc.h>
  22. #include <linux/acpi.h>
  23. #include <linux/module.h>
  24. #include <asm/smp.h>
  25. #include <asm/mtrr.h>
  26. #include <asm/mpspec.h>
  27. #include <asm/pgalloc.h>
  28. #include <asm/io_apic.h>
  29. #include <asm/proto.h>
  30. #include <asm/acpi.h>
  31. /* Have we found an MP table */
  32. int smp_found_config;
  33. unsigned int __initdata maxcpus = NR_CPUS;
  34. int acpi_found_madt;
  35. /*
  36. * Various Linux-internal data structures created from the
  37. * MP-table.
  38. */
  39. DECLARE_BITMAP(mp_bus_not_pci, MAX_MP_BUSSES);
  40. int mp_bus_id_to_pci_bus [MAX_MP_BUSSES] = { [0 ... MAX_MP_BUSSES-1] = -1 };
  41. static int mp_current_pci_id = 0;
  42. /* I/O APIC entries */
  43. struct mpc_config_ioapic mp_ioapics[MAX_IO_APICS];
  44. /* # of MP IRQ source entries */
  45. struct mpc_config_intsrc mp_irqs[MAX_IRQ_SOURCES];
  46. /* MP IRQ source entries */
  47. int mp_irq_entries;
  48. int nr_ioapics;
  49. unsigned long mp_lapic_addr = 0;
  50. /* Processor that is doing the boot up */
  51. unsigned int boot_cpu_id = -1U;
  52. /* Internal processor count */
  53. unsigned int num_processors __initdata = 0;
  54. unsigned disabled_cpus __initdata;
  55. /* Bitmask of physically existing CPUs */
  56. physid_mask_t phys_cpu_present_map = PHYSID_MASK_NONE;
  57. u8 bios_cpu_apicid[NR_CPUS] = { [0 ... NR_CPUS-1] = BAD_APICID };
  58. /*
  59. * Intel MP BIOS table parsing routines:
  60. */
  61. /*
  62. * Checksum an MP configuration block.
  63. */
  64. static int __init mpf_checksum(unsigned char *mp, int len)
  65. {
  66. int sum = 0;
  67. while (len--)
  68. sum += *mp++;
  69. return sum & 0xFF;
  70. }
  71. static void __cpuinit MP_processor_info (struct mpc_config_processor *m)
  72. {
  73. int cpu;
  74. cpumask_t tmp_map;
  75. char *bootup_cpu = "";
  76. if (!(m->mpc_cpuflag & CPU_ENABLED)) {
  77. disabled_cpus++;
  78. return;
  79. }
  80. if (m->mpc_cpuflag & CPU_BOOTPROCESSOR) {
  81. bootup_cpu = " (Bootup-CPU)";
  82. boot_cpu_id = m->mpc_apicid;
  83. }
  84. printk(KERN_INFO "Processor #%d%s\n", m->mpc_apicid, bootup_cpu);
  85. if (num_processors >= NR_CPUS) {
  86. printk(KERN_WARNING "WARNING: NR_CPUS limit of %i reached."
  87. " Processor ignored.\n", NR_CPUS);
  88. return;
  89. }
  90. num_processors++;
  91. cpus_complement(tmp_map, cpu_present_map);
  92. cpu = first_cpu(tmp_map);
  93. physid_set(m->mpc_apicid, phys_cpu_present_map);
  94. if (m->mpc_cpuflag & CPU_BOOTPROCESSOR) {
  95. /*
  96. * bios_cpu_apicid is required to have processors listed
  97. * in same order as logical cpu numbers. Hence the first
  98. * entry is BSP, and so on.
  99. */
  100. cpu = 0;
  101. }
  102. bios_cpu_apicid[cpu] = m->mpc_apicid;
  103. x86_cpu_to_apicid[cpu] = m->mpc_apicid;
  104. cpu_set(cpu, cpu_possible_map);
  105. cpu_set(cpu, cpu_present_map);
  106. }
  107. static void __init MP_bus_info (struct mpc_config_bus *m)
  108. {
  109. char str[7];
  110. memcpy(str, m->mpc_bustype, 6);
  111. str[6] = 0;
  112. Dprintk("Bus #%d is %s\n", m->mpc_busid, str);
  113. if (strncmp(str, "ISA", 3) == 0) {
  114. set_bit(m->mpc_busid, mp_bus_not_pci);
  115. } else if (strncmp(str, "PCI", 3) == 0) {
  116. clear_bit(m->mpc_busid, mp_bus_not_pci);
  117. mp_bus_id_to_pci_bus[m->mpc_busid] = mp_current_pci_id;
  118. mp_current_pci_id++;
  119. } else {
  120. printk(KERN_ERR "Unknown bustype %s\n", str);
  121. }
  122. }
  123. static int bad_ioapic(unsigned long address)
  124. {
  125. if (nr_ioapics >= MAX_IO_APICS) {
  126. printk(KERN_ERR "ERROR: Max # of I/O APICs (%d) exceeded "
  127. "(found %d)\n", MAX_IO_APICS, nr_ioapics);
  128. panic("Recompile kernel with bigger MAX_IO_APICS!\n");
  129. }
  130. if (!address) {
  131. printk(KERN_ERR "WARNING: Bogus (zero) I/O APIC address"
  132. " found in table, skipping!\n");
  133. return 1;
  134. }
  135. return 0;
  136. }
  137. static void __init MP_ioapic_info (struct mpc_config_ioapic *m)
  138. {
  139. if (!(m->mpc_flags & MPC_APIC_USABLE))
  140. return;
  141. printk("I/O APIC #%d at 0x%X.\n",
  142. m->mpc_apicid, m->mpc_apicaddr);
  143. if (bad_ioapic(m->mpc_apicaddr))
  144. return;
  145. mp_ioapics[nr_ioapics] = *m;
  146. nr_ioapics++;
  147. }
  148. static void __init MP_intsrc_info (struct mpc_config_intsrc *m)
  149. {
  150. mp_irqs [mp_irq_entries] = *m;
  151. Dprintk("Int: type %d, pol %d, trig %d, bus %d,"
  152. " IRQ %02x, APIC ID %x, APIC INT %02x\n",
  153. m->mpc_irqtype, m->mpc_irqflag & 3,
  154. (m->mpc_irqflag >> 2) & 3, m->mpc_srcbus,
  155. m->mpc_srcbusirq, m->mpc_dstapic, m->mpc_dstirq);
  156. if (++mp_irq_entries >= MAX_IRQ_SOURCES)
  157. panic("Max # of irq sources exceeded!!\n");
  158. }
  159. static void __init MP_lintsrc_info (struct mpc_config_lintsrc *m)
  160. {
  161. Dprintk("Lint: type %d, pol %d, trig %d, bus %d,"
  162. " IRQ %02x, APIC ID %x, APIC LINT %02x\n",
  163. m->mpc_irqtype, m->mpc_irqflag & 3,
  164. (m->mpc_irqflag >> 2) &3, m->mpc_srcbusid,
  165. m->mpc_srcbusirq, m->mpc_destapic, m->mpc_destapiclint);
  166. }
  167. /*
  168. * Read/parse the MPC
  169. */
  170. static int __init smp_read_mpc(struct mp_config_table *mpc)
  171. {
  172. char str[16];
  173. int count=sizeof(*mpc);
  174. unsigned char *mpt=((unsigned char *)mpc)+count;
  175. if (memcmp(mpc->mpc_signature,MPC_SIGNATURE,4)) {
  176. printk("MPTABLE: bad signature [%c%c%c%c]!\n",
  177. mpc->mpc_signature[0],
  178. mpc->mpc_signature[1],
  179. mpc->mpc_signature[2],
  180. mpc->mpc_signature[3]);
  181. return 0;
  182. }
  183. if (mpf_checksum((unsigned char *)mpc,mpc->mpc_length)) {
  184. printk("MPTABLE: checksum error!\n");
  185. return 0;
  186. }
  187. if (mpc->mpc_spec!=0x01 && mpc->mpc_spec!=0x04) {
  188. printk(KERN_ERR "MPTABLE: bad table version (%d)!!\n",
  189. mpc->mpc_spec);
  190. return 0;
  191. }
  192. if (!mpc->mpc_lapic) {
  193. printk(KERN_ERR "MPTABLE: null local APIC address!\n");
  194. return 0;
  195. }
  196. memcpy(str,mpc->mpc_oem,8);
  197. str[8] = 0;
  198. printk(KERN_INFO "MPTABLE: OEM ID: %s ",str);
  199. memcpy(str,mpc->mpc_productid,12);
  200. str[12] = 0;
  201. printk("MPTABLE: Product ID: %s ",str);
  202. printk("MPTABLE: APIC at: 0x%X\n",mpc->mpc_lapic);
  203. /* save the local APIC address, it might be non-default */
  204. if (!acpi_lapic)
  205. mp_lapic_addr = mpc->mpc_lapic;
  206. /*
  207. * Now process the configuration blocks.
  208. */
  209. while (count < mpc->mpc_length) {
  210. switch(*mpt) {
  211. case MP_PROCESSOR:
  212. {
  213. struct mpc_config_processor *m=
  214. (struct mpc_config_processor *)mpt;
  215. if (!acpi_lapic)
  216. MP_processor_info(m);
  217. mpt += sizeof(*m);
  218. count += sizeof(*m);
  219. break;
  220. }
  221. case MP_BUS:
  222. {
  223. struct mpc_config_bus *m=
  224. (struct mpc_config_bus *)mpt;
  225. MP_bus_info(m);
  226. mpt += sizeof(*m);
  227. count += sizeof(*m);
  228. break;
  229. }
  230. case MP_IOAPIC:
  231. {
  232. struct mpc_config_ioapic *m=
  233. (struct mpc_config_ioapic *)mpt;
  234. MP_ioapic_info(m);
  235. mpt += sizeof(*m);
  236. count += sizeof(*m);
  237. break;
  238. }
  239. case MP_INTSRC:
  240. {
  241. struct mpc_config_intsrc *m=
  242. (struct mpc_config_intsrc *)mpt;
  243. MP_intsrc_info(m);
  244. mpt += sizeof(*m);
  245. count += sizeof(*m);
  246. break;
  247. }
  248. case MP_LINTSRC:
  249. {
  250. struct mpc_config_lintsrc *m=
  251. (struct mpc_config_lintsrc *)mpt;
  252. MP_lintsrc_info(m);
  253. mpt += sizeof(*m);
  254. count += sizeof(*m);
  255. break;
  256. }
  257. }
  258. }
  259. clustered_apic_check();
  260. if (!num_processors)
  261. printk(KERN_ERR "MPTABLE: no processors registered!\n");
  262. return num_processors;
  263. }
  264. static int __init ELCR_trigger(unsigned int irq)
  265. {
  266. unsigned int port;
  267. port = 0x4d0 + (irq >> 3);
  268. return (inb(port) >> (irq & 7)) & 1;
  269. }
  270. static void __init construct_default_ioirq_mptable(int mpc_default_type)
  271. {
  272. struct mpc_config_intsrc intsrc;
  273. int i;
  274. int ELCR_fallback = 0;
  275. intsrc.mpc_type = MP_INTSRC;
  276. intsrc.mpc_irqflag = 0; /* conforming */
  277. intsrc.mpc_srcbus = 0;
  278. intsrc.mpc_dstapic = mp_ioapics[0].mpc_apicid;
  279. intsrc.mpc_irqtype = mp_INT;
  280. /*
  281. * If true, we have an ISA/PCI system with no IRQ entries
  282. * in the MP table. To prevent the PCI interrupts from being set up
  283. * incorrectly, we try to use the ELCR. The sanity check to see if
  284. * there is good ELCR data is very simple - IRQ0, 1, 2 and 13 can
  285. * never be level sensitive, so we simply see if the ELCR agrees.
  286. * If it does, we assume it's valid.
  287. */
  288. if (mpc_default_type == 5) {
  289. printk(KERN_INFO "ISA/PCI bus type with no IRQ information... falling back to ELCR\n");
  290. if (ELCR_trigger(0) || ELCR_trigger(1) || ELCR_trigger(2) || ELCR_trigger(13))
  291. printk(KERN_ERR "ELCR contains invalid data... not using ELCR\n");
  292. else {
  293. printk(KERN_INFO "Using ELCR to identify PCI interrupts\n");
  294. ELCR_fallback = 1;
  295. }
  296. }
  297. for (i = 0; i < 16; i++) {
  298. switch (mpc_default_type) {
  299. case 2:
  300. if (i == 0 || i == 13)
  301. continue; /* IRQ0 & IRQ13 not connected */
  302. /* fall through */
  303. default:
  304. if (i == 2)
  305. continue; /* IRQ2 is never connected */
  306. }
  307. if (ELCR_fallback) {
  308. /*
  309. * If the ELCR indicates a level-sensitive interrupt, we
  310. * copy that information over to the MP table in the
  311. * irqflag field (level sensitive, active high polarity).
  312. */
  313. if (ELCR_trigger(i))
  314. intsrc.mpc_irqflag = 13;
  315. else
  316. intsrc.mpc_irqflag = 0;
  317. }
  318. intsrc.mpc_srcbusirq = i;
  319. intsrc.mpc_dstirq = i ? i : 2; /* IRQ0 to INTIN2 */
  320. MP_intsrc_info(&intsrc);
  321. }
  322. intsrc.mpc_irqtype = mp_ExtINT;
  323. intsrc.mpc_srcbusirq = 0;
  324. intsrc.mpc_dstirq = 0; /* 8259A to INTIN0 */
  325. MP_intsrc_info(&intsrc);
  326. }
  327. static inline void __init construct_default_ISA_mptable(int mpc_default_type)
  328. {
  329. struct mpc_config_processor processor;
  330. struct mpc_config_bus bus;
  331. struct mpc_config_ioapic ioapic;
  332. struct mpc_config_lintsrc lintsrc;
  333. int linttypes[2] = { mp_ExtINT, mp_NMI };
  334. int i;
  335. /*
  336. * local APIC has default address
  337. */
  338. mp_lapic_addr = APIC_DEFAULT_PHYS_BASE;
  339. /*
  340. * 2 CPUs, numbered 0 & 1.
  341. */
  342. processor.mpc_type = MP_PROCESSOR;
  343. processor.mpc_apicver = 0;
  344. processor.mpc_cpuflag = CPU_ENABLED;
  345. processor.mpc_cpufeature = 0;
  346. processor.mpc_featureflag = 0;
  347. processor.mpc_reserved[0] = 0;
  348. processor.mpc_reserved[1] = 0;
  349. for (i = 0; i < 2; i++) {
  350. processor.mpc_apicid = i;
  351. MP_processor_info(&processor);
  352. }
  353. bus.mpc_type = MP_BUS;
  354. bus.mpc_busid = 0;
  355. switch (mpc_default_type) {
  356. default:
  357. printk(KERN_ERR "???\nUnknown standard configuration %d\n",
  358. mpc_default_type);
  359. /* fall through */
  360. case 1:
  361. case 5:
  362. memcpy(bus.mpc_bustype, "ISA ", 6);
  363. break;
  364. }
  365. MP_bus_info(&bus);
  366. if (mpc_default_type > 4) {
  367. bus.mpc_busid = 1;
  368. memcpy(bus.mpc_bustype, "PCI ", 6);
  369. MP_bus_info(&bus);
  370. }
  371. ioapic.mpc_type = MP_IOAPIC;
  372. ioapic.mpc_apicid = 2;
  373. ioapic.mpc_apicver = 0;
  374. ioapic.mpc_flags = MPC_APIC_USABLE;
  375. ioapic.mpc_apicaddr = 0xFEC00000;
  376. MP_ioapic_info(&ioapic);
  377. /*
  378. * We set up most of the low 16 IO-APIC pins according to MPS rules.
  379. */
  380. construct_default_ioirq_mptable(mpc_default_type);
  381. lintsrc.mpc_type = MP_LINTSRC;
  382. lintsrc.mpc_irqflag = 0; /* conforming */
  383. lintsrc.mpc_srcbusid = 0;
  384. lintsrc.mpc_srcbusirq = 0;
  385. lintsrc.mpc_destapic = MP_APIC_ALL;
  386. for (i = 0; i < 2; i++) {
  387. lintsrc.mpc_irqtype = linttypes[i];
  388. lintsrc.mpc_destapiclint = i;
  389. MP_lintsrc_info(&lintsrc);
  390. }
  391. }
  392. static struct intel_mp_floating *mpf_found;
  393. /*
  394. * Scan the memory blocks for an SMP configuration block.
  395. */
  396. void __init get_smp_config (void)
  397. {
  398. struct intel_mp_floating *mpf = mpf_found;
  399. /*
  400. * ACPI supports both logical (e.g. Hyper-Threading) and physical
  401. * processors, where MPS only supports physical.
  402. */
  403. if (acpi_lapic && acpi_ioapic) {
  404. printk(KERN_INFO "Using ACPI (MADT) for SMP configuration information\n");
  405. return;
  406. }
  407. else if (acpi_lapic)
  408. printk(KERN_INFO "Using ACPI for processor (LAPIC) configuration information\n");
  409. printk("Intel MultiProcessor Specification v1.%d\n", mpf->mpf_specification);
  410. /*
  411. * Now see if we need to read further.
  412. */
  413. if (mpf->mpf_feature1 != 0) {
  414. printk(KERN_INFO "Default MP configuration #%d\n", mpf->mpf_feature1);
  415. construct_default_ISA_mptable(mpf->mpf_feature1);
  416. } else if (mpf->mpf_physptr) {
  417. /*
  418. * Read the physical hardware table. Anything here will
  419. * override the defaults.
  420. */
  421. if (!smp_read_mpc(phys_to_virt(mpf->mpf_physptr))) {
  422. smp_found_config = 0;
  423. printk(KERN_ERR "BIOS bug, MP table errors detected!...\n");
  424. printk(KERN_ERR "... disabling SMP support. (tell your hw vendor)\n");
  425. return;
  426. }
  427. /*
  428. * If there are no explicit MP IRQ entries, then we are
  429. * broken. We set up most of the low 16 IO-APIC pins to
  430. * ISA defaults and hope it will work.
  431. */
  432. if (!mp_irq_entries) {
  433. struct mpc_config_bus bus;
  434. printk(KERN_ERR "BIOS bug, no explicit IRQ entries, using default mptable. (tell your hw vendor)\n");
  435. bus.mpc_type = MP_BUS;
  436. bus.mpc_busid = 0;
  437. memcpy(bus.mpc_bustype, "ISA ", 6);
  438. MP_bus_info(&bus);
  439. construct_default_ioirq_mptable(0);
  440. }
  441. } else
  442. BUG();
  443. printk(KERN_INFO "Processors: %d\n", num_processors);
  444. /*
  445. * Only use the first configuration found.
  446. */
  447. }
  448. static int __init smp_scan_config (unsigned long base, unsigned long length)
  449. {
  450. extern void __bad_mpf_size(void);
  451. unsigned int *bp = phys_to_virt(base);
  452. struct intel_mp_floating *mpf;
  453. Dprintk("Scan SMP from %p for %ld bytes.\n", bp,length);
  454. if (sizeof(*mpf) != 16)
  455. __bad_mpf_size();
  456. while (length > 0) {
  457. mpf = (struct intel_mp_floating *)bp;
  458. if ((*bp == SMP_MAGIC_IDENT) &&
  459. (mpf->mpf_length == 1) &&
  460. !mpf_checksum((unsigned char *)bp, 16) &&
  461. ((mpf->mpf_specification == 1)
  462. || (mpf->mpf_specification == 4)) ) {
  463. smp_found_config = 1;
  464. reserve_bootmem_generic(virt_to_phys(mpf), PAGE_SIZE);
  465. if (mpf->mpf_physptr)
  466. reserve_bootmem_generic(mpf->mpf_physptr, PAGE_SIZE);
  467. mpf_found = mpf;
  468. return 1;
  469. }
  470. bp += 4;
  471. length -= 16;
  472. }
  473. return 0;
  474. }
  475. void __init find_smp_config(void)
  476. {
  477. unsigned int address;
  478. /*
  479. * FIXME: Linux assumes you have 640K of base ram..
  480. * this continues the error...
  481. *
  482. * 1) Scan the bottom 1K for a signature
  483. * 2) Scan the top 1K of base RAM
  484. * 3) Scan the 64K of bios
  485. */
  486. if (smp_scan_config(0x0,0x400) ||
  487. smp_scan_config(639*0x400,0x400) ||
  488. smp_scan_config(0xF0000,0x10000))
  489. return;
  490. /*
  491. * If it is an SMP machine we should know now.
  492. *
  493. * there is a real-mode segmented pointer pointing to the
  494. * 4K EBDA area at 0x40E, calculate and scan it here.
  495. *
  496. * NOTE! There are Linux loaders that will corrupt the EBDA
  497. * area, and as such this kind of SMP config may be less
  498. * trustworthy, simply because the SMP table may have been
  499. * stomped on during early boot. These loaders are buggy and
  500. * should be fixed.
  501. */
  502. address = *(unsigned short *)phys_to_virt(0x40E);
  503. address <<= 4;
  504. if (smp_scan_config(address, 0x1000))
  505. return;
  506. /* If we have come this far, we did not find an MP table */
  507. printk(KERN_INFO "No mptable found.\n");
  508. }
  509. /* --------------------------------------------------------------------------
  510. ACPI-based MP Configuration
  511. -------------------------------------------------------------------------- */
  512. #ifdef CONFIG_ACPI
  513. void __init mp_register_lapic_address(u64 address)
  514. {
  515. mp_lapic_addr = (unsigned long) address;
  516. set_fixmap_nocache(FIX_APIC_BASE, mp_lapic_addr);
  517. if (boot_cpu_id == -1U)
  518. boot_cpu_id = GET_APIC_ID(apic_read(APIC_ID));
  519. }
  520. void __cpuinit mp_register_lapic (u8 id, u8 enabled)
  521. {
  522. struct mpc_config_processor processor;
  523. int boot_cpu = 0;
  524. if (id == boot_cpu_id)
  525. boot_cpu = 1;
  526. processor.mpc_type = MP_PROCESSOR;
  527. processor.mpc_apicid = id;
  528. processor.mpc_apicver = 0;
  529. processor.mpc_cpuflag = (enabled ? CPU_ENABLED : 0);
  530. processor.mpc_cpuflag |= (boot_cpu ? CPU_BOOTPROCESSOR : 0);
  531. processor.mpc_cpufeature = 0;
  532. processor.mpc_featureflag = 0;
  533. processor.mpc_reserved[0] = 0;
  534. processor.mpc_reserved[1] = 0;
  535. MP_processor_info(&processor);
  536. }
  537. #define MP_ISA_BUS 0
  538. #define MP_MAX_IOAPIC_PIN 127
  539. static struct mp_ioapic_routing {
  540. int apic_id;
  541. int gsi_start;
  542. int gsi_end;
  543. u32 pin_programmed[4];
  544. } mp_ioapic_routing[MAX_IO_APICS];
  545. static int mp_find_ioapic(int gsi)
  546. {
  547. int i = 0;
  548. /* Find the IOAPIC that manages this GSI. */
  549. for (i = 0; i < nr_ioapics; i++) {
  550. if ((gsi >= mp_ioapic_routing[i].gsi_start)
  551. && (gsi <= mp_ioapic_routing[i].gsi_end))
  552. return i;
  553. }
  554. printk(KERN_ERR "ERROR: Unable to locate IOAPIC for GSI %d\n", gsi);
  555. return -1;
  556. }
  557. void __init mp_register_ioapic(u8 id, u32 address, u32 gsi_base)
  558. {
  559. int idx = 0;
  560. if (bad_ioapic(address))
  561. return;
  562. idx = nr_ioapics++;
  563. mp_ioapics[idx].mpc_type = MP_IOAPIC;
  564. mp_ioapics[idx].mpc_flags = MPC_APIC_USABLE;
  565. mp_ioapics[idx].mpc_apicaddr = address;
  566. set_fixmap_nocache(FIX_IO_APIC_BASE_0 + idx, address);
  567. mp_ioapics[idx].mpc_apicid = id;
  568. mp_ioapics[idx].mpc_apicver = 0;
  569. /*
  570. * Build basic IRQ lookup table to facilitate gsi->io_apic lookups
  571. * and to prevent reprogramming of IOAPIC pins (PCI IRQs).
  572. */
  573. mp_ioapic_routing[idx].apic_id = mp_ioapics[idx].mpc_apicid;
  574. mp_ioapic_routing[idx].gsi_start = gsi_base;
  575. mp_ioapic_routing[idx].gsi_end = gsi_base +
  576. io_apic_get_redir_entries(idx);
  577. printk(KERN_INFO "IOAPIC[%d]: apic_id %d, address 0x%x, "
  578. "GSI %d-%d\n", idx, mp_ioapics[idx].mpc_apicid,
  579. mp_ioapics[idx].mpc_apicaddr,
  580. mp_ioapic_routing[idx].gsi_start,
  581. mp_ioapic_routing[idx].gsi_end);
  582. }
  583. void __init
  584. mp_override_legacy_irq(u8 bus_irq, u8 polarity, u8 trigger, u32 gsi)
  585. {
  586. struct mpc_config_intsrc intsrc;
  587. int ioapic = -1;
  588. int pin = -1;
  589. /*
  590. * Convert 'gsi' to 'ioapic.pin'.
  591. */
  592. ioapic = mp_find_ioapic(gsi);
  593. if (ioapic < 0)
  594. return;
  595. pin = gsi - mp_ioapic_routing[ioapic].gsi_start;
  596. /*
  597. * TBD: This check is for faulty timer entries, where the override
  598. * erroneously sets the trigger to level, resulting in a HUGE
  599. * increase of timer interrupts!
  600. */
  601. if ((bus_irq == 0) && (trigger == 3))
  602. trigger = 1;
  603. intsrc.mpc_type = MP_INTSRC;
  604. intsrc.mpc_irqtype = mp_INT;
  605. intsrc.mpc_irqflag = (trigger << 2) | polarity;
  606. intsrc.mpc_srcbus = MP_ISA_BUS;
  607. intsrc.mpc_srcbusirq = bus_irq; /* IRQ */
  608. intsrc.mpc_dstapic = mp_ioapics[ioapic].mpc_apicid; /* APIC ID */
  609. intsrc.mpc_dstirq = pin; /* INTIN# */
  610. Dprintk("Int: type %d, pol %d, trig %d, bus %d, irq %d, %d-%d\n",
  611. intsrc.mpc_irqtype, intsrc.mpc_irqflag & 3,
  612. (intsrc.mpc_irqflag >> 2) & 3, intsrc.mpc_srcbus,
  613. intsrc.mpc_srcbusirq, intsrc.mpc_dstapic, intsrc.mpc_dstirq);
  614. mp_irqs[mp_irq_entries] = intsrc;
  615. if (++mp_irq_entries == MAX_IRQ_SOURCES)
  616. panic("Max # of irq sources exceeded!\n");
  617. }
  618. void __init mp_config_acpi_legacy_irqs(void)
  619. {
  620. struct mpc_config_intsrc intsrc;
  621. int i = 0;
  622. int ioapic = -1;
  623. /*
  624. * Fabricate the legacy ISA bus (bus #31).
  625. */
  626. set_bit(MP_ISA_BUS, mp_bus_not_pci);
  627. /*
  628. * Locate the IOAPIC that manages the ISA IRQs (0-15).
  629. */
  630. ioapic = mp_find_ioapic(0);
  631. if (ioapic < 0)
  632. return;
  633. intsrc.mpc_type = MP_INTSRC;
  634. intsrc.mpc_irqflag = 0; /* Conforming */
  635. intsrc.mpc_srcbus = MP_ISA_BUS;
  636. intsrc.mpc_dstapic = mp_ioapics[ioapic].mpc_apicid;
  637. /*
  638. * Use the default configuration for the IRQs 0-15. Unless
  639. * overridden by (MADT) interrupt source override entries.
  640. */
  641. for (i = 0; i < 16; i++) {
  642. int idx;
  643. for (idx = 0; idx < mp_irq_entries; idx++) {
  644. struct mpc_config_intsrc *irq = mp_irqs + idx;
  645. /* Do we already have a mapping for this ISA IRQ? */
  646. if (irq->mpc_srcbus == MP_ISA_BUS && irq->mpc_srcbusirq == i)
  647. break;
  648. /* Do we already have a mapping for this IOAPIC pin */
  649. if ((irq->mpc_dstapic == intsrc.mpc_dstapic) &&
  650. (irq->mpc_dstirq == i))
  651. break;
  652. }
  653. if (idx != mp_irq_entries) {
  654. printk(KERN_DEBUG "ACPI: IRQ%d used by override.\n", i);
  655. continue; /* IRQ already used */
  656. }
  657. intsrc.mpc_irqtype = mp_INT;
  658. intsrc.mpc_srcbusirq = i; /* Identity mapped */
  659. intsrc.mpc_dstirq = i;
  660. Dprintk("Int: type %d, pol %d, trig %d, bus %d, irq %d, "
  661. "%d-%d\n", intsrc.mpc_irqtype, intsrc.mpc_irqflag & 3,
  662. (intsrc.mpc_irqflag >> 2) & 3, intsrc.mpc_srcbus,
  663. intsrc.mpc_srcbusirq, intsrc.mpc_dstapic,
  664. intsrc.mpc_dstirq);
  665. mp_irqs[mp_irq_entries] = intsrc;
  666. if (++mp_irq_entries == MAX_IRQ_SOURCES)
  667. panic("Max # of irq sources exceeded!\n");
  668. }
  669. }
  670. int mp_register_gsi(u32 gsi, int triggering, int polarity)
  671. {
  672. int ioapic = -1;
  673. int ioapic_pin = 0;
  674. int idx, bit = 0;
  675. if (acpi_irq_model != ACPI_IRQ_MODEL_IOAPIC)
  676. return gsi;
  677. /* Don't set up the ACPI SCI because it's already set up */
  678. if (acpi_fadt.sci_int == gsi)
  679. return gsi;
  680. ioapic = mp_find_ioapic(gsi);
  681. if (ioapic < 0) {
  682. printk(KERN_WARNING "No IOAPIC for GSI %u\n", gsi);
  683. return gsi;
  684. }
  685. ioapic_pin = gsi - mp_ioapic_routing[ioapic].gsi_start;
  686. /*
  687. * Avoid pin reprogramming. PRTs typically include entries
  688. * with redundant pin->gsi mappings (but unique PCI devices);
  689. * we only program the IOAPIC on the first.
  690. */
  691. bit = ioapic_pin % 32;
  692. idx = (ioapic_pin < 32) ? 0 : (ioapic_pin / 32);
  693. if (idx > 3) {
  694. printk(KERN_ERR "Invalid reference to IOAPIC pin "
  695. "%d-%d\n", mp_ioapic_routing[ioapic].apic_id,
  696. ioapic_pin);
  697. return gsi;
  698. }
  699. if ((1<<bit) & mp_ioapic_routing[ioapic].pin_programmed[idx]) {
  700. Dprintk(KERN_DEBUG "Pin %d-%d already programmed\n",
  701. mp_ioapic_routing[ioapic].apic_id, ioapic_pin);
  702. return gsi;
  703. }
  704. mp_ioapic_routing[ioapic].pin_programmed[idx] |= (1<<bit);
  705. io_apic_set_pci_routing(ioapic, ioapic_pin, gsi,
  706. triggering == ACPI_EDGE_SENSITIVE ? 0 : 1,
  707. polarity == ACPI_ACTIVE_HIGH ? 0 : 1);
  708. return gsi;
  709. }
  710. #endif /*CONFIG_ACPI*/