head.S 9.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392
  1. /*
  2. * linux/arch/x86_64/kernel/head.S -- start in 32bit and switch to 64bit
  3. *
  4. * Copyright (C) 2000 Andrea Arcangeli <andrea@suse.de> SuSE
  5. * Copyright (C) 2000 Pavel Machek <pavel@suse.cz>
  6. * Copyright (C) 2000 Karsten Keil <kkeil@suse.de>
  7. * Copyright (C) 2001,2002 Andi Kleen <ak@suse.de>
  8. */
  9. #include <linux/linkage.h>
  10. #include <linux/threads.h>
  11. #include <linux/init.h>
  12. #include <asm/desc.h>
  13. #include <asm/segment.h>
  14. #include <asm/page.h>
  15. #include <asm/msr.h>
  16. #include <asm/cache.h>
  17. /* we are not able to switch in one step to the final KERNEL ADRESS SPACE
  18. * because we need identity-mapped pages on setup so define __START_KERNEL to
  19. * 0x100000 for this stage
  20. *
  21. */
  22. .text
  23. .section .bootstrap.text
  24. .code32
  25. .globl startup_32
  26. /* %bx: 1 if coming from smp trampoline on secondary cpu */
  27. startup_32:
  28. /*
  29. * At this point the CPU runs in 32bit protected mode (CS.D = 1) with
  30. * paging disabled and the point of this file is to switch to 64bit
  31. * long mode with a kernel mapping for kerneland to jump into the
  32. * kernel virtual addresses.
  33. * There is no stack until we set one up.
  34. */
  35. /* Initialize the %ds segment register */
  36. movl $__KERNEL_DS,%eax
  37. movl %eax,%ds
  38. /* Load new GDT with the 64bit segments using 32bit descriptor */
  39. lgdt pGDT32 - __START_KERNEL_map
  40. /* If the CPU doesn't support CPUID this will double fault.
  41. * Unfortunately it is hard to check for CPUID without a stack.
  42. */
  43. /* Check if extended functions are implemented */
  44. movl $0x80000000, %eax
  45. cpuid
  46. cmpl $0x80000000, %eax
  47. jbe no_long_mode
  48. /* Check if long mode is implemented */
  49. mov $0x80000001, %eax
  50. cpuid
  51. btl $29, %edx
  52. jnc no_long_mode
  53. /*
  54. * Prepare for entering 64bits mode
  55. */
  56. /* Enable PAE mode */
  57. xorl %eax, %eax
  58. btsl $5, %eax
  59. movl %eax, %cr4
  60. /* Setup early boot stage 4 level pagetables */
  61. movl $(boot_level4_pgt - __START_KERNEL_map), %eax
  62. movl %eax, %cr3
  63. /* Setup EFER (Extended Feature Enable Register) */
  64. movl $MSR_EFER, %ecx
  65. rdmsr
  66. /* Enable Long Mode */
  67. btsl $_EFER_LME, %eax
  68. /* Make changes effective */
  69. wrmsr
  70. xorl %eax, %eax
  71. btsl $31, %eax /* Enable paging and in turn activate Long Mode */
  72. btsl $0, %eax /* Enable protected mode */
  73. /* Make changes effective */
  74. movl %eax, %cr0
  75. /*
  76. * At this point we're in long mode but in 32bit compatibility mode
  77. * with EFER.LME = 1, CS.L = 0, CS.D = 1 (and in turn
  78. * EFER.LMA = 1). Now we want to jump in 64bit mode, to do that we use
  79. * the new gdt/idt that has __KERNEL_CS with CS.L = 1.
  80. */
  81. ljmp $__KERNEL_CS, $(startup_64 - __START_KERNEL_map)
  82. .code64
  83. .org 0x100
  84. .globl startup_64
  85. startup_64:
  86. /* We come here either from startup_32
  87. * or directly from a 64bit bootloader.
  88. * Since we may have come directly from a bootloader we
  89. * reload the page tables here.
  90. */
  91. /* Enable PAE mode and PGE */
  92. xorq %rax, %rax
  93. btsq $5, %rax
  94. btsq $7, %rax
  95. movq %rax, %cr4
  96. /* Setup early boot stage 4 level pagetables. */
  97. movq $(boot_level4_pgt - __START_KERNEL_map), %rax
  98. movq %rax, %cr3
  99. /* Check if nx is implemented */
  100. movl $0x80000001, %eax
  101. cpuid
  102. movl %edx,%edi
  103. /* Setup EFER (Extended Feature Enable Register) */
  104. movl $MSR_EFER, %ecx
  105. rdmsr
  106. /* Enable System Call */
  107. btsl $_EFER_SCE, %eax
  108. /* No Execute supported? */
  109. btl $20,%edi
  110. jnc 1f
  111. btsl $_EFER_NX, %eax
  112. 1:
  113. /* Make changes effective */
  114. wrmsr
  115. /* Setup cr0 */
  116. #define CR0_PM 1 /* protected mode */
  117. #define CR0_MP (1<<1)
  118. #define CR0_ET (1<<4)
  119. #define CR0_NE (1<<5)
  120. #define CR0_WP (1<<16)
  121. #define CR0_AM (1<<18)
  122. #define CR0_PAGING (1<<31)
  123. movl $CR0_PM|CR0_MP|CR0_ET|CR0_NE|CR0_WP|CR0_AM|CR0_PAGING,%eax
  124. /* Make changes effective */
  125. movq %rax, %cr0
  126. /* Setup a boot time stack */
  127. movq init_rsp(%rip),%rsp
  128. /* zero EFLAGS after setting rsp */
  129. pushq $0
  130. popfq
  131. /*
  132. * We must switch to a new descriptor in kernel space for the GDT
  133. * because soon the kernel won't have access anymore to the userspace
  134. * addresses where we're currently running on. We have to do that here
  135. * because in 32bit we couldn't load a 64bit linear address.
  136. */
  137. lgdt cpu_gdt_descr
  138. /*
  139. * Setup up a dummy PDA. this is just for some early bootup code
  140. * that does in_interrupt()
  141. */
  142. movl $MSR_GS_BASE,%ecx
  143. movq $empty_zero_page,%rax
  144. movq %rax,%rdx
  145. shrq $32,%rdx
  146. wrmsr
  147. /* set up data segments. actually 0 would do too */
  148. movl $__KERNEL_DS,%eax
  149. movl %eax,%ds
  150. movl %eax,%ss
  151. movl %eax,%es
  152. /* esi is pointer to real mode structure with interesting info.
  153. pass it to C */
  154. movl %esi, %edi
  155. /* Finally jump to run C code and to be on real kernel address
  156. * Since we are running on identity-mapped space we have to jump
  157. * to the full 64bit address, this is only possible as indirect
  158. * jump. In addition we need to ensure %cs is set so we make this
  159. * a far return.
  160. */
  161. movq initial_code(%rip),%rax
  162. pushq $0 # fake return address to stop unwinder
  163. pushq $__KERNEL_CS # set correct cs
  164. pushq %rax # target address in negative space
  165. lretq
  166. /* SMP bootup changes these two */
  167. .align 8
  168. .globl initial_code
  169. initial_code:
  170. .quad x86_64_start_kernel
  171. .globl init_rsp
  172. init_rsp:
  173. .quad init_thread_union+THREAD_SIZE-8
  174. ENTRY(early_idt_handler)
  175. cmpl $2,early_recursion_flag(%rip)
  176. jz 1f
  177. incl early_recursion_flag(%rip)
  178. xorl %eax,%eax
  179. movq 8(%rsp),%rsi # get rip
  180. movq (%rsp),%rdx
  181. movq %cr2,%rcx
  182. leaq early_idt_msg(%rip),%rdi
  183. call early_printk
  184. cmpl $2,early_recursion_flag(%rip)
  185. jz 1f
  186. call dump_stack
  187. #ifdef CONFIG_KALLSYMS
  188. leaq early_idt_ripmsg(%rip),%rdi
  189. movq 8(%rsp),%rsi # get rip again
  190. call __print_symbol
  191. #endif
  192. 1: hlt
  193. jmp 1b
  194. early_recursion_flag:
  195. .long 0
  196. early_idt_msg:
  197. .asciz "PANIC: early exception rip %lx error %lx cr2 %lx\n"
  198. early_idt_ripmsg:
  199. .asciz "RIP %s\n"
  200. .code32
  201. ENTRY(no_long_mode)
  202. /* This isn't an x86-64 CPU so hang */
  203. 1:
  204. jmp 1b
  205. .org 0xf00
  206. .globl pGDT32
  207. pGDT32:
  208. .word gdt_end-cpu_gdt_table-1
  209. .long cpu_gdt_table-__START_KERNEL_map
  210. .org 0xf10
  211. ljumpvector:
  212. .long startup_64-__START_KERNEL_map
  213. .word __KERNEL_CS
  214. ENTRY(stext)
  215. ENTRY(_stext)
  216. $page = 0
  217. #define NEXT_PAGE(name) \
  218. $page = $page + 1; \
  219. .org $page * 0x1000; \
  220. phys_/**/name = $page * 0x1000 + __PHYSICAL_START; \
  221. ENTRY(name)
  222. NEXT_PAGE(init_level4_pgt)
  223. /* This gets initialized in x86_64_start_kernel */
  224. .fill 512,8,0
  225. NEXT_PAGE(level3_ident_pgt)
  226. .quad phys_level2_ident_pgt | 0x007
  227. .fill 511,8,0
  228. NEXT_PAGE(level3_kernel_pgt)
  229. .fill 510,8,0
  230. /* (2^48-(2*1024*1024*1024)-((2^39)*511))/(2^30) = 510 */
  231. .quad phys_level2_kernel_pgt | 0x007
  232. .fill 1,8,0
  233. NEXT_PAGE(level2_ident_pgt)
  234. /* 40MB for bootup. */
  235. i = 0
  236. .rept 20
  237. .quad i << 21 | 0x083
  238. i = i + 1
  239. .endr
  240. /* Temporary mappings for the super early allocator in arch/x86_64/mm/init.c */
  241. .globl temp_boot_pmds
  242. temp_boot_pmds:
  243. .fill 492,8,0
  244. NEXT_PAGE(level2_kernel_pgt)
  245. /* 40MB kernel mapping. The kernel code cannot be bigger than that.
  246. When you change this change KERNEL_TEXT_SIZE in page.h too. */
  247. /* (2^48-(2*1024*1024*1024)-((2^39)*511)-((2^30)*510)) = 0 */
  248. i = 0
  249. .rept 20
  250. .quad i << 21 | 0x183
  251. i = i + 1
  252. .endr
  253. /* Module mapping starts here */
  254. .fill 492,8,0
  255. NEXT_PAGE(level3_physmem_pgt)
  256. .quad phys_level2_kernel_pgt | 0x007 /* so that __va works even before pagetable_init */
  257. .fill 511,8,0
  258. #undef NEXT_PAGE
  259. .data
  260. #ifdef CONFIG_ACPI_SLEEP
  261. .align PAGE_SIZE
  262. ENTRY(wakeup_level4_pgt)
  263. .quad phys_level3_ident_pgt | 0x007
  264. .fill 255,8,0
  265. .quad phys_level3_physmem_pgt | 0x007
  266. .fill 254,8,0
  267. /* (2^48-(2*1024*1024*1024))/(2^39) = 511 */
  268. .quad phys_level3_kernel_pgt | 0x007
  269. #endif
  270. #ifndef CONFIG_HOTPLUG_CPU
  271. __INITDATA
  272. #endif
  273. /*
  274. * This default setting generates an ident mapping at address 0x100000
  275. * and a mapping for the kernel that precisely maps virtual address
  276. * 0xffffffff80000000 to physical address 0x000000. (always using
  277. * 2Mbyte large pages provided by PAE mode)
  278. */
  279. .align PAGE_SIZE
  280. ENTRY(boot_level4_pgt)
  281. .quad phys_level3_ident_pgt | 0x007
  282. .fill 255,8,0
  283. .quad phys_level3_physmem_pgt | 0x007
  284. .fill 254,8,0
  285. /* (2^48-(2*1024*1024*1024))/(2^39) = 511 */
  286. .quad phys_level3_kernel_pgt | 0x007
  287. .data
  288. .align 16
  289. .globl cpu_gdt_descr
  290. cpu_gdt_descr:
  291. .word gdt_end-cpu_gdt_table-1
  292. gdt:
  293. .quad cpu_gdt_table
  294. #ifdef CONFIG_SMP
  295. .rept NR_CPUS-1
  296. .word 0
  297. .quad 0
  298. .endr
  299. #endif
  300. /* We need valid kernel segments for data and code in long mode too
  301. * IRET will check the segment types kkeil 2000/10/28
  302. * Also sysret mandates a special GDT layout
  303. */
  304. .section .data.page_aligned, "aw"
  305. .align PAGE_SIZE
  306. /* The TLS descriptors are currently at a different place compared to i386.
  307. Hopefully nobody expects them at a fixed place (Wine?) */
  308. ENTRY(cpu_gdt_table)
  309. .quad 0x0000000000000000 /* NULL descriptor */
  310. .quad 0x0 /* unused */
  311. .quad 0x00af9a000000ffff /* __KERNEL_CS */
  312. .quad 0x00cf92000000ffff /* __KERNEL_DS */
  313. .quad 0x00cffa000000ffff /* __USER32_CS */
  314. .quad 0x00cff2000000ffff /* __USER_DS, __USER32_DS */
  315. .quad 0x00affa000000ffff /* __USER_CS */
  316. .quad 0x00cf9a000000ffff /* __KERNEL32_CS */
  317. .quad 0,0 /* TSS */
  318. .quad 0,0 /* LDT */
  319. .quad 0,0,0 /* three TLS descriptors */
  320. .quad 0x0000f40000000000 /* node/CPU stored in limit */
  321. gdt_end:
  322. /* asm/segment.h:GDT_ENTRIES must match this */
  323. /* This should be a multiple of the cache line size */
  324. /* GDTs of other CPUs are now dynamically allocated */
  325. /* zero the remaining page */
  326. .fill PAGE_SIZE / 8 - GDT_ENTRIES,8,0
  327. .section .bss, "aw", @nobits
  328. .align L1_CACHE_BYTES
  329. ENTRY(idt_table)
  330. .skip 256 * 16
  331. .section .bss.page_aligned, "aw", @nobits
  332. .align PAGE_SIZE
  333. ENTRY(empty_zero_page)
  334. .skip PAGE_SIZE