etrap.S 5.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231
  1. /* $Id: etrap.S,v 1.46 2002/02/09 19:49:30 davem Exp $
  2. * etrap.S: Preparing for entry into the kernel on Sparc V9.
  3. *
  4. * Copyright (C) 1996, 1997 David S. Miller (davem@caip.rutgers.edu)
  5. * Copyright (C) 1997, 1998, 1999 Jakub Jelinek (jj@ultra.linux.cz)
  6. */
  7. #include <asm/asi.h>
  8. #include <asm/pstate.h>
  9. #include <asm/ptrace.h>
  10. #include <asm/page.h>
  11. #include <asm/spitfire.h>
  12. #include <asm/head.h>
  13. #include <asm/processor.h>
  14. #include <asm/mmu.h>
  15. #define TASK_REGOFF (THREAD_SIZE-TRACEREG_SZ-STACKFRAME_SZ)
  16. #define ETRAP_PSTATE1 (PSTATE_RMO | PSTATE_PRIV)
  17. #define ETRAP_PSTATE2 \
  18. (PSTATE_RMO | PSTATE_PEF | PSTATE_PRIV | PSTATE_IE)
  19. /*
  20. * On entry, %g7 is return address - 0x4.
  21. * %g4 and %g5 will be preserved %l4 and %l5 respectively.
  22. */
  23. .text
  24. .align 64
  25. .globl etrap, etrap_irq, etraptl1
  26. etrap: rdpr %pil, %g2
  27. etrap_irq:
  28. TRAP_LOAD_THREAD_REG(%g6, %g1)
  29. rdpr %tstate, %g1
  30. sllx %g2, 20, %g3
  31. andcc %g1, TSTATE_PRIV, %g0
  32. or %g1, %g3, %g1
  33. bne,pn %xcc, 1f
  34. sub %sp, STACKFRAME_SZ+TRACEREG_SZ-STACK_BIAS, %g2
  35. wrpr %g0, 7, %cleanwin
  36. sethi %hi(TASK_REGOFF), %g2
  37. sethi %hi(TSTATE_PEF), %g3
  38. or %g2, %lo(TASK_REGOFF), %g2
  39. and %g1, %g3, %g3
  40. brnz,pn %g3, 1f
  41. add %g6, %g2, %g2
  42. wr %g0, 0, %fprs
  43. 1: rdpr %tpc, %g3
  44. stx %g1, [%g2 + STACKFRAME_SZ + PT_V9_TSTATE]
  45. rdpr %tnpc, %g1
  46. stx %g3, [%g2 + STACKFRAME_SZ + PT_V9_TPC]
  47. rd %y, %g3
  48. stx %g1, [%g2 + STACKFRAME_SZ + PT_V9_TNPC]
  49. st %g3, [%g2 + STACKFRAME_SZ + PT_V9_Y]
  50. rdpr %cansave, %g1
  51. brnz,pt %g1, etrap_save
  52. nop
  53. rdpr %cwp, %g1
  54. add %g1, 2, %g1
  55. wrpr %g1, %cwp
  56. be,pt %xcc, etrap_user_spill
  57. mov ASI_AIUP, %g3
  58. rdpr %otherwin, %g3
  59. brz %g3, etrap_kernel_spill
  60. mov ASI_AIUS, %g3
  61. etrap_user_spill:
  62. wr %g3, 0x0, %asi
  63. ldx [%g6 + TI_FLAGS], %g3
  64. and %g3, _TIF_32BIT, %g3
  65. brnz,pt %g3, etrap_user_spill_32bit
  66. nop
  67. ba,a,pt %xcc, etrap_user_spill_64bit
  68. etrap_save: save %g2, -STACK_BIAS, %sp
  69. mov %g6, %l6
  70. bne,pn %xcc, 3f
  71. mov PRIMARY_CONTEXT, %l4
  72. rdpr %canrestore, %g3
  73. rdpr %wstate, %g2
  74. wrpr %g0, 0, %canrestore
  75. sll %g2, 3, %g2
  76. mov 1, %l5
  77. stb %l5, [%l6 + TI_FPDEPTH]
  78. wrpr %g3, 0, %otherwin
  79. wrpr %g2, 0, %wstate
  80. sethi %hi(sparc64_kern_pri_context), %g2
  81. ldx [%g2 + %lo(sparc64_kern_pri_context)], %g3
  82. 661: stxa %g3, [%l4] ASI_DMMU
  83. .section .sun4v_1insn_patch, "ax"
  84. .word 661b
  85. stxa %g3, [%l4] ASI_MMU
  86. .previous
  87. sethi %hi(KERNBASE), %l4
  88. flush %l4
  89. mov ASI_AIUS, %l7
  90. 2: mov %g4, %l4
  91. mov %g5, %l5
  92. add %g7, 4, %l2
  93. /* Go to trap time globals so we can save them. */
  94. 661: wrpr %g0, ETRAP_PSTATE1, %pstate
  95. .section .sun4v_1insn_patch, "ax"
  96. .word 661b
  97. SET_GL(0)
  98. .previous
  99. stx %g1, [%sp + PTREGS_OFF + PT_V9_G1]
  100. stx %g2, [%sp + PTREGS_OFF + PT_V9_G2]
  101. sllx %l7, 24, %l7
  102. stx %g3, [%sp + PTREGS_OFF + PT_V9_G3]
  103. rdpr %cwp, %l0
  104. stx %g4, [%sp + PTREGS_OFF + PT_V9_G4]
  105. stx %g5, [%sp + PTREGS_OFF + PT_V9_G5]
  106. stx %g6, [%sp + PTREGS_OFF + PT_V9_G6]
  107. stx %g7, [%sp + PTREGS_OFF + PT_V9_G7]
  108. or %l7, %l0, %l7
  109. sethi %hi(TSTATE_RMO | TSTATE_PEF), %l0
  110. or %l7, %l0, %l7
  111. wrpr %l2, %tnpc
  112. wrpr %l7, (TSTATE_PRIV | TSTATE_IE), %tstate
  113. stx %i0, [%sp + PTREGS_OFF + PT_V9_I0]
  114. stx %i1, [%sp + PTREGS_OFF + PT_V9_I1]
  115. stx %i2, [%sp + PTREGS_OFF + PT_V9_I2]
  116. stx %i3, [%sp + PTREGS_OFF + PT_V9_I3]
  117. stx %i4, [%sp + PTREGS_OFF + PT_V9_I4]
  118. stx %i5, [%sp + PTREGS_OFF + PT_V9_I5]
  119. stx %i6, [%sp + PTREGS_OFF + PT_V9_I6]
  120. mov %l6, %g6
  121. stx %i7, [%sp + PTREGS_OFF + PT_V9_I7]
  122. LOAD_PER_CPU_BASE(%g5, %g6, %g4, %g3, %l1)
  123. ldx [%g6 + TI_TASK], %g4
  124. done
  125. 3: mov ASI_P, %l7
  126. ldub [%l6 + TI_FPDEPTH], %l5
  127. add %l6, TI_FPSAVED + 1, %l4
  128. srl %l5, 1, %l3
  129. add %l5, 2, %l5
  130. stb %l5, [%l6 + TI_FPDEPTH]
  131. ba,pt %xcc, 2b
  132. stb %g0, [%l4 + %l3]
  133. nop
  134. etraptl1: /* Save tstate/tpc/tnpc of TL 1-->4 and the tl register itself.
  135. * We place this right after pt_regs on the trap stack.
  136. * The layout is:
  137. * 0x00 TL1's TSTATE
  138. * 0x08 TL1's TPC
  139. * 0x10 TL1's TNPC
  140. * 0x18 TL1's TT
  141. * ...
  142. * 0x58 TL4's TT
  143. * 0x60 TL
  144. */
  145. TRAP_LOAD_THREAD_REG(%g6, %g1)
  146. sub %sp, ((4 * 8) * 4) + 8, %g2
  147. rdpr %tl, %g1
  148. wrpr %g0, 1, %tl
  149. rdpr %tstate, %g3
  150. stx %g3, [%g2 + STACK_BIAS + 0x00]
  151. rdpr %tpc, %g3
  152. stx %g3, [%g2 + STACK_BIAS + 0x08]
  153. rdpr %tnpc, %g3
  154. stx %g3, [%g2 + STACK_BIAS + 0x10]
  155. rdpr %tt, %g3
  156. stx %g3, [%g2 + STACK_BIAS + 0x18]
  157. wrpr %g0, 2, %tl
  158. rdpr %tstate, %g3
  159. stx %g3, [%g2 + STACK_BIAS + 0x20]
  160. rdpr %tpc, %g3
  161. stx %g3, [%g2 + STACK_BIAS + 0x28]
  162. rdpr %tnpc, %g3
  163. stx %g3, [%g2 + STACK_BIAS + 0x30]
  164. rdpr %tt, %g3
  165. stx %g3, [%g2 + STACK_BIAS + 0x38]
  166. sethi %hi(is_sun4v), %g3
  167. lduw [%g3 + %lo(is_sun4v)], %g3
  168. brnz,pn %g3, finish_tl1_capture
  169. nop
  170. wrpr %g0, 3, %tl
  171. rdpr %tstate, %g3
  172. stx %g3, [%g2 + STACK_BIAS + 0x40]
  173. rdpr %tpc, %g3
  174. stx %g3, [%g2 + STACK_BIAS + 0x48]
  175. rdpr %tnpc, %g3
  176. stx %g3, [%g2 + STACK_BIAS + 0x50]
  177. rdpr %tt, %g3
  178. stx %g3, [%g2 + STACK_BIAS + 0x58]
  179. wrpr %g0, 4, %tl
  180. rdpr %tstate, %g3
  181. stx %g3, [%g2 + STACK_BIAS + 0x60]
  182. rdpr %tpc, %g3
  183. stx %g3, [%g2 + STACK_BIAS + 0x68]
  184. rdpr %tnpc, %g3
  185. stx %g3, [%g2 + STACK_BIAS + 0x70]
  186. rdpr %tt, %g3
  187. stx %g3, [%g2 + STACK_BIAS + 0x78]
  188. stx %g1, [%g2 + STACK_BIAS + 0x80]
  189. finish_tl1_capture:
  190. wrpr %g0, 1, %tl
  191. 661: nop
  192. .section .sun4v_1insn_patch, "ax"
  193. .word 661b
  194. SET_GL(1)
  195. .previous
  196. rdpr %tstate, %g1
  197. sub %g2, STACKFRAME_SZ + TRACEREG_SZ - STACK_BIAS, %g2
  198. ba,pt %xcc, 1b
  199. andcc %g1, TSTATE_PRIV, %g0
  200. #undef TASK_REGOFF
  201. #undef ETRAP_PSTATE1