entry.S 49 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102
  1. /*
  2. * This file is subject to the terms and conditions of the GNU General Public
  3. * License. See the file "COPYING" in the main directory of this archive
  4. * for more details.
  5. *
  6. * arch/sh64/kernel/entry.S
  7. *
  8. * Copyright (C) 2000, 2001 Paolo Alberelli
  9. * Copyright (C) 2004, 2005 Paul Mundt
  10. * Copyright (C) 2003, 2004 Richard Curnow
  11. *
  12. */
  13. #include <linux/errno.h>
  14. #include <linux/sys.h>
  15. #include <asm/processor.h>
  16. #include <asm/registers.h>
  17. #include <asm/unistd.h>
  18. #include <asm/thread_info.h>
  19. #include <asm/asm-offsets.h>
  20. /*
  21. * SR fields.
  22. */
  23. #define SR_ASID_MASK 0x00ff0000
  24. #define SR_FD_MASK 0x00008000
  25. #define SR_SS 0x08000000
  26. #define SR_BL 0x10000000
  27. #define SR_MD 0x40000000
  28. /*
  29. * Event code.
  30. */
  31. #define EVENT_INTERRUPT 0
  32. #define EVENT_FAULT_TLB 1
  33. #define EVENT_FAULT_NOT_TLB 2
  34. #define EVENT_DEBUG 3
  35. /* EXPEVT values */
  36. #define RESET_CAUSE 0x20
  37. #define DEBUGSS_CAUSE 0x980
  38. /*
  39. * Frame layout. Quad index.
  40. */
  41. #define FRAME_T(x) FRAME_TBASE+(x*8)
  42. #define FRAME_R(x) FRAME_RBASE+(x*8)
  43. #define FRAME_S(x) FRAME_SBASE+(x*8)
  44. #define FSPC 0
  45. #define FSSR 1
  46. #define FSYSCALL_ID 2
  47. /* Arrange the save frame to be a multiple of 32 bytes long */
  48. #define FRAME_SBASE 0
  49. #define FRAME_RBASE (FRAME_SBASE+(3*8)) /* SYSCALL_ID - SSR - SPC */
  50. #define FRAME_TBASE (FRAME_RBASE+(63*8)) /* r0 - r62 */
  51. #define FRAME_PBASE (FRAME_TBASE+(8*8)) /* tr0 -tr7 */
  52. #define FRAME_SIZE (FRAME_PBASE+(2*8)) /* pad0-pad1 */
  53. #define FP_FRAME_SIZE FP_FRAME_BASE+(33*8) /* dr0 - dr31 + fpscr */
  54. #define FP_FRAME_BASE 0
  55. #define SAVED_R2 0*8
  56. #define SAVED_R3 1*8
  57. #define SAVED_R4 2*8
  58. #define SAVED_R5 3*8
  59. #define SAVED_R18 4*8
  60. #define SAVED_R6 5*8
  61. #define SAVED_TR0 6*8
  62. /* These are the registers saved in the TLB path that aren't saved in the first
  63. level of the normal one. */
  64. #define TLB_SAVED_R25 7*8
  65. #define TLB_SAVED_TR1 8*8
  66. #define TLB_SAVED_TR2 9*8
  67. #define TLB_SAVED_TR3 10*8
  68. #define TLB_SAVED_TR4 11*8
  69. /* Save R0/R1 : PT-migrating compiler currently dishounours -ffixed-r0 and -ffixed-r1 causing
  70. breakage otherwise. */
  71. #define TLB_SAVED_R0 12*8
  72. #define TLB_SAVED_R1 13*8
  73. #define CLI() \
  74. getcon SR, r6; \
  75. ori r6, 0xf0, r6; \
  76. putcon r6, SR;
  77. #define STI() \
  78. getcon SR, r6; \
  79. andi r6, ~0xf0, r6; \
  80. putcon r6, SR;
  81. #ifdef CONFIG_PREEMPT
  82. # define preempt_stop() CLI()
  83. #else
  84. # define preempt_stop()
  85. # define resume_kernel restore_all
  86. #endif
  87. .section .data, "aw"
  88. #define FAST_TLBMISS_STACK_CACHELINES 4
  89. #define FAST_TLBMISS_STACK_QUADWORDS (4*FAST_TLBMISS_STACK_CACHELINES)
  90. /* Register back-up area for all exceptions */
  91. .balign 32
  92. /* Allow for 16 quadwords to be pushed by fast tlbmiss handling
  93. * register saves etc. */
  94. .fill FAST_TLBMISS_STACK_QUADWORDS, 8, 0x0
  95. /* This is 32 byte aligned by construction */
  96. /* Register back-up area for all exceptions */
  97. reg_save_area:
  98. .quad 0
  99. .quad 0
  100. .quad 0
  101. .quad 0
  102. .quad 0
  103. .quad 0
  104. .quad 0
  105. .quad 0
  106. .quad 0
  107. .quad 0
  108. .quad 0
  109. .quad 0
  110. .quad 0
  111. .quad 0
  112. /* Save area for RESVEC exceptions. We cannot use reg_save_area because of
  113. * reentrancy. Note this area may be accessed via physical address.
  114. * Align so this fits a whole single cache line, for ease of purging.
  115. */
  116. .balign 32,0,32
  117. resvec_save_area:
  118. .quad 0
  119. .quad 0
  120. .quad 0
  121. .quad 0
  122. .quad 0
  123. .balign 32,0,32
  124. /* Jump table of 3rd level handlers */
  125. trap_jtable:
  126. .long do_exception_error /* 0x000 */
  127. .long do_exception_error /* 0x020 */
  128. .long tlb_miss_load /* 0x040 */
  129. .long tlb_miss_store /* 0x060 */
  130. ! ARTIFICIAL pseudo-EXPEVT setting
  131. .long do_debug_interrupt /* 0x080 */
  132. .long tlb_miss_load /* 0x0A0 */
  133. .long tlb_miss_store /* 0x0C0 */
  134. .long do_address_error_load /* 0x0E0 */
  135. .long do_address_error_store /* 0x100 */
  136. #ifdef CONFIG_SH_FPU
  137. .long do_fpu_error /* 0x120 */
  138. #else
  139. .long do_exception_error /* 0x120 */
  140. #endif
  141. .long do_exception_error /* 0x140 */
  142. .long system_call /* 0x160 */
  143. .long do_reserved_inst /* 0x180 */
  144. .long do_illegal_slot_inst /* 0x1A0 */
  145. .long do_NMI /* 0x1C0 */
  146. .long do_exception_error /* 0x1E0 */
  147. .rept 15
  148. .long do_IRQ /* 0x200 - 0x3C0 */
  149. .endr
  150. .long do_exception_error /* 0x3E0 */
  151. .rept 32
  152. .long do_IRQ /* 0x400 - 0x7E0 */
  153. .endr
  154. .long fpu_error_or_IRQA /* 0x800 */
  155. .long fpu_error_or_IRQB /* 0x820 */
  156. .long do_IRQ /* 0x840 */
  157. .long do_IRQ /* 0x860 */
  158. .rept 6
  159. .long do_exception_error /* 0x880 - 0x920 */
  160. .endr
  161. .long do_software_break_point /* 0x940 */
  162. .long do_exception_error /* 0x960 */
  163. .long do_single_step /* 0x980 */
  164. .rept 3
  165. .long do_exception_error /* 0x9A0 - 0x9E0 */
  166. .endr
  167. .long do_IRQ /* 0xA00 */
  168. .long do_IRQ /* 0xA20 */
  169. .long itlb_miss_or_IRQ /* 0xA40 */
  170. .long do_IRQ /* 0xA60 */
  171. .long do_IRQ /* 0xA80 */
  172. .long itlb_miss_or_IRQ /* 0xAA0 */
  173. .long do_exception_error /* 0xAC0 */
  174. .long do_address_error_exec /* 0xAE0 */
  175. .rept 8
  176. .long do_exception_error /* 0xB00 - 0xBE0 */
  177. .endr
  178. .rept 18
  179. .long do_IRQ /* 0xC00 - 0xE20 */
  180. .endr
  181. .section .text64, "ax"
  182. /*
  183. * --- Exception/Interrupt/Event Handling Section
  184. */
  185. /*
  186. * VBR and RESVEC blocks.
  187. *
  188. * First level handler for VBR-based exceptions.
  189. *
  190. * To avoid waste of space, align to the maximum text block size.
  191. * This is assumed to be at most 128 bytes or 32 instructions.
  192. * DO NOT EXCEED 32 instructions on the first level handlers !
  193. *
  194. * Also note that RESVEC is contained within the VBR block
  195. * where the room left (1KB - TEXT_SIZE) allows placing
  196. * the RESVEC block (at most 512B + TEXT_SIZE).
  197. *
  198. * So first (and only) level handler for RESVEC-based exceptions.
  199. *
  200. * Where the fault/interrupt is handled (not_a_tlb_miss, tlb_miss
  201. * and interrupt) we are a lot tight with register space until
  202. * saving onto the stack frame, which is done in handle_exception().
  203. *
  204. */
  205. #define TEXT_SIZE 128
  206. #define BLOCK_SIZE 1664 /* Dynamic check, 13*128 */
  207. .balign TEXT_SIZE
  208. LVBR_block:
  209. .space 256, 0 /* Power-on class handler, */
  210. /* not required here */
  211. not_a_tlb_miss:
  212. synco /* TAKum03020 (but probably a good idea anyway.) */
  213. /* Save original stack pointer into KCR1 */
  214. putcon SP, KCR1
  215. /* Save other original registers into reg_save_area */
  216. movi reg_save_area, SP
  217. st.q SP, SAVED_R2, r2
  218. st.q SP, SAVED_R3, r3
  219. st.q SP, SAVED_R4, r4
  220. st.q SP, SAVED_R5, r5
  221. st.q SP, SAVED_R6, r6
  222. st.q SP, SAVED_R18, r18
  223. gettr tr0, r3
  224. st.q SP, SAVED_TR0, r3
  225. /* Set args for Non-debug, Not a TLB miss class handler */
  226. getcon EXPEVT, r2
  227. movi ret_from_exception, r3
  228. ori r3, 1, r3
  229. movi EVENT_FAULT_NOT_TLB, r4
  230. or SP, ZERO, r5
  231. getcon KCR1, SP
  232. pta handle_exception, tr0
  233. blink tr0, ZERO
  234. .balign 256
  235. ! VBR+0x200
  236. nop
  237. .balign 256
  238. ! VBR+0x300
  239. nop
  240. .balign 256
  241. /*
  242. * Instead of the natural .balign 1024 place RESVEC here
  243. * respecting the final 1KB alignment.
  244. */
  245. .balign TEXT_SIZE
  246. /*
  247. * Instead of '.space 1024-TEXT_SIZE' place the RESVEC
  248. * block making sure the final alignment is correct.
  249. */
  250. tlb_miss:
  251. synco /* TAKum03020 (but probably a good idea anyway.) */
  252. putcon SP, KCR1
  253. movi reg_save_area, SP
  254. /* SP is guaranteed 32-byte aligned. */
  255. st.q SP, TLB_SAVED_R0 , r0
  256. st.q SP, TLB_SAVED_R1 , r1
  257. st.q SP, SAVED_R2 , r2
  258. st.q SP, SAVED_R3 , r3
  259. st.q SP, SAVED_R4 , r4
  260. st.q SP, SAVED_R5 , r5
  261. st.q SP, SAVED_R6 , r6
  262. st.q SP, SAVED_R18, r18
  263. /* Save R25 for safety; as/ld may want to use it to achieve the call to
  264. * the code in mm/tlbmiss.c */
  265. st.q SP, TLB_SAVED_R25, r25
  266. gettr tr0, r2
  267. gettr tr1, r3
  268. gettr tr2, r4
  269. gettr tr3, r5
  270. gettr tr4, r18
  271. st.q SP, SAVED_TR0 , r2
  272. st.q SP, TLB_SAVED_TR1 , r3
  273. st.q SP, TLB_SAVED_TR2 , r4
  274. st.q SP, TLB_SAVED_TR3 , r5
  275. st.q SP, TLB_SAVED_TR4 , r18
  276. pt do_fast_page_fault, tr0
  277. getcon SSR, r2
  278. getcon EXPEVT, r3
  279. getcon TEA, r4
  280. shlri r2, 30, r2
  281. andi r2, 1, r2 /* r2 = SSR.MD */
  282. blink tr0, LINK
  283. pt fixup_to_invoke_general_handler, tr1
  284. /* If the fast path handler fixed the fault, just drop through quickly
  285. to the restore code right away to return to the excepting context.
  286. */
  287. beqi/u r2, 0, tr1
  288. fast_tlb_miss_restore:
  289. ld.q SP, SAVED_TR0, r2
  290. ld.q SP, TLB_SAVED_TR1, r3
  291. ld.q SP, TLB_SAVED_TR2, r4
  292. ld.q SP, TLB_SAVED_TR3, r5
  293. ld.q SP, TLB_SAVED_TR4, r18
  294. ptabs r2, tr0
  295. ptabs r3, tr1
  296. ptabs r4, tr2
  297. ptabs r5, tr3
  298. ptabs r18, tr4
  299. ld.q SP, TLB_SAVED_R0, r0
  300. ld.q SP, TLB_SAVED_R1, r1
  301. ld.q SP, SAVED_R2, r2
  302. ld.q SP, SAVED_R3, r3
  303. ld.q SP, SAVED_R4, r4
  304. ld.q SP, SAVED_R5, r5
  305. ld.q SP, SAVED_R6, r6
  306. ld.q SP, SAVED_R18, r18
  307. ld.q SP, TLB_SAVED_R25, r25
  308. getcon KCR1, SP
  309. rte
  310. nop /* for safety, in case the code is run on sh5-101 cut1.x */
  311. fixup_to_invoke_general_handler:
  312. /* OK, new method. Restore stuff that's not expected to get saved into
  313. the 'first-level' reg save area, then just fall through to setting
  314. up the registers and calling the second-level handler. */
  315. /* 2nd level expects r2,3,4,5,6,18,tr0 to be saved. So we must restore
  316. r25,tr1-4 and save r6 to get into the right state. */
  317. ld.q SP, TLB_SAVED_TR1, r3
  318. ld.q SP, TLB_SAVED_TR2, r4
  319. ld.q SP, TLB_SAVED_TR3, r5
  320. ld.q SP, TLB_SAVED_TR4, r18
  321. ld.q SP, TLB_SAVED_R25, r25
  322. ld.q SP, TLB_SAVED_R0, r0
  323. ld.q SP, TLB_SAVED_R1, r1
  324. ptabs/u r3, tr1
  325. ptabs/u r4, tr2
  326. ptabs/u r5, tr3
  327. ptabs/u r18, tr4
  328. /* Set args for Non-debug, TLB miss class handler */
  329. getcon EXPEVT, r2
  330. movi ret_from_exception, r3
  331. ori r3, 1, r3
  332. movi EVENT_FAULT_TLB, r4
  333. or SP, ZERO, r5
  334. getcon KCR1, SP
  335. pta handle_exception, tr0
  336. blink tr0, ZERO
  337. /* NB TAKE GREAT CARE HERE TO ENSURE THAT THE INTERRUPT CODE
  338. DOES END UP AT VBR+0x600 */
  339. nop
  340. nop
  341. nop
  342. nop
  343. nop
  344. nop
  345. .balign 256
  346. /* VBR + 0x600 */
  347. interrupt:
  348. synco /* TAKum03020 (but probably a good idea anyway.) */
  349. /* Save original stack pointer into KCR1 */
  350. putcon SP, KCR1
  351. /* Save other original registers into reg_save_area */
  352. movi reg_save_area, SP
  353. st.q SP, SAVED_R2, r2
  354. st.q SP, SAVED_R3, r3
  355. st.q SP, SAVED_R4, r4
  356. st.q SP, SAVED_R5, r5
  357. st.q SP, SAVED_R6, r6
  358. st.q SP, SAVED_R18, r18
  359. gettr tr0, r3
  360. st.q SP, SAVED_TR0, r3
  361. /* Set args for interrupt class handler */
  362. getcon INTEVT, r2
  363. movi ret_from_irq, r3
  364. ori r3, 1, r3
  365. movi EVENT_INTERRUPT, r4
  366. or SP, ZERO, r5
  367. getcon KCR1, SP
  368. pta handle_exception, tr0
  369. blink tr0, ZERO
  370. .balign TEXT_SIZE /* let's waste the bare minimum */
  371. LVBR_block_end: /* Marker. Used for total checking */
  372. .balign 256
  373. LRESVEC_block:
  374. /* Panic handler. Called with MMU off. Possible causes/actions:
  375. * - Reset: Jump to program start.
  376. * - Single Step: Turn off Single Step & return.
  377. * - Others: Call panic handler, passing PC as arg.
  378. * (this may need to be extended...)
  379. */
  380. reset_or_panic:
  381. synco /* TAKum03020 (but probably a good idea anyway.) */
  382. putcon SP, DCR
  383. /* First save r0-1 and tr0, as we need to use these */
  384. movi resvec_save_area-CONFIG_CACHED_MEMORY_OFFSET, SP
  385. st.q SP, 0, r0
  386. st.q SP, 8, r1
  387. gettr tr0, r0
  388. st.q SP, 32, r0
  389. /* Check cause */
  390. getcon EXPEVT, r0
  391. movi RESET_CAUSE, r1
  392. sub r1, r0, r1 /* r1=0 if reset */
  393. movi _stext-CONFIG_CACHED_MEMORY_OFFSET, r0
  394. ori r0, 1, r0
  395. ptabs r0, tr0
  396. beqi r1, 0, tr0 /* Jump to start address if reset */
  397. getcon EXPEVT, r0
  398. movi DEBUGSS_CAUSE, r1
  399. sub r1, r0, r1 /* r1=0 if single step */
  400. pta single_step_panic, tr0
  401. beqi r1, 0, tr0 /* jump if single step */
  402. /* Now jump to where we save the registers. */
  403. movi panic_stash_regs-CONFIG_CACHED_MEMORY_OFFSET, r1
  404. ptabs r1, tr0
  405. blink tr0, r63
  406. single_step_panic:
  407. /* We are in a handler with Single Step set. We need to resume the
  408. * handler, by turning on MMU & turning off Single Step. */
  409. getcon SSR, r0
  410. movi SR_MMU, r1
  411. or r0, r1, r0
  412. movi ~SR_SS, r1
  413. and r0, r1, r0
  414. putcon r0, SSR
  415. /* Restore EXPEVT, as the rte won't do this */
  416. getcon PEXPEVT, r0
  417. putcon r0, EXPEVT
  418. /* Restore regs */
  419. ld.q SP, 32, r0
  420. ptabs r0, tr0
  421. ld.q SP, 0, r0
  422. ld.q SP, 8, r1
  423. getcon DCR, SP
  424. synco
  425. rte
  426. .balign 256
  427. debug_exception:
  428. synco /* TAKum03020 (but probably a good idea anyway.) */
  429. /*
  430. * Single step/software_break_point first level handler.
  431. * Called with MMU off, so the first thing we do is enable it
  432. * by doing an rte with appropriate SSR.
  433. */
  434. putcon SP, DCR
  435. /* Save SSR & SPC, together with R0 & R1, as we need to use 2 regs. */
  436. movi resvec_save_area-CONFIG_CACHED_MEMORY_OFFSET, SP
  437. /* With the MMU off, we are bypassing the cache, so purge any
  438. * data that will be made stale by the following stores.
  439. */
  440. ocbp SP, 0
  441. synco
  442. st.q SP, 0, r0
  443. st.q SP, 8, r1
  444. getcon SPC, r0
  445. st.q SP, 16, r0
  446. getcon SSR, r0
  447. st.q SP, 24, r0
  448. /* Enable MMU, block exceptions, set priv mode, disable single step */
  449. movi SR_MMU | SR_BL | SR_MD, r1
  450. or r0, r1, r0
  451. movi ~SR_SS, r1
  452. and r0, r1, r0
  453. putcon r0, SSR
  454. /* Force control to debug_exception_2 when rte is executed */
  455. movi debug_exeception_2, r0
  456. ori r0, 1, r0 /* force SHmedia, just in case */
  457. putcon r0, SPC
  458. getcon DCR, SP
  459. synco
  460. rte
  461. debug_exeception_2:
  462. /* Restore saved regs */
  463. putcon SP, KCR1
  464. movi resvec_save_area, SP
  465. ld.q SP, 24, r0
  466. putcon r0, SSR
  467. ld.q SP, 16, r0
  468. putcon r0, SPC
  469. ld.q SP, 0, r0
  470. ld.q SP, 8, r1
  471. /* Save other original registers into reg_save_area */
  472. movi reg_save_area, SP
  473. st.q SP, SAVED_R2, r2
  474. st.q SP, SAVED_R3, r3
  475. st.q SP, SAVED_R4, r4
  476. st.q SP, SAVED_R5, r5
  477. st.q SP, SAVED_R6, r6
  478. st.q SP, SAVED_R18, r18
  479. gettr tr0, r3
  480. st.q SP, SAVED_TR0, r3
  481. /* Set args for debug class handler */
  482. getcon EXPEVT, r2
  483. movi ret_from_exception, r3
  484. ori r3, 1, r3
  485. movi EVENT_DEBUG, r4
  486. or SP, ZERO, r5
  487. getcon KCR1, SP
  488. pta handle_exception, tr0
  489. blink tr0, ZERO
  490. .balign 256
  491. debug_interrupt:
  492. /* !!! WE COME HERE IN REAL MODE !!! */
  493. /* Hook-up debug interrupt to allow various debugging options to be
  494. * hooked into its handler. */
  495. /* Save original stack pointer into KCR1 */
  496. synco
  497. putcon SP, KCR1
  498. movi resvec_save_area-CONFIG_CACHED_MEMORY_OFFSET, SP
  499. ocbp SP, 0
  500. ocbp SP, 32
  501. synco
  502. /* Save other original registers into reg_save_area thru real addresses */
  503. st.q SP, SAVED_R2, r2
  504. st.q SP, SAVED_R3, r3
  505. st.q SP, SAVED_R4, r4
  506. st.q SP, SAVED_R5, r5
  507. st.q SP, SAVED_R6, r6
  508. st.q SP, SAVED_R18, r18
  509. gettr tr0, r3
  510. st.q SP, SAVED_TR0, r3
  511. /* move (spc,ssr)->(pspc,pssr). The rte will shift
  512. them back again, so that they look like the originals
  513. as far as the real handler code is concerned. */
  514. getcon spc, r6
  515. putcon r6, pspc
  516. getcon ssr, r6
  517. putcon r6, pssr
  518. ! construct useful SR for handle_exception
  519. movi 3, r6
  520. shlli r6, 30, r6
  521. getcon sr, r18
  522. or r18, r6, r6
  523. putcon r6, ssr
  524. ! SSR is now the current SR with the MD and MMU bits set
  525. ! i.e. the rte will switch back to priv mode and put
  526. ! the mmu back on
  527. ! construct spc
  528. movi handle_exception, r18
  529. ori r18, 1, r18 ! for safety (do we need this?)
  530. putcon r18, spc
  531. /* Set args for Non-debug, Not a TLB miss class handler */
  532. ! EXPEVT==0x80 is unused, so 'steal' this value to put the
  533. ! debug interrupt handler in the vectoring table
  534. movi 0x80, r2
  535. movi ret_from_exception, r3
  536. ori r3, 1, r3
  537. movi EVENT_FAULT_NOT_TLB, r4
  538. or SP, ZERO, r5
  539. movi CONFIG_CACHED_MEMORY_OFFSET, r6
  540. add r6, r5, r5
  541. getcon KCR1, SP
  542. synco ! for safety
  543. rte ! -> handle_exception, switch back to priv mode again
  544. LRESVEC_block_end: /* Marker. Unused. */
  545. .balign TEXT_SIZE
  546. /*
  547. * Second level handler for VBR-based exceptions. Pre-handler.
  548. * In common to all stack-frame sensitive handlers.
  549. *
  550. * Inputs:
  551. * (KCR0) Current [current task union]
  552. * (KCR1) Original SP
  553. * (r2) INTEVT/EXPEVT
  554. * (r3) appropriate return address
  555. * (r4) Event (0 = interrupt, 1 = TLB miss fault, 2 = Not TLB miss fault, 3=debug)
  556. * (r5) Pointer to reg_save_area
  557. * (SP) Original SP
  558. *
  559. * Available registers:
  560. * (r6)
  561. * (r18)
  562. * (tr0)
  563. *
  564. */
  565. handle_exception:
  566. /* Common 2nd level handler. */
  567. /* First thing we need an appropriate stack pointer */
  568. getcon SSR, r6
  569. shlri r6, 30, r6
  570. andi r6, 1, r6
  571. pta stack_ok, tr0
  572. bne r6, ZERO, tr0 /* Original stack pointer is fine */
  573. /* Set stack pointer for user fault */
  574. getcon KCR0, SP
  575. movi THREAD_SIZE, r6 /* Point to the end */
  576. add SP, r6, SP
  577. stack_ok:
  578. /* DEBUG : check for underflow/overflow of the kernel stack */
  579. pta no_underflow, tr0
  580. getcon KCR0, r6
  581. movi 1024, r18
  582. add r6, r18, r6
  583. bge SP, r6, tr0 ! ? below 1k from bottom of stack : danger zone
  584. /* Just panic to cause a crash. */
  585. bad_sp:
  586. ld.b r63, 0, r6
  587. nop
  588. no_underflow:
  589. pta bad_sp, tr0
  590. getcon kcr0, r6
  591. movi THREAD_SIZE, r18
  592. add r18, r6, r6
  593. bgt SP, r6, tr0 ! sp above the stack
  594. /* Make some room for the BASIC frame. */
  595. movi -(FRAME_SIZE), r6
  596. add SP, r6, SP
  597. /* Could do this with no stalling if we had another spare register, but the
  598. code below will be OK. */
  599. ld.q r5, SAVED_R2, r6
  600. ld.q r5, SAVED_R3, r18
  601. st.q SP, FRAME_R(2), r6
  602. ld.q r5, SAVED_R4, r6
  603. st.q SP, FRAME_R(3), r18
  604. ld.q r5, SAVED_R5, r18
  605. st.q SP, FRAME_R(4), r6
  606. ld.q r5, SAVED_R6, r6
  607. st.q SP, FRAME_R(5), r18
  608. ld.q r5, SAVED_R18, r18
  609. st.q SP, FRAME_R(6), r6
  610. ld.q r5, SAVED_TR0, r6
  611. st.q SP, FRAME_R(18), r18
  612. st.q SP, FRAME_T(0), r6
  613. /* Keep old SP around */
  614. getcon KCR1, r6
  615. /* Save the rest of the general purpose registers */
  616. st.q SP, FRAME_R(0), r0
  617. st.q SP, FRAME_R(1), r1
  618. st.q SP, FRAME_R(7), r7
  619. st.q SP, FRAME_R(8), r8
  620. st.q SP, FRAME_R(9), r9
  621. st.q SP, FRAME_R(10), r10
  622. st.q SP, FRAME_R(11), r11
  623. st.q SP, FRAME_R(12), r12
  624. st.q SP, FRAME_R(13), r13
  625. st.q SP, FRAME_R(14), r14
  626. /* SP is somewhere else */
  627. st.q SP, FRAME_R(15), r6
  628. st.q SP, FRAME_R(16), r16
  629. st.q SP, FRAME_R(17), r17
  630. /* r18 is saved earlier. */
  631. st.q SP, FRAME_R(19), r19
  632. st.q SP, FRAME_R(20), r20
  633. st.q SP, FRAME_R(21), r21
  634. st.q SP, FRAME_R(22), r22
  635. st.q SP, FRAME_R(23), r23
  636. st.q SP, FRAME_R(24), r24
  637. st.q SP, FRAME_R(25), r25
  638. st.q SP, FRAME_R(26), r26
  639. st.q SP, FRAME_R(27), r27
  640. st.q SP, FRAME_R(28), r28
  641. st.q SP, FRAME_R(29), r29
  642. st.q SP, FRAME_R(30), r30
  643. st.q SP, FRAME_R(31), r31
  644. st.q SP, FRAME_R(32), r32
  645. st.q SP, FRAME_R(33), r33
  646. st.q SP, FRAME_R(34), r34
  647. st.q SP, FRAME_R(35), r35
  648. st.q SP, FRAME_R(36), r36
  649. st.q SP, FRAME_R(37), r37
  650. st.q SP, FRAME_R(38), r38
  651. st.q SP, FRAME_R(39), r39
  652. st.q SP, FRAME_R(40), r40
  653. st.q SP, FRAME_R(41), r41
  654. st.q SP, FRAME_R(42), r42
  655. st.q SP, FRAME_R(43), r43
  656. st.q SP, FRAME_R(44), r44
  657. st.q SP, FRAME_R(45), r45
  658. st.q SP, FRAME_R(46), r46
  659. st.q SP, FRAME_R(47), r47
  660. st.q SP, FRAME_R(48), r48
  661. st.q SP, FRAME_R(49), r49
  662. st.q SP, FRAME_R(50), r50
  663. st.q SP, FRAME_R(51), r51
  664. st.q SP, FRAME_R(52), r52
  665. st.q SP, FRAME_R(53), r53
  666. st.q SP, FRAME_R(54), r54
  667. st.q SP, FRAME_R(55), r55
  668. st.q SP, FRAME_R(56), r56
  669. st.q SP, FRAME_R(57), r57
  670. st.q SP, FRAME_R(58), r58
  671. st.q SP, FRAME_R(59), r59
  672. st.q SP, FRAME_R(60), r60
  673. st.q SP, FRAME_R(61), r61
  674. st.q SP, FRAME_R(62), r62
  675. /*
  676. * Save the S* registers.
  677. */
  678. getcon SSR, r61
  679. st.q SP, FRAME_S(FSSR), r61
  680. getcon SPC, r62
  681. st.q SP, FRAME_S(FSPC), r62
  682. movi -1, r62 /* Reset syscall_nr */
  683. st.q SP, FRAME_S(FSYSCALL_ID), r62
  684. /* Save the rest of the target registers */
  685. gettr tr1, r6
  686. st.q SP, FRAME_T(1), r6
  687. gettr tr2, r6
  688. st.q SP, FRAME_T(2), r6
  689. gettr tr3, r6
  690. st.q SP, FRAME_T(3), r6
  691. gettr tr4, r6
  692. st.q SP, FRAME_T(4), r6
  693. gettr tr5, r6
  694. st.q SP, FRAME_T(5), r6
  695. gettr tr6, r6
  696. st.q SP, FRAME_T(6), r6
  697. gettr tr7, r6
  698. st.q SP, FRAME_T(7), r6
  699. ! setup FP so that unwinder can wind back through nested kernel mode
  700. ! exceptions
  701. add SP, ZERO, r14
  702. #ifdef CONFIG_POOR_MANS_STRACE
  703. /* We've pushed all the registers now, so only r2-r4 hold anything
  704. * useful. Move them into callee save registers */
  705. or r2, ZERO, r28
  706. or r3, ZERO, r29
  707. or r4, ZERO, r30
  708. /* Preserve r2 as the event code */
  709. movi evt_debug, r3
  710. ori r3, 1, r3
  711. ptabs r3, tr0
  712. or SP, ZERO, r6
  713. getcon TRA, r5
  714. blink tr0, LINK
  715. or r28, ZERO, r2
  716. or r29, ZERO, r3
  717. or r30, ZERO, r4
  718. #endif
  719. /* For syscall and debug race condition, get TRA now */
  720. getcon TRA, r5
  721. /* We are in a safe position to turn SR.BL off, but set IMASK=0xf
  722. * Also set FD, to catch FPU usage in the kernel.
  723. *
  724. * benedict.gaster@superh.com 29/07/2002
  725. *
  726. * On all SH5-101 revisions it is unsafe to raise the IMASK and at the
  727. * same time change BL from 1->0, as any pending interrupt of a level
  728. * higher than he previous value of IMASK will leak through and be
  729. * taken unexpectedly.
  730. *
  731. * To avoid this we raise the IMASK and then issue another PUTCON to
  732. * enable interrupts.
  733. */
  734. getcon SR, r6
  735. movi SR_IMASK | SR_FD, r7
  736. or r6, r7, r6
  737. putcon r6, SR
  738. movi SR_UNBLOCK_EXC, r7
  739. and r6, r7, r6
  740. putcon r6, SR
  741. /* Now call the appropriate 3rd level handler */
  742. or r3, ZERO, LINK
  743. movi trap_jtable, r3
  744. shlri r2, 3, r2
  745. ldx.l r2, r3, r3
  746. shlri r2, 2, r2
  747. ptabs r3, tr0
  748. or SP, ZERO, r3
  749. blink tr0, ZERO
  750. /*
  751. * Second level handler for VBR-based exceptions. Post-handlers.
  752. *
  753. * Post-handlers for interrupts (ret_from_irq), exceptions
  754. * (ret_from_exception) and common reentrance doors (restore_all
  755. * to get back to the original context, ret_from_syscall loop to
  756. * check kernel exiting).
  757. *
  758. * ret_with_reschedule and work_notifysig are an inner lables of
  759. * the ret_from_syscall loop.
  760. *
  761. * In common to all stack-frame sensitive handlers.
  762. *
  763. * Inputs:
  764. * (SP) struct pt_regs *, original register's frame pointer (basic)
  765. *
  766. */
  767. .global ret_from_irq
  768. ret_from_irq:
  769. #ifdef CONFIG_POOR_MANS_STRACE
  770. pta evt_debug_ret_from_irq, tr0
  771. ori SP, 0, r2
  772. blink tr0, LINK
  773. #endif
  774. ld.q SP, FRAME_S(FSSR), r6
  775. shlri r6, 30, r6
  776. andi r6, 1, r6
  777. pta resume_kernel, tr0
  778. bne r6, ZERO, tr0 /* no further checks */
  779. STI()
  780. pta ret_with_reschedule, tr0
  781. blink tr0, ZERO /* Do not check softirqs */
  782. .global ret_from_exception
  783. ret_from_exception:
  784. preempt_stop()
  785. #ifdef CONFIG_POOR_MANS_STRACE
  786. pta evt_debug_ret_from_exc, tr0
  787. ori SP, 0, r2
  788. blink tr0, LINK
  789. #endif
  790. ld.q SP, FRAME_S(FSSR), r6
  791. shlri r6, 30, r6
  792. andi r6, 1, r6
  793. pta resume_kernel, tr0
  794. bne r6, ZERO, tr0 /* no further checks */
  795. /* Check softirqs */
  796. #ifdef CONFIG_PREEMPT
  797. pta ret_from_syscall, tr0
  798. blink tr0, ZERO
  799. resume_kernel:
  800. pta restore_all, tr0
  801. getcon KCR0, r6
  802. ld.l r6, TI_PRE_COUNT, r7
  803. beq/u r7, ZERO, tr0
  804. need_resched:
  805. ld.l r6, TI_FLAGS, r7
  806. movi (1 << TIF_NEED_RESCHED), r8
  807. and r8, r7, r8
  808. bne r8, ZERO, tr0
  809. getcon SR, r7
  810. andi r7, 0xf0, r7
  811. bne r7, ZERO, tr0
  812. movi ((PREEMPT_ACTIVE >> 16) & 65535), r8
  813. shori (PREEMPT_ACTIVE & 65535), r8
  814. st.l r6, TI_PRE_COUNT, r8
  815. STI()
  816. movi schedule, r7
  817. ori r7, 1, r7
  818. ptabs r7, tr1
  819. blink tr1, LINK
  820. st.l r6, TI_PRE_COUNT, ZERO
  821. CLI()
  822. pta need_resched, tr1
  823. blink tr1, ZERO
  824. #endif
  825. .global ret_from_syscall
  826. ret_from_syscall:
  827. ret_with_reschedule:
  828. getcon KCR0, r6 ! r6 contains current_thread_info
  829. ld.l r6, TI_FLAGS, r7 ! r7 contains current_thread_info->flags
  830. ! FIXME:!!!
  831. ! no handling of TIF_SYSCALL_TRACE yet!!
  832. movi (1 << TIF_NEED_RESCHED), r8
  833. and r8, r7, r8
  834. pta work_resched, tr0
  835. bne r8, ZERO, tr0
  836. pta restore_all, tr1
  837. movi (1 << TIF_SIGPENDING), r8
  838. and r8, r7, r8
  839. pta work_notifysig, tr0
  840. bne r8, ZERO, tr0
  841. blink tr1, ZERO
  842. work_resched:
  843. pta ret_from_syscall, tr0
  844. gettr tr0, LINK
  845. movi schedule, r6
  846. ptabs r6, tr0
  847. blink tr0, ZERO /* Call schedule(), return on top */
  848. work_notifysig:
  849. gettr tr1, LINK
  850. movi do_signal, r6
  851. ptabs r6, tr0
  852. or SP, ZERO, r2
  853. or ZERO, ZERO, r3
  854. blink tr0, LINK /* Call do_signal(regs, 0), return here */
  855. restore_all:
  856. /* Do prefetches */
  857. ld.q SP, FRAME_T(0), r6
  858. ld.q SP, FRAME_T(1), r7
  859. ld.q SP, FRAME_T(2), r8
  860. ld.q SP, FRAME_T(3), r9
  861. ptabs r6, tr0
  862. ptabs r7, tr1
  863. ptabs r8, tr2
  864. ptabs r9, tr3
  865. ld.q SP, FRAME_T(4), r6
  866. ld.q SP, FRAME_T(5), r7
  867. ld.q SP, FRAME_T(6), r8
  868. ld.q SP, FRAME_T(7), r9
  869. ptabs r6, tr4
  870. ptabs r7, tr5
  871. ptabs r8, tr6
  872. ptabs r9, tr7
  873. ld.q SP, FRAME_R(0), r0
  874. ld.q SP, FRAME_R(1), r1
  875. ld.q SP, FRAME_R(2), r2
  876. ld.q SP, FRAME_R(3), r3
  877. ld.q SP, FRAME_R(4), r4
  878. ld.q SP, FRAME_R(5), r5
  879. ld.q SP, FRAME_R(6), r6
  880. ld.q SP, FRAME_R(7), r7
  881. ld.q SP, FRAME_R(8), r8
  882. ld.q SP, FRAME_R(9), r9
  883. ld.q SP, FRAME_R(10), r10
  884. ld.q SP, FRAME_R(11), r11
  885. ld.q SP, FRAME_R(12), r12
  886. ld.q SP, FRAME_R(13), r13
  887. ld.q SP, FRAME_R(14), r14
  888. ld.q SP, FRAME_R(16), r16
  889. ld.q SP, FRAME_R(17), r17
  890. ld.q SP, FRAME_R(18), r18
  891. ld.q SP, FRAME_R(19), r19
  892. ld.q SP, FRAME_R(20), r20
  893. ld.q SP, FRAME_R(21), r21
  894. ld.q SP, FRAME_R(22), r22
  895. ld.q SP, FRAME_R(23), r23
  896. ld.q SP, FRAME_R(24), r24
  897. ld.q SP, FRAME_R(25), r25
  898. ld.q SP, FRAME_R(26), r26
  899. ld.q SP, FRAME_R(27), r27
  900. ld.q SP, FRAME_R(28), r28
  901. ld.q SP, FRAME_R(29), r29
  902. ld.q SP, FRAME_R(30), r30
  903. ld.q SP, FRAME_R(31), r31
  904. ld.q SP, FRAME_R(32), r32
  905. ld.q SP, FRAME_R(33), r33
  906. ld.q SP, FRAME_R(34), r34
  907. ld.q SP, FRAME_R(35), r35
  908. ld.q SP, FRAME_R(36), r36
  909. ld.q SP, FRAME_R(37), r37
  910. ld.q SP, FRAME_R(38), r38
  911. ld.q SP, FRAME_R(39), r39
  912. ld.q SP, FRAME_R(40), r40
  913. ld.q SP, FRAME_R(41), r41
  914. ld.q SP, FRAME_R(42), r42
  915. ld.q SP, FRAME_R(43), r43
  916. ld.q SP, FRAME_R(44), r44
  917. ld.q SP, FRAME_R(45), r45
  918. ld.q SP, FRAME_R(46), r46
  919. ld.q SP, FRAME_R(47), r47
  920. ld.q SP, FRAME_R(48), r48
  921. ld.q SP, FRAME_R(49), r49
  922. ld.q SP, FRAME_R(50), r50
  923. ld.q SP, FRAME_R(51), r51
  924. ld.q SP, FRAME_R(52), r52
  925. ld.q SP, FRAME_R(53), r53
  926. ld.q SP, FRAME_R(54), r54
  927. ld.q SP, FRAME_R(55), r55
  928. ld.q SP, FRAME_R(56), r56
  929. ld.q SP, FRAME_R(57), r57
  930. ld.q SP, FRAME_R(58), r58
  931. getcon SR, r59
  932. movi SR_BLOCK_EXC, r60
  933. or r59, r60, r59
  934. putcon r59, SR /* SR.BL = 1, keep nesting out */
  935. ld.q SP, FRAME_S(FSSR), r61
  936. ld.q SP, FRAME_S(FSPC), r62
  937. movi SR_ASID_MASK, r60
  938. and r59, r60, r59
  939. andc r61, r60, r61 /* Clear out older ASID */
  940. or r59, r61, r61 /* Retain current ASID */
  941. putcon r61, SSR
  942. putcon r62, SPC
  943. /* Ignore FSYSCALL_ID */
  944. ld.q SP, FRAME_R(59), r59
  945. ld.q SP, FRAME_R(60), r60
  946. ld.q SP, FRAME_R(61), r61
  947. ld.q SP, FRAME_R(62), r62
  948. /* Last touch */
  949. ld.q SP, FRAME_R(15), SP
  950. rte
  951. nop
  952. /*
  953. * Third level handlers for VBR-based exceptions. Adapting args to
  954. * and/or deflecting to fourth level handlers.
  955. *
  956. * Fourth level handlers interface.
  957. * Most are C-coded handlers directly pointed by the trap_jtable.
  958. * (Third = Fourth level)
  959. * Inputs:
  960. * (r2) fault/interrupt code, entry number (e.g. NMI = 14,
  961. * IRL0-3 (0000) = 16, RTLBMISS = 2, SYSCALL = 11, etc ...)
  962. * (r3) struct pt_regs *, original register's frame pointer
  963. * (r4) Event (0 = interrupt, 1 = TLB miss fault, 2 = Not TLB miss fault)
  964. * (r5) TRA control register (for syscall/debug benefit only)
  965. * (LINK) return address
  966. * (SP) = r3
  967. *
  968. * Kernel TLB fault handlers will get a slightly different interface.
  969. * (r2) struct pt_regs *, original register's frame pointer
  970. * (r3) writeaccess, whether it's a store fault as opposed to load fault
  971. * (r4) execaccess, whether it's a ITLB fault as opposed to DTLB fault
  972. * (r5) Effective Address of fault
  973. * (LINK) return address
  974. * (SP) = r2
  975. *
  976. * fpu_error_or_IRQ? is a helper to deflect to the right cause.
  977. *
  978. */
  979. tlb_miss_load:
  980. or SP, ZERO, r2
  981. or ZERO, ZERO, r3 /* Read */
  982. or ZERO, ZERO, r4 /* Data */
  983. getcon TEA, r5
  984. pta call_do_page_fault, tr0
  985. beq ZERO, ZERO, tr0
  986. tlb_miss_store:
  987. or SP, ZERO, r2
  988. movi 1, r3 /* Write */
  989. or ZERO, ZERO, r4 /* Data */
  990. getcon TEA, r5
  991. pta call_do_page_fault, tr0
  992. beq ZERO, ZERO, tr0
  993. itlb_miss_or_IRQ:
  994. pta its_IRQ, tr0
  995. beqi/u r4, EVENT_INTERRUPT, tr0
  996. or SP, ZERO, r2
  997. or ZERO, ZERO, r3 /* Read */
  998. movi 1, r4 /* Text */
  999. getcon TEA, r5
  1000. /* Fall through */
  1001. call_do_page_fault:
  1002. movi do_page_fault, r6
  1003. ptabs r6, tr0
  1004. blink tr0, ZERO
  1005. fpu_error_or_IRQA:
  1006. pta its_IRQ, tr0
  1007. beqi/l r4, EVENT_INTERRUPT, tr0
  1008. #ifdef CONFIG_SH_FPU
  1009. movi do_fpu_state_restore, r6
  1010. #else
  1011. movi do_exception_error, r6
  1012. #endif
  1013. ptabs r6, tr0
  1014. blink tr0, ZERO
  1015. fpu_error_or_IRQB:
  1016. pta its_IRQ, tr0
  1017. beqi/l r4, EVENT_INTERRUPT, tr0
  1018. #ifdef CONFIG_SH_FPU
  1019. movi do_fpu_state_restore, r6
  1020. #else
  1021. movi do_exception_error, r6
  1022. #endif
  1023. ptabs r6, tr0
  1024. blink tr0, ZERO
  1025. its_IRQ:
  1026. movi do_IRQ, r6
  1027. ptabs r6, tr0
  1028. blink tr0, ZERO
  1029. /*
  1030. * system_call/unknown_trap third level handler:
  1031. *
  1032. * Inputs:
  1033. * (r2) fault/interrupt code, entry number (TRAP = 11)
  1034. * (r3) struct pt_regs *, original register's frame pointer
  1035. * (r4) Not used. Event (0=interrupt, 1=TLB miss fault, 2=Not TLB miss fault)
  1036. * (r5) TRA Control Reg (0x00xyzzzz: x=1 SYSCALL, y = #args, z=nr)
  1037. * (SP) = r3
  1038. * (LINK) return address: ret_from_exception
  1039. * (*r3) Syscall parms: SC#, arg0, arg1, ..., arg5 in order (Saved r2/r7)
  1040. *
  1041. * Outputs:
  1042. * (*r3) Syscall reply (Saved r2)
  1043. * (LINK) In case of syscall only it can be scrapped.
  1044. * Common second level post handler will be ret_from_syscall.
  1045. * Common (non-trace) exit point to that is syscall_ret (saving
  1046. * result to r2). Common bad exit point is syscall_bad (returning
  1047. * ENOSYS then saved to r2).
  1048. *
  1049. */
  1050. unknown_trap:
  1051. /* Unknown Trap or User Trace */
  1052. movi do_unknown_trapa, r6
  1053. ptabs r6, tr0
  1054. ld.q r3, FRAME_R(9), r2 /* r2 = #arg << 16 | syscall # */
  1055. andi r2, 0x1ff, r2 /* r2 = syscall # */
  1056. blink tr0, LINK
  1057. pta syscall_ret, tr0
  1058. blink tr0, ZERO
  1059. /* New syscall implementation*/
  1060. system_call:
  1061. pta unknown_trap, tr0
  1062. or r5, ZERO, r4 /* TRA (=r5) -> r4 */
  1063. shlri r4, 20, r4
  1064. bnei r4, 1, tr0 /* unknown_trap if not 0x1yzzzz */
  1065. /* It's a system call */
  1066. st.q r3, FRAME_S(FSYSCALL_ID), r5 /* ID (0x1yzzzz) -> stack */
  1067. andi r5, 0x1ff, r5 /* syscall # -> r5 */
  1068. STI()
  1069. pta syscall_allowed, tr0
  1070. movi NR_syscalls - 1, r4 /* Last valid */
  1071. bgeu/l r4, r5, tr0
  1072. syscall_bad:
  1073. /* Return ENOSYS ! */
  1074. movi -(ENOSYS), r2 /* Fall-through */
  1075. .global syscall_ret
  1076. syscall_ret:
  1077. st.q SP, FRAME_R(9), r2 /* Expecting SP back to BASIC frame */
  1078. #ifdef CONFIG_POOR_MANS_STRACE
  1079. /* nothing useful in registers at this point */
  1080. movi evt_debug2, r5
  1081. ori r5, 1, r5
  1082. ptabs r5, tr0
  1083. ld.q SP, FRAME_R(9), r2
  1084. or SP, ZERO, r3
  1085. blink tr0, LINK
  1086. #endif
  1087. ld.q SP, FRAME_S(FSPC), r2
  1088. addi r2, 4, r2 /* Move PC, being pre-execution event */
  1089. st.q SP, FRAME_S(FSPC), r2
  1090. pta ret_from_syscall, tr0
  1091. blink tr0, ZERO
  1092. /* A different return path for ret_from_fork, because we now need
  1093. * to call schedule_tail with the later kernels. Because prev is
  1094. * loaded into r2 by switch_to() means we can just call it straight away
  1095. */
  1096. .global ret_from_fork
  1097. ret_from_fork:
  1098. movi schedule_tail,r5
  1099. ori r5, 1, r5
  1100. ptabs r5, tr0
  1101. blink tr0, LINK
  1102. #ifdef CONFIG_POOR_MANS_STRACE
  1103. /* nothing useful in registers at this point */
  1104. movi evt_debug2, r5
  1105. ori r5, 1, r5
  1106. ptabs r5, tr0
  1107. ld.q SP, FRAME_R(9), r2
  1108. or SP, ZERO, r3
  1109. blink tr0, LINK
  1110. #endif
  1111. ld.q SP, FRAME_S(FSPC), r2
  1112. addi r2, 4, r2 /* Move PC, being pre-execution event */
  1113. st.q SP, FRAME_S(FSPC), r2
  1114. pta ret_from_syscall, tr0
  1115. blink tr0, ZERO
  1116. syscall_allowed:
  1117. /* Use LINK to deflect the exit point, default is syscall_ret */
  1118. pta syscall_ret, tr0
  1119. gettr tr0, LINK
  1120. pta syscall_notrace, tr0
  1121. getcon KCR0, r2
  1122. ld.l r2, TI_FLAGS, r4
  1123. movi (1 << TIF_SYSCALL_TRACE), r6
  1124. and r6, r4, r6
  1125. beq/l r6, ZERO, tr0
  1126. /* Trace it by calling syscall_trace before and after */
  1127. movi syscall_trace, r4
  1128. ptabs r4, tr0
  1129. blink tr0, LINK
  1130. /* Reload syscall number as r5 is trashed by syscall_trace */
  1131. ld.q SP, FRAME_S(FSYSCALL_ID), r5
  1132. andi r5, 0x1ff, r5
  1133. pta syscall_ret_trace, tr0
  1134. gettr tr0, LINK
  1135. syscall_notrace:
  1136. /* Now point to the appropriate 4th level syscall handler */
  1137. movi sys_call_table, r4
  1138. shlli r5, 2, r5
  1139. ldx.l r4, r5, r5
  1140. ptabs r5, tr0
  1141. /* Prepare original args */
  1142. ld.q SP, FRAME_R(2), r2
  1143. ld.q SP, FRAME_R(3), r3
  1144. ld.q SP, FRAME_R(4), r4
  1145. ld.q SP, FRAME_R(5), r5
  1146. ld.q SP, FRAME_R(6), r6
  1147. ld.q SP, FRAME_R(7), r7
  1148. /* And now the trick for those syscalls requiring regs * ! */
  1149. or SP, ZERO, r8
  1150. /* Call it */
  1151. blink tr0, ZERO /* LINK is already properly set */
  1152. syscall_ret_trace:
  1153. /* We get back here only if under trace */
  1154. st.q SP, FRAME_R(9), r2 /* Save return value */
  1155. movi syscall_trace, LINK
  1156. ptabs LINK, tr0
  1157. blink tr0, LINK
  1158. /* This needs to be done after any syscall tracing */
  1159. ld.q SP, FRAME_S(FSPC), r2
  1160. addi r2, 4, r2 /* Move PC, being pre-execution event */
  1161. st.q SP, FRAME_S(FSPC), r2
  1162. pta ret_from_syscall, tr0
  1163. blink tr0, ZERO /* Resume normal return sequence */
  1164. /*
  1165. * --- Switch to running under a particular ASID and return the previous ASID value
  1166. * --- The caller is assumed to have done a cli before calling this.
  1167. *
  1168. * Input r2 : new ASID
  1169. * Output r2 : old ASID
  1170. */
  1171. .global switch_and_save_asid
  1172. switch_and_save_asid:
  1173. getcon sr, r0
  1174. movi 255, r4
  1175. shlli r4, 16, r4 /* r4 = mask to select ASID */
  1176. and r0, r4, r3 /* r3 = shifted old ASID */
  1177. andi r2, 255, r2 /* mask down new ASID */
  1178. shlli r2, 16, r2 /* align new ASID against SR.ASID */
  1179. andc r0, r4, r0 /* efface old ASID from SR */
  1180. or r0, r2, r0 /* insert the new ASID */
  1181. putcon r0, ssr
  1182. movi 1f, r0
  1183. putcon r0, spc
  1184. rte
  1185. nop
  1186. 1:
  1187. ptabs LINK, tr0
  1188. shlri r3, 16, r2 /* r2 = old ASID */
  1189. blink tr0, r63
  1190. .global route_to_panic_handler
  1191. route_to_panic_handler:
  1192. /* Switch to real mode, goto panic_handler, don't return. Useful for
  1193. last-chance debugging, e.g. if no output wants to go to the console.
  1194. */
  1195. movi panic_handler - CONFIG_CACHED_MEMORY_OFFSET, r1
  1196. ptabs r1, tr0
  1197. pta 1f, tr1
  1198. gettr tr1, r0
  1199. putcon r0, spc
  1200. getcon sr, r0
  1201. movi 1, r1
  1202. shlli r1, 31, r1
  1203. andc r0, r1, r0
  1204. putcon r0, ssr
  1205. rte
  1206. nop
  1207. 1: /* Now in real mode */
  1208. blink tr0, r63
  1209. nop
  1210. .global peek_real_address_q
  1211. peek_real_address_q:
  1212. /* Two args:
  1213. r2 : real mode address to peek
  1214. r2(out) : result quadword
  1215. This is provided as a cheapskate way of manipulating device
  1216. registers for debugging (to avoid the need to onchip_remap the debug
  1217. module, and to avoid the need to onchip_remap the watchpoint
  1218. controller in a way that identity maps sufficient bits to avoid the
  1219. SH5-101 cut2 silicon defect).
  1220. This code is not performance critical
  1221. */
  1222. add.l r2, r63, r2 /* sign extend address */
  1223. getcon sr, r0 /* r0 = saved original SR */
  1224. movi 1, r1
  1225. shlli r1, 28, r1
  1226. or r0, r1, r1 /* r0 with block bit set */
  1227. putcon r1, sr /* now in critical section */
  1228. movi 1, r36
  1229. shlli r36, 31, r36
  1230. andc r1, r36, r1 /* turn sr.mmu off in real mode section */
  1231. putcon r1, ssr
  1232. movi .peek0 - CONFIG_CACHED_MEMORY_OFFSET, r36 /* real mode target address */
  1233. movi 1f, r37 /* virtual mode return addr */
  1234. putcon r36, spc
  1235. synco
  1236. rte
  1237. nop
  1238. .peek0: /* come here in real mode, don't touch caches!!
  1239. still in critical section (sr.bl==1) */
  1240. putcon r0, ssr
  1241. putcon r37, spc
  1242. /* Here's the actual peek. If the address is bad, all bets are now off
  1243. * what will happen (handlers invoked in real-mode = bad news) */
  1244. ld.q r2, 0, r2
  1245. synco
  1246. rte /* Back to virtual mode */
  1247. nop
  1248. 1:
  1249. ptabs LINK, tr0
  1250. blink tr0, r63
  1251. .global poke_real_address_q
  1252. poke_real_address_q:
  1253. /* Two args:
  1254. r2 : real mode address to poke
  1255. r3 : quadword value to write.
  1256. This is provided as a cheapskate way of manipulating device
  1257. registers for debugging (to avoid the need to onchip_remap the debug
  1258. module, and to avoid the need to onchip_remap the watchpoint
  1259. controller in a way that identity maps sufficient bits to avoid the
  1260. SH5-101 cut2 silicon defect).
  1261. This code is not performance critical
  1262. */
  1263. add.l r2, r63, r2 /* sign extend address */
  1264. getcon sr, r0 /* r0 = saved original SR */
  1265. movi 1, r1
  1266. shlli r1, 28, r1
  1267. or r0, r1, r1 /* r0 with block bit set */
  1268. putcon r1, sr /* now in critical section */
  1269. movi 1, r36
  1270. shlli r36, 31, r36
  1271. andc r1, r36, r1 /* turn sr.mmu off in real mode section */
  1272. putcon r1, ssr
  1273. movi .poke0-CONFIG_CACHED_MEMORY_OFFSET, r36 /* real mode target address */
  1274. movi 1f, r37 /* virtual mode return addr */
  1275. putcon r36, spc
  1276. synco
  1277. rte
  1278. nop
  1279. .poke0: /* come here in real mode, don't touch caches!!
  1280. still in critical section (sr.bl==1) */
  1281. putcon r0, ssr
  1282. putcon r37, spc
  1283. /* Here's the actual poke. If the address is bad, all bets are now off
  1284. * what will happen (handlers invoked in real-mode = bad news) */
  1285. st.q r2, 0, r3
  1286. synco
  1287. rte /* Back to virtual mode */
  1288. nop
  1289. 1:
  1290. ptabs LINK, tr0
  1291. blink tr0, r63
  1292. /*
  1293. * --- User Access Handling Section
  1294. */
  1295. /*
  1296. * User Access support. It all moved to non inlined Assembler
  1297. * functions in here.
  1298. *
  1299. * __kernel_size_t __copy_user(void *__to, const void *__from,
  1300. * __kernel_size_t __n)
  1301. *
  1302. * Inputs:
  1303. * (r2) target address
  1304. * (r3) source address
  1305. * (r4) size in bytes
  1306. *
  1307. * Ouputs:
  1308. * (*r2) target data
  1309. * (r2) non-copied bytes
  1310. *
  1311. * If a fault occurs on the user pointer, bail out early and return the
  1312. * number of bytes not copied in r2.
  1313. * Strategy : for large blocks, call a real memcpy function which can
  1314. * move >1 byte at a time using unaligned ld/st instructions, and can
  1315. * manipulate the cache using prefetch + alloco to improve the speed
  1316. * further. If a fault occurs in that function, just revert to the
  1317. * byte-by-byte approach used for small blocks; this is rare so the
  1318. * performance hit for that case does not matter.
  1319. *
  1320. * For small blocks it's not worth the overhead of setting up and calling
  1321. * the memcpy routine; do the copy a byte at a time.
  1322. *
  1323. */
  1324. .global __copy_user
  1325. __copy_user:
  1326. pta __copy_user_byte_by_byte, tr1
  1327. movi 16, r0 ! this value is a best guess, should tune it by benchmarking
  1328. bge/u r0, r4, tr1
  1329. pta copy_user_memcpy, tr0
  1330. addi SP, -32, SP
  1331. /* Save arguments in case we have to fix-up unhandled page fault */
  1332. st.q SP, 0, r2
  1333. st.q SP, 8, r3
  1334. st.q SP, 16, r4
  1335. st.q SP, 24, r35 ! r35 is callee-save
  1336. /* Save LINK in a register to reduce RTS time later (otherwise
  1337. ld SP,*,LINK;ptabs LINK;trn;blink trn,r63 becomes a critical path) */
  1338. ori LINK, 0, r35
  1339. blink tr0, LINK
  1340. /* Copy completed normally if we get back here */
  1341. ptabs r35, tr0
  1342. ld.q SP, 24, r35
  1343. /* don't restore r2-r4, pointless */
  1344. /* set result=r2 to zero as the copy must have succeeded. */
  1345. or r63, r63, r2
  1346. addi SP, 32, SP
  1347. blink tr0, r63 ! RTS
  1348. .global __copy_user_fixup
  1349. __copy_user_fixup:
  1350. /* Restore stack frame */
  1351. ori r35, 0, LINK
  1352. ld.q SP, 24, r35
  1353. ld.q SP, 16, r4
  1354. ld.q SP, 8, r3
  1355. ld.q SP, 0, r2
  1356. addi SP, 32, SP
  1357. /* Fall through to original code, in the 'same' state we entered with */
  1358. /* The slow byte-by-byte method is used if the fast copy traps due to a bad
  1359. user address. In that rare case, the speed drop can be tolerated. */
  1360. __copy_user_byte_by_byte:
  1361. pta ___copy_user_exit, tr1
  1362. pta ___copy_user1, tr0
  1363. beq/u r4, r63, tr1 /* early exit for zero length copy */
  1364. sub r2, r3, r0
  1365. addi r0, -1, r0
  1366. ___copy_user1:
  1367. ld.b r3, 0, r5 /* Fault address 1 */
  1368. /* Could rewrite this to use just 1 add, but the second comes 'free'
  1369. due to load latency */
  1370. addi r3, 1, r3
  1371. addi r4, -1, r4 /* No real fixup required */
  1372. ___copy_user2:
  1373. stx.b r3, r0, r5 /* Fault address 2 */
  1374. bne r4, ZERO, tr0
  1375. ___copy_user_exit:
  1376. or r4, ZERO, r2
  1377. ptabs LINK, tr0
  1378. blink tr0, ZERO
  1379. /*
  1380. * __kernel_size_t __clear_user(void *addr, __kernel_size_t size)
  1381. *
  1382. * Inputs:
  1383. * (r2) target address
  1384. * (r3) size in bytes
  1385. *
  1386. * Ouputs:
  1387. * (*r2) zero-ed target data
  1388. * (r2) non-zero-ed bytes
  1389. */
  1390. .global __clear_user
  1391. __clear_user:
  1392. pta ___clear_user_exit, tr1
  1393. pta ___clear_user1, tr0
  1394. beq/u r3, r63, tr1
  1395. ___clear_user1:
  1396. st.b r2, 0, ZERO /* Fault address */
  1397. addi r2, 1, r2
  1398. addi r3, -1, r3 /* No real fixup required */
  1399. bne r3, ZERO, tr0
  1400. ___clear_user_exit:
  1401. or r3, ZERO, r2
  1402. ptabs LINK, tr0
  1403. blink tr0, ZERO
  1404. /*
  1405. * int __strncpy_from_user(unsigned long __dest, unsigned long __src,
  1406. * int __count)
  1407. *
  1408. * Inputs:
  1409. * (r2) target address
  1410. * (r3) source address
  1411. * (r4) maximum size in bytes
  1412. *
  1413. * Ouputs:
  1414. * (*r2) copied data
  1415. * (r2) -EFAULT (in case of faulting)
  1416. * copied data (otherwise)
  1417. */
  1418. .global __strncpy_from_user
  1419. __strncpy_from_user:
  1420. pta ___strncpy_from_user1, tr0
  1421. pta ___strncpy_from_user_done, tr1
  1422. or r4, ZERO, r5 /* r5 = original count */
  1423. beq/u r4, r63, tr1 /* early exit if r4==0 */
  1424. movi -(EFAULT), r6 /* r6 = reply, no real fixup */
  1425. or ZERO, ZERO, r7 /* r7 = data, clear top byte of data */
  1426. ___strncpy_from_user1:
  1427. ld.b r3, 0, r7 /* Fault address: only in reading */
  1428. st.b r2, 0, r7
  1429. addi r2, 1, r2
  1430. addi r3, 1, r3
  1431. beq/u ZERO, r7, tr1
  1432. addi r4, -1, r4 /* return real number of copied bytes */
  1433. bne/l ZERO, r4, tr0
  1434. ___strncpy_from_user_done:
  1435. sub r5, r4, r6 /* If done, return copied */
  1436. ___strncpy_from_user_exit:
  1437. or r6, ZERO, r2
  1438. ptabs LINK, tr0
  1439. blink tr0, ZERO
  1440. /*
  1441. * extern long __strnlen_user(const char *__s, long __n)
  1442. *
  1443. * Inputs:
  1444. * (r2) source address
  1445. * (r3) source size in bytes
  1446. *
  1447. * Ouputs:
  1448. * (r2) -EFAULT (in case of faulting)
  1449. * string length (otherwise)
  1450. */
  1451. .global __strnlen_user
  1452. __strnlen_user:
  1453. pta ___strnlen_user_set_reply, tr0
  1454. pta ___strnlen_user1, tr1
  1455. or ZERO, ZERO, r5 /* r5 = counter */
  1456. movi -(EFAULT), r6 /* r6 = reply, no real fixup */
  1457. or ZERO, ZERO, r7 /* r7 = data, clear top byte of data */
  1458. beq r3, ZERO, tr0
  1459. ___strnlen_user1:
  1460. ldx.b r2, r5, r7 /* Fault address: only in reading */
  1461. addi r3, -1, r3 /* No real fixup */
  1462. addi r5, 1, r5
  1463. beq r3, ZERO, tr0
  1464. bne r7, ZERO, tr1
  1465. ! The line below used to be active. This meant led to a junk byte lying between each pair
  1466. ! of entries in the argv & envp structures in memory. Whilst the program saw the right data
  1467. ! via the argv and envp arguments to main, it meant the 'flat' representation visible through
  1468. ! /proc/$pid/cmdline was corrupt, causing trouble with ps, for example.
  1469. ! addi r5, 1, r5 /* Include '\0' */
  1470. ___strnlen_user_set_reply:
  1471. or r5, ZERO, r6 /* If done, return counter */
  1472. ___strnlen_user_exit:
  1473. or r6, ZERO, r2
  1474. ptabs LINK, tr0
  1475. blink tr0, ZERO
  1476. /*
  1477. * extern long __get_user_asm_?(void *val, long addr)
  1478. *
  1479. * Inputs:
  1480. * (r2) dest address
  1481. * (r3) source address (in User Space)
  1482. *
  1483. * Ouputs:
  1484. * (r2) -EFAULT (faulting)
  1485. * 0 (not faulting)
  1486. */
  1487. .global __get_user_asm_b
  1488. __get_user_asm_b:
  1489. or r2, ZERO, r4
  1490. movi -(EFAULT), r2 /* r2 = reply, no real fixup */
  1491. ___get_user_asm_b1:
  1492. ld.b r3, 0, r5 /* r5 = data */
  1493. st.b r4, 0, r5
  1494. or ZERO, ZERO, r2
  1495. ___get_user_asm_b_exit:
  1496. ptabs LINK, tr0
  1497. blink tr0, ZERO
  1498. .global __get_user_asm_w
  1499. __get_user_asm_w:
  1500. or r2, ZERO, r4
  1501. movi -(EFAULT), r2 /* r2 = reply, no real fixup */
  1502. ___get_user_asm_w1:
  1503. ld.w r3, 0, r5 /* r5 = data */
  1504. st.w r4, 0, r5
  1505. or ZERO, ZERO, r2
  1506. ___get_user_asm_w_exit:
  1507. ptabs LINK, tr0
  1508. blink tr0, ZERO
  1509. .global __get_user_asm_l
  1510. __get_user_asm_l:
  1511. or r2, ZERO, r4
  1512. movi -(EFAULT), r2 /* r2 = reply, no real fixup */
  1513. ___get_user_asm_l1:
  1514. ld.l r3, 0, r5 /* r5 = data */
  1515. st.l r4, 0, r5
  1516. or ZERO, ZERO, r2
  1517. ___get_user_asm_l_exit:
  1518. ptabs LINK, tr0
  1519. blink tr0, ZERO
  1520. .global __get_user_asm_q
  1521. __get_user_asm_q:
  1522. or r2, ZERO, r4
  1523. movi -(EFAULT), r2 /* r2 = reply, no real fixup */
  1524. ___get_user_asm_q1:
  1525. ld.q r3, 0, r5 /* r5 = data */
  1526. st.q r4, 0, r5
  1527. or ZERO, ZERO, r2
  1528. ___get_user_asm_q_exit:
  1529. ptabs LINK, tr0
  1530. blink tr0, ZERO
  1531. /*
  1532. * extern long __put_user_asm_?(void *pval, long addr)
  1533. *
  1534. * Inputs:
  1535. * (r2) kernel pointer to value
  1536. * (r3) dest address (in User Space)
  1537. *
  1538. * Ouputs:
  1539. * (r2) -EFAULT (faulting)
  1540. * 0 (not faulting)
  1541. */
  1542. .global __put_user_asm_b
  1543. __put_user_asm_b:
  1544. ld.b r2, 0, r4 /* r4 = data */
  1545. movi -(EFAULT), r2 /* r2 = reply, no real fixup */
  1546. ___put_user_asm_b1:
  1547. st.b r3, 0, r4
  1548. or ZERO, ZERO, r2
  1549. ___put_user_asm_b_exit:
  1550. ptabs LINK, tr0
  1551. blink tr0, ZERO
  1552. .global __put_user_asm_w
  1553. __put_user_asm_w:
  1554. ld.w r2, 0, r4 /* r4 = data */
  1555. movi -(EFAULT), r2 /* r2 = reply, no real fixup */
  1556. ___put_user_asm_w1:
  1557. st.w r3, 0, r4
  1558. or ZERO, ZERO, r2
  1559. ___put_user_asm_w_exit:
  1560. ptabs LINK, tr0
  1561. blink tr0, ZERO
  1562. .global __put_user_asm_l
  1563. __put_user_asm_l:
  1564. ld.l r2, 0, r4 /* r4 = data */
  1565. movi -(EFAULT), r2 /* r2 = reply, no real fixup */
  1566. ___put_user_asm_l1:
  1567. st.l r3, 0, r4
  1568. or ZERO, ZERO, r2
  1569. ___put_user_asm_l_exit:
  1570. ptabs LINK, tr0
  1571. blink tr0, ZERO
  1572. .global __put_user_asm_q
  1573. __put_user_asm_q:
  1574. ld.q r2, 0, r4 /* r4 = data */
  1575. movi -(EFAULT), r2 /* r2 = reply, no real fixup */
  1576. ___put_user_asm_q1:
  1577. st.q r3, 0, r4
  1578. or ZERO, ZERO, r2
  1579. ___put_user_asm_q_exit:
  1580. ptabs LINK, tr0
  1581. blink tr0, ZERO
  1582. panic_stash_regs:
  1583. /* The idea is : when we get an unhandled panic, we dump the registers
  1584. to a known memory location, the just sit in a tight loop.
  1585. This allows the human to look at the memory region through the GDB
  1586. session (assuming the debug module's SHwy initiator isn't locked up
  1587. or anything), to hopefully analyze the cause of the panic. */
  1588. /* On entry, former r15 (SP) is in DCR
  1589. former r0 is at resvec_saved_area + 0
  1590. former r1 is at resvec_saved_area + 8
  1591. former tr0 is at resvec_saved_area + 32
  1592. DCR is the only register whose value is lost altogether.
  1593. */
  1594. movi 0xffffffff80000000, r0 ! phy of dump area
  1595. ld.q SP, 0x000, r1 ! former r0
  1596. st.q r0, 0x000, r1
  1597. ld.q SP, 0x008, r1 ! former r1
  1598. st.q r0, 0x008, r1
  1599. st.q r0, 0x010, r2
  1600. st.q r0, 0x018, r3
  1601. st.q r0, 0x020, r4
  1602. st.q r0, 0x028, r5
  1603. st.q r0, 0x030, r6
  1604. st.q r0, 0x038, r7
  1605. st.q r0, 0x040, r8
  1606. st.q r0, 0x048, r9
  1607. st.q r0, 0x050, r10
  1608. st.q r0, 0x058, r11
  1609. st.q r0, 0x060, r12
  1610. st.q r0, 0x068, r13
  1611. st.q r0, 0x070, r14
  1612. getcon dcr, r14
  1613. st.q r0, 0x078, r14
  1614. st.q r0, 0x080, r16
  1615. st.q r0, 0x088, r17
  1616. st.q r0, 0x090, r18
  1617. st.q r0, 0x098, r19
  1618. st.q r0, 0x0a0, r20
  1619. st.q r0, 0x0a8, r21
  1620. st.q r0, 0x0b0, r22
  1621. st.q r0, 0x0b8, r23
  1622. st.q r0, 0x0c0, r24
  1623. st.q r0, 0x0c8, r25
  1624. st.q r0, 0x0d0, r26
  1625. st.q r0, 0x0d8, r27
  1626. st.q r0, 0x0e0, r28
  1627. st.q r0, 0x0e8, r29
  1628. st.q r0, 0x0f0, r30
  1629. st.q r0, 0x0f8, r31
  1630. st.q r0, 0x100, r32
  1631. st.q r0, 0x108, r33
  1632. st.q r0, 0x110, r34
  1633. st.q r0, 0x118, r35
  1634. st.q r0, 0x120, r36
  1635. st.q r0, 0x128, r37
  1636. st.q r0, 0x130, r38
  1637. st.q r0, 0x138, r39
  1638. st.q r0, 0x140, r40
  1639. st.q r0, 0x148, r41
  1640. st.q r0, 0x150, r42
  1641. st.q r0, 0x158, r43
  1642. st.q r0, 0x160, r44
  1643. st.q r0, 0x168, r45
  1644. st.q r0, 0x170, r46
  1645. st.q r0, 0x178, r47
  1646. st.q r0, 0x180, r48
  1647. st.q r0, 0x188, r49
  1648. st.q r0, 0x190, r50
  1649. st.q r0, 0x198, r51
  1650. st.q r0, 0x1a0, r52
  1651. st.q r0, 0x1a8, r53
  1652. st.q r0, 0x1b0, r54
  1653. st.q r0, 0x1b8, r55
  1654. st.q r0, 0x1c0, r56
  1655. st.q r0, 0x1c8, r57
  1656. st.q r0, 0x1d0, r58
  1657. st.q r0, 0x1d8, r59
  1658. st.q r0, 0x1e0, r60
  1659. st.q r0, 0x1e8, r61
  1660. st.q r0, 0x1f0, r62
  1661. st.q r0, 0x1f8, r63 ! bogus, but for consistency's sake...
  1662. ld.q SP, 0x020, r1 ! former tr0
  1663. st.q r0, 0x200, r1
  1664. gettr tr1, r1
  1665. st.q r0, 0x208, r1
  1666. gettr tr2, r1
  1667. st.q r0, 0x210, r1
  1668. gettr tr3, r1
  1669. st.q r0, 0x218, r1
  1670. gettr tr4, r1
  1671. st.q r0, 0x220, r1
  1672. gettr tr5, r1
  1673. st.q r0, 0x228, r1
  1674. gettr tr6, r1
  1675. st.q r0, 0x230, r1
  1676. gettr tr7, r1
  1677. st.q r0, 0x238, r1
  1678. getcon sr, r1
  1679. getcon ssr, r2
  1680. getcon pssr, r3
  1681. getcon spc, r4
  1682. getcon pspc, r5
  1683. getcon intevt, r6
  1684. getcon expevt, r7
  1685. getcon pexpevt, r8
  1686. getcon tra, r9
  1687. getcon tea, r10
  1688. getcon kcr0, r11
  1689. getcon kcr1, r12
  1690. getcon vbr, r13
  1691. getcon resvec, r14
  1692. st.q r0, 0x240, r1
  1693. st.q r0, 0x248, r2
  1694. st.q r0, 0x250, r3
  1695. st.q r0, 0x258, r4
  1696. st.q r0, 0x260, r5
  1697. st.q r0, 0x268, r6
  1698. st.q r0, 0x270, r7
  1699. st.q r0, 0x278, r8
  1700. st.q r0, 0x280, r9
  1701. st.q r0, 0x288, r10
  1702. st.q r0, 0x290, r11
  1703. st.q r0, 0x298, r12
  1704. st.q r0, 0x2a0, r13
  1705. st.q r0, 0x2a8, r14
  1706. getcon SPC,r2
  1707. getcon SSR,r3
  1708. getcon EXPEVT,r4
  1709. /* Prepare to jump to C - physical address */
  1710. movi panic_handler-CONFIG_CACHED_MEMORY_OFFSET, r1
  1711. ori r1, 1, r1
  1712. ptabs r1, tr0
  1713. getcon DCR, SP
  1714. blink tr0, ZERO
  1715. nop
  1716. nop
  1717. nop
  1718. nop
  1719. /*
  1720. * --- Signal Handling Section
  1721. */
  1722. /*
  1723. * extern long long _sa_default_rt_restorer
  1724. * extern long long _sa_default_restorer
  1725. *
  1726. * or, better,
  1727. *
  1728. * extern void _sa_default_rt_restorer(void)
  1729. * extern void _sa_default_restorer(void)
  1730. *
  1731. * Code prototypes to do a sys_rt_sigreturn() or sys_sysreturn()
  1732. * from user space. Copied into user space by signal management.
  1733. * Both must be quad aligned and 2 quad long (4 instructions).
  1734. *
  1735. */
  1736. .balign 8
  1737. .global sa_default_rt_restorer
  1738. sa_default_rt_restorer:
  1739. movi 0x10, r9
  1740. shori __NR_rt_sigreturn, r9
  1741. trapa r9
  1742. nop
  1743. .balign 8
  1744. .global sa_default_restorer
  1745. sa_default_restorer:
  1746. movi 0x10, r9
  1747. shori __NR_sigreturn, r9
  1748. trapa r9
  1749. nop
  1750. /*
  1751. * --- __ex_table Section
  1752. */
  1753. /*
  1754. * User Access Exception Table.
  1755. */
  1756. .section __ex_table, "a"
  1757. .global asm_uaccess_start /* Just a marker */
  1758. asm_uaccess_start:
  1759. .long ___copy_user1, ___copy_user_exit
  1760. .long ___copy_user2, ___copy_user_exit
  1761. .long ___clear_user1, ___clear_user_exit
  1762. .long ___strncpy_from_user1, ___strncpy_from_user_exit
  1763. .long ___strnlen_user1, ___strnlen_user_exit
  1764. .long ___get_user_asm_b1, ___get_user_asm_b_exit
  1765. .long ___get_user_asm_w1, ___get_user_asm_w_exit
  1766. .long ___get_user_asm_l1, ___get_user_asm_l_exit
  1767. .long ___get_user_asm_q1, ___get_user_asm_q_exit
  1768. .long ___put_user_asm_b1, ___put_user_asm_b_exit
  1769. .long ___put_user_asm_w1, ___put_user_asm_w_exit
  1770. .long ___put_user_asm_l1, ___put_user_asm_l_exit
  1771. .long ___put_user_asm_q1, ___put_user_asm_q_exit
  1772. .global asm_uaccess_end /* Just a marker */
  1773. asm_uaccess_end:
  1774. /*
  1775. * --- .text.init Section
  1776. */
  1777. .section .text.init, "ax"
  1778. /*
  1779. * void trap_init (void)
  1780. *
  1781. */
  1782. .global trap_init
  1783. trap_init:
  1784. addi SP, -24, SP /* Room to save r28/r29/r30 */
  1785. st.q SP, 0, r28
  1786. st.q SP, 8, r29
  1787. st.q SP, 16, r30
  1788. /* Set VBR and RESVEC */
  1789. movi LVBR_block, r19
  1790. andi r19, -4, r19 /* reset MMUOFF + reserved */
  1791. /* For RESVEC exceptions we force the MMU off, which means we need the
  1792. physical address. */
  1793. movi LRESVEC_block-CONFIG_CACHED_MEMORY_OFFSET, r20
  1794. andi r20, -4, r20 /* reset reserved */
  1795. ori r20, 1, r20 /* set MMUOFF */
  1796. putcon r19, VBR
  1797. putcon r20, RESVEC
  1798. /* Sanity check */
  1799. movi LVBR_block_end, r21
  1800. andi r21, -4, r21
  1801. movi BLOCK_SIZE, r29 /* r29 = expected size */
  1802. or r19, ZERO, r30
  1803. add r19, r29, r19
  1804. /*
  1805. * Ugly, but better loop forever now than crash afterwards.
  1806. * We should print a message, but if we touch LVBR or
  1807. * LRESVEC blocks we should not be surprised if we get stuck
  1808. * in trap_init().
  1809. */
  1810. pta trap_init_loop, tr1
  1811. gettr tr1, r28 /* r28 = trap_init_loop */
  1812. sub r21, r30, r30 /* r30 = actual size */
  1813. /*
  1814. * VBR/RESVEC handlers overlap by being bigger than
  1815. * allowed. Very bad. Just loop forever.
  1816. * (r28) panic/loop address
  1817. * (r29) expected size
  1818. * (r30) actual size
  1819. */
  1820. trap_init_loop:
  1821. bne r19, r21, tr1
  1822. /* Now that exception vectors are set up reset SR.BL */
  1823. getcon SR, r22
  1824. movi SR_UNBLOCK_EXC, r23
  1825. and r22, r23, r22
  1826. putcon r22, SR
  1827. addi SP, 24, SP
  1828. ptabs LINK, tr0
  1829. blink tr0, ZERO