probe.c 5.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236
  1. /*
  2. * arch/sh/kernel/cpu/sh4/probe.c
  3. *
  4. * CPU Subtype Probing for SH-4.
  5. *
  6. * Copyright (C) 2001 - 2006 Paul Mundt
  7. * Copyright (C) 2003 Richard Curnow
  8. *
  9. * This file is subject to the terms and conditions of the GNU General Public
  10. * License. See the file "COPYING" in the main directory of this archive
  11. * for more details.
  12. */
  13. #include <linux/init.h>
  14. #include <asm/processor.h>
  15. #include <asm/cache.h>
  16. #include <asm/io.h>
  17. int __init detect_cpu_and_cache_system(void)
  18. {
  19. unsigned long pvr, prr, cvr;
  20. unsigned long size;
  21. static unsigned long sizes[16] = {
  22. [1] = (1 << 12),
  23. [2] = (1 << 13),
  24. [4] = (1 << 14),
  25. [8] = (1 << 15),
  26. [9] = (1 << 16)
  27. };
  28. pvr = (ctrl_inl(CCN_PVR) >> 8) & 0xffffff;
  29. prr = (ctrl_inl(CCN_PRR) >> 4) & 0xff;
  30. cvr = (ctrl_inl(CCN_CVR));
  31. /*
  32. * Setup some sane SH-4 defaults for the icache
  33. */
  34. cpu_data->icache.way_incr = (1 << 13);
  35. cpu_data->icache.entry_shift = 5;
  36. cpu_data->icache.sets = 256;
  37. cpu_data->icache.ways = 1;
  38. cpu_data->icache.linesz = L1_CACHE_BYTES;
  39. /*
  40. * And again for the dcache ..
  41. */
  42. cpu_data->dcache.way_incr = (1 << 14);
  43. cpu_data->dcache.entry_shift = 5;
  44. cpu_data->dcache.sets = 512;
  45. cpu_data->dcache.ways = 1;
  46. cpu_data->dcache.linesz = L1_CACHE_BYTES;
  47. /*
  48. * Setup some generic flags we can probe
  49. * (L2 and DSP detection only work on SH-4A)
  50. */
  51. if (((pvr >> 16) & 0xff) == 0x10) {
  52. if ((cvr & 0x02000000) == 0)
  53. cpu_data->flags |= CPU_HAS_L2_CACHE;
  54. if ((cvr & 0x10000000) == 0)
  55. cpu_data->flags |= CPU_HAS_DSP;
  56. cpu_data->flags |= CPU_HAS_LLSC;
  57. }
  58. /* FPU detection works for everyone */
  59. if ((cvr & 0x20000000) == 1)
  60. cpu_data->flags |= CPU_HAS_FPU;
  61. /* Mask off the upper chip ID */
  62. pvr &= 0xffff;
  63. /*
  64. * Probe the underlying processor version/revision and
  65. * adjust cpu_data setup accordingly.
  66. */
  67. switch (pvr) {
  68. case 0x205:
  69. cpu_data->type = CPU_SH7750;
  70. cpu_data->flags |= CPU_HAS_P2_FLUSH_BUG | CPU_HAS_FPU |
  71. CPU_HAS_PERF_COUNTER | CPU_HAS_PTEA;
  72. break;
  73. case 0x206:
  74. cpu_data->type = CPU_SH7750S;
  75. cpu_data->flags |= CPU_HAS_P2_FLUSH_BUG | CPU_HAS_FPU |
  76. CPU_HAS_PERF_COUNTER | CPU_HAS_PTEA;
  77. break;
  78. case 0x1100:
  79. cpu_data->type = CPU_SH7751;
  80. cpu_data->flags |= CPU_HAS_FPU | CPU_HAS_PTEA;
  81. break;
  82. case 0x2000:
  83. cpu_data->type = CPU_SH73180;
  84. cpu_data->icache.ways = 4;
  85. cpu_data->dcache.ways = 4;
  86. cpu_data->flags |= CPU_HAS_LLSC;
  87. break;
  88. case 0x2001:
  89. case 0x2004:
  90. cpu_data->type = CPU_SH7770;
  91. cpu_data->icache.ways = 4;
  92. cpu_data->dcache.ways = 4;
  93. cpu_data->flags |= CPU_HAS_FPU | CPU_HAS_LLSC;
  94. break;
  95. case 0x2006:
  96. case 0x200A:
  97. if (prr == 0x61)
  98. cpu_data->type = CPU_SH7781;
  99. else
  100. cpu_data->type = CPU_SH7780;
  101. cpu_data->icache.ways = 4;
  102. cpu_data->dcache.ways = 4;
  103. cpu_data->flags |= CPU_HAS_FPU | CPU_HAS_PERF_COUNTER |
  104. CPU_HAS_LLSC;
  105. break;
  106. case 0x3000:
  107. case 0x3003:
  108. cpu_data->type = CPU_SH7343;
  109. cpu_data->icache.ways = 4;
  110. cpu_data->dcache.ways = 4;
  111. cpu_data->flags |= CPU_HAS_LLSC;
  112. break;
  113. case 0x8000:
  114. cpu_data->type = CPU_ST40RA;
  115. cpu_data->flags |= CPU_HAS_FPU | CPU_HAS_PTEA;
  116. break;
  117. case 0x8100:
  118. cpu_data->type = CPU_ST40GX1;
  119. cpu_data->flags |= CPU_HAS_FPU | CPU_HAS_PTEA;
  120. break;
  121. case 0x700:
  122. cpu_data->type = CPU_SH4_501;
  123. cpu_data->icache.ways = 2;
  124. cpu_data->dcache.ways = 2;
  125. cpu_data->flags |= CPU_HAS_PTEA;
  126. break;
  127. case 0x600:
  128. cpu_data->type = CPU_SH4_202;
  129. cpu_data->icache.ways = 2;
  130. cpu_data->dcache.ways = 2;
  131. cpu_data->flags |= CPU_HAS_FPU | CPU_HAS_PTEA;
  132. break;
  133. case 0x500 ... 0x501:
  134. switch (prr) {
  135. case 0x10:
  136. cpu_data->type = CPU_SH7750R;
  137. break;
  138. case 0x11:
  139. cpu_data->type = CPU_SH7751R;
  140. break;
  141. case 0x50 ... 0x5f:
  142. cpu_data->type = CPU_SH7760;
  143. break;
  144. }
  145. cpu_data->icache.ways = 2;
  146. cpu_data->dcache.ways = 2;
  147. cpu_data->flags |= CPU_HAS_FPU | CPU_HAS_PTEA;
  148. break;
  149. default:
  150. cpu_data->type = CPU_SH_NONE;
  151. break;
  152. }
  153. #ifdef CONFIG_SH_DIRECT_MAPPED
  154. cpu_data->icache.ways = 1;
  155. cpu_data->dcache.ways = 1;
  156. #endif
  157. /*
  158. * On anything that's not a direct-mapped cache, look to the CVR
  159. * for I/D-cache specifics.
  160. */
  161. if (cpu_data->icache.ways > 1) {
  162. size = sizes[(cvr >> 20) & 0xf];
  163. cpu_data->icache.way_incr = (size >> 1);
  164. cpu_data->icache.sets = (size >> 6);
  165. }
  166. /* Setup the rest of the I-cache info */
  167. cpu_data->icache.entry_mask = cpu_data->icache.way_incr -
  168. cpu_data->icache.linesz;
  169. cpu_data->icache.way_size = cpu_data->icache.sets *
  170. cpu_data->icache.linesz;
  171. /* And the rest of the D-cache */
  172. if (cpu_data->dcache.ways > 1) {
  173. size = sizes[(cvr >> 16) & 0xf];
  174. cpu_data->dcache.way_incr = (size >> 1);
  175. cpu_data->dcache.sets = (size >> 6);
  176. }
  177. cpu_data->dcache.entry_mask = cpu_data->dcache.way_incr -
  178. cpu_data->dcache.linesz;
  179. cpu_data->dcache.way_size = cpu_data->dcache.sets *
  180. cpu_data->dcache.linesz;
  181. /*
  182. * Setup the L2 cache desc
  183. *
  184. * SH-4A's have an optional PIPT L2.
  185. */
  186. if (cpu_data->flags & CPU_HAS_L2_CACHE) {
  187. /*
  188. * Size calculation is much more sensible
  189. * than it is for the L1.
  190. *
  191. * Sizes are 128KB, 258KB, 512KB, and 1MB.
  192. */
  193. size = (cvr & 0xf) << 17;
  194. BUG_ON(!size);
  195. cpu_data->scache.way_incr = (1 << 16);
  196. cpu_data->scache.entry_shift = 5;
  197. cpu_data->scache.ways = 4;
  198. cpu_data->scache.linesz = L1_CACHE_BYTES;
  199. cpu_data->scache.entry_mask =
  200. (cpu_data->scache.way_incr - cpu_data->scache.linesz);
  201. cpu_data->scache.sets = size /
  202. (cpu_data->scache.linesz * cpu_data->scache.ways);
  203. cpu_data->scache.way_size =
  204. (cpu_data->scache.sets * cpu_data->scache.linesz);
  205. }
  206. return 0;
  207. }