pci.c 5.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147
  1. /*
  2. * linux/arch/sh/boards/se/7751/pci.c
  3. *
  4. * Author: Ian DaSilva (idasilva@mvista.com)
  5. *
  6. * Highly leveraged from pci-bigsur.c, written by Dustin McIntire.
  7. *
  8. * May be copied or modified under the terms of the GNU General Public
  9. * License. See linux/COPYING for more information.
  10. *
  11. * PCI initialization for the Hitachi SH7751 Solution Engine board (MS7751SE01)
  12. */
  13. #include <linux/kernel.h>
  14. #include <linux/types.h>
  15. #include <linux/init.h>
  16. #include <linux/delay.h>
  17. #include <linux/pci.h>
  18. #include <asm/io.h>
  19. #include "../../../drivers/pci/pci-sh7751.h"
  20. #define PCIMCR_MRSET_OFF 0xBFFFFFFF
  21. #define PCIMCR_RFSH_OFF 0xFFFFFFFB
  22. /*
  23. * Only long word accesses of the PCIC's internal local registers and the
  24. * configuration registers from the CPU is supported.
  25. */
  26. #define PCIC_WRITE(x,v) writel((v), PCI_REG(x))
  27. #define PCIC_READ(x) readl(PCI_REG(x))
  28. /*
  29. * Description: This function sets up and initializes the pcic, sets
  30. * up the BARS, maps the DRAM into the address space etc, etc.
  31. */
  32. int __init pcibios_init_platform(void)
  33. {
  34. unsigned long bcr1, wcr1, wcr2, wcr3, mcr;
  35. unsigned short bcr2;
  36. /*
  37. * Initialize the slave bus controller on the pcic. The values used
  38. * here should not be hardcoded, but they should be taken from the bsc
  39. * on the processor, to make this function as generic as possible.
  40. * (i.e. Another sbc may usr different SDRAM timing settings -- in order
  41. * for the pcic to work, its settings need to be exactly the same.)
  42. */
  43. bcr1 = (*(volatile unsigned long*)(SH7751_BCR1));
  44. bcr2 = (*(volatile unsigned short*)(SH7751_BCR2));
  45. wcr1 = (*(volatile unsigned long*)(SH7751_WCR1));
  46. wcr2 = (*(volatile unsigned long*)(SH7751_WCR2));
  47. wcr3 = (*(volatile unsigned long*)(SH7751_WCR3));
  48. mcr = (*(volatile unsigned long*)(SH7751_MCR));
  49. bcr1 = bcr1 | 0x00080000; /* Enable Bit 19, BREQEN */
  50. (*(volatile unsigned long*)(SH7751_BCR1)) = bcr1;
  51. bcr1 = bcr1 | 0x40080000; /* Enable Bit 19 BREQEN, set PCIC to slave */
  52. PCIC_WRITE(SH7751_PCIBCR1, bcr1); /* PCIC BCR1 */
  53. PCIC_WRITE(SH7751_PCIBCR2, bcr2); /* PCIC BCR2 */
  54. PCIC_WRITE(SH7751_PCIWCR1, wcr1); /* PCIC WCR1 */
  55. PCIC_WRITE(SH7751_PCIWCR2, wcr2); /* PCIC WCR2 */
  56. PCIC_WRITE(SH7751_PCIWCR3, wcr3); /* PCIC WCR3 */
  57. mcr = (mcr & PCIMCR_MRSET_OFF) & PCIMCR_RFSH_OFF;
  58. PCIC_WRITE(SH7751_PCIMCR, mcr); /* PCIC MCR */
  59. /* Enable all interrupts, so we know what to fix */
  60. PCIC_WRITE(SH7751_PCIINTM, 0x0000c3ff);
  61. PCIC_WRITE(SH7751_PCIAINTM, 0x0000380f);
  62. /* Set up standard PCI config registers */
  63. PCIC_WRITE(SH7751_PCICONF1, 0xF39000C7); /* Bus Master, Mem & I/O access */
  64. PCIC_WRITE(SH7751_PCICONF2, 0x00000000); /* PCI Class code & Revision ID */
  65. PCIC_WRITE(SH7751_PCICONF4, 0xab000001); /* PCI I/O address (local regs) */
  66. PCIC_WRITE(SH7751_PCICONF5, 0x0c000000); /* PCI MEM address (local RAM) */
  67. PCIC_WRITE(SH7751_PCICONF6, 0xd0000000); /* PCI MEM address (unused) */
  68. PCIC_WRITE(SH7751_PCICONF11, 0x35051054); /* PCI Subsystem ID & Vendor ID */
  69. PCIC_WRITE(SH7751_PCILSR0, 0x03f00000); /* MEM (full 64M exposed) */
  70. PCIC_WRITE(SH7751_PCILSR1, 0x00000000); /* MEM (unused) */
  71. PCIC_WRITE(SH7751_PCILAR0, 0x0c000000); /* MEM (direct map from PCI) */
  72. PCIC_WRITE(SH7751_PCILAR1, 0x00000000); /* MEM (unused) */
  73. /* Now turn it on... */
  74. PCIC_WRITE(SH7751_PCICR, 0xa5000001);
  75. /*
  76. * Set PCIMBR and PCIIOBR here, assuming a single window
  77. * (16M MEM, 256K IO) is enough. If a larger space is
  78. * needed, the readx/writex and inx/outx functions will
  79. * have to do more (e.g. setting registers for each call).
  80. */
  81. /*
  82. * Set the MBR so PCI address is one-to-one with window,
  83. * meaning all calls go straight through... use BUG_ON to
  84. * catch erroneous assumption.
  85. */
  86. BUG_ON(PCIBIOS_MIN_MEM != SH7751_PCI_MEMORY_BASE);
  87. PCIC_WRITE(SH7751_PCIMBR, PCIBIOS_MIN_MEM);
  88. /* Set IOBR for window containing area specified in pci.h */
  89. PCIC_WRITE(SH7751_PCIIOBR, (PCIBIOS_MIN_IO & SH7751_PCIIOBR_MASK));
  90. /* All done, may as well say so... */
  91. printk("SH7751 PCI: Finished initialization of the PCI controller\n");
  92. return 1;
  93. }
  94. int __init pcibios_map_platform_irq(u8 slot, u8 pin)
  95. {
  96. switch (slot) {
  97. case 0: return 13;
  98. case 1: return 13; /* AMD Ethernet controller */
  99. case 2: return -1;
  100. case 3: return -1;
  101. case 4: return -1;
  102. default:
  103. printk("PCI: Bad IRQ mapping request for slot %d\n", slot);
  104. return -1;
  105. }
  106. }
  107. static struct resource sh7751_io_resource = {
  108. .name = "SH7751 IO",
  109. .start = SH7751_PCI_IO_BASE,
  110. .end = SH7751_PCI_IO_BASE + SH7751_PCI_IO_SIZE - 1,
  111. .flags = IORESOURCE_IO
  112. };
  113. static struct resource sh7751_mem_resource = {
  114. .name = "SH7751 mem",
  115. .start = SH7751_PCI_MEMORY_BASE,
  116. .end = SH7751_PCI_MEMORY_BASE + SH7751_PCI_MEM_SIZE - 1,
  117. .flags = IORESOURCE_MEM
  118. };
  119. extern struct pci_ops sh7751_pci_ops;
  120. struct pci_channel board_pci_channels[] = {
  121. { &sh7751_pci_ops, &sh7751_io_resource, &sh7751_mem_resource, 0, 0xff },
  122. { NULL, NULL, NULL, 0, 0 },
  123. };