sbc82xx.c 6.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256
  1. /*
  2. * SBC82XX platform support
  3. *
  4. * Author: Guy Streeter <streeter@redhat.com>
  5. *
  6. * Derived from: est8260_setup.c by Allen Curtis, ONZ
  7. *
  8. * Copyright 2004 Red Hat, Inc.
  9. *
  10. * This program is free software; you can redistribute it and/or modify it
  11. * under the terms of the GNU General Public License as published by the
  12. * Free Software Foundation; either version 2 of the License, or (at your
  13. * option) any later version.
  14. */
  15. #include <linux/stddef.h>
  16. #include <linux/interrupt.h>
  17. #include <linux/irq.h>
  18. #include <linux/init.h>
  19. #include <linux/pci.h>
  20. #include <asm/mpc8260.h>
  21. #include <asm/machdep.h>
  22. #include <asm/io.h>
  23. #include <asm/todc.h>
  24. #include <asm/immap_cpm2.h>
  25. #include <asm/pci.h>
  26. static void (*callback_init_IRQ)(void);
  27. extern unsigned char __res[sizeof(bd_t)];
  28. extern void (*late_time_init)(void);
  29. #ifdef CONFIG_GEN_RTC
  30. TODC_ALLOC();
  31. /*
  32. * Timer init happens before mem_init but after paging init, so we cannot
  33. * directly use ioremap() at that time.
  34. * late_time_init() is call after paging init.
  35. */
  36. static void sbc82xx_time_init(void)
  37. {
  38. volatile memctl_cpm2_t *mc = &cpm2_immr->im_memctl;
  39. /* Set up CS11 for RTC chip */
  40. mc->memc_br11=0;
  41. mc->memc_or11=0xffff0836;
  42. mc->memc_br11=SBC82xx_TODC_NVRAM_ADDR | 0x0801;
  43. TODC_INIT(TODC_TYPE_MK48T59, 0, 0, SBC82xx_TODC_NVRAM_ADDR, 0);
  44. todc_info->nvram_data =
  45. (unsigned int)ioremap(todc_info->nvram_data, 0x2000);
  46. BUG_ON(!todc_info->nvram_data);
  47. ppc_md.get_rtc_time = todc_get_rtc_time;
  48. ppc_md.set_rtc_time = todc_set_rtc_time;
  49. ppc_md.nvram_read_val = todc_direct_read_val;
  50. ppc_md.nvram_write_val = todc_direct_write_val;
  51. todc_time_init();
  52. }
  53. #endif /* CONFIG_GEN_RTC */
  54. static volatile char *sbc82xx_i8259_map;
  55. static char sbc82xx_i8259_mask = 0xff;
  56. static DEFINE_SPINLOCK(sbc82xx_i8259_lock);
  57. static void sbc82xx_i8259_mask_and_ack_irq(unsigned int irq_nr)
  58. {
  59. unsigned long flags;
  60. irq_nr -= NR_SIU_INTS;
  61. spin_lock_irqsave(&sbc82xx_i8259_lock, flags);
  62. sbc82xx_i8259_mask |= 1 << irq_nr;
  63. (void) sbc82xx_i8259_map[1]; /* Dummy read */
  64. sbc82xx_i8259_map[1] = sbc82xx_i8259_mask;
  65. sbc82xx_i8259_map[0] = 0x20; /* OCW2: Non-specific EOI */
  66. spin_unlock_irqrestore(&sbc82xx_i8259_lock, flags);
  67. }
  68. static void sbc82xx_i8259_mask_irq(unsigned int irq_nr)
  69. {
  70. unsigned long flags;
  71. irq_nr -= NR_SIU_INTS;
  72. spin_lock_irqsave(&sbc82xx_i8259_lock, flags);
  73. sbc82xx_i8259_mask |= 1 << irq_nr;
  74. sbc82xx_i8259_map[1] = sbc82xx_i8259_mask;
  75. spin_unlock_irqrestore(&sbc82xx_i8259_lock, flags);
  76. }
  77. static void sbc82xx_i8259_unmask_irq(unsigned int irq_nr)
  78. {
  79. unsigned long flags;
  80. irq_nr -= NR_SIU_INTS;
  81. spin_lock_irqsave(&sbc82xx_i8259_lock, flags);
  82. sbc82xx_i8259_mask &= ~(1 << irq_nr);
  83. sbc82xx_i8259_map[1] = sbc82xx_i8259_mask;
  84. spin_unlock_irqrestore(&sbc82xx_i8259_lock, flags);
  85. }
  86. static void sbc82xx_i8259_end_irq(unsigned int irq)
  87. {
  88. if (!(irq_desc[irq].status & (IRQ_DISABLED|IRQ_INPROGRESS))
  89. && irq_desc[irq].action)
  90. sbc82xx_i8259_unmask_irq(irq);
  91. }
  92. struct hw_interrupt_type sbc82xx_i8259_ic = {
  93. .typename = " i8259 ",
  94. .enable = sbc82xx_i8259_unmask_irq,
  95. .disable = sbc82xx_i8259_mask_irq,
  96. .ack = sbc82xx_i8259_mask_and_ack_irq,
  97. .end = sbc82xx_i8259_end_irq,
  98. };
  99. static irqreturn_t sbc82xx_i8259_demux(int irq, void *dev_id)
  100. {
  101. spin_lock(&sbc82xx_i8259_lock);
  102. sbc82xx_i8259_map[0] = 0x0c; /* OCW3: Read IR register on RD# pulse */
  103. irq = sbc82xx_i8259_map[0] & 7; /* Read IRR */
  104. if (irq == 7) {
  105. /* Possible spurious interrupt */
  106. int isr;
  107. sbc82xx_i8259_map[0] = 0x0b; /* OCW3: Read IS register on RD# pulse */
  108. isr = sbc82xx_i8259_map[0]; /* Read ISR */
  109. if (!(isr & 0x80)) {
  110. printk(KERN_INFO "Spurious i8259 interrupt\n");
  111. return IRQ_HANDLED;
  112. }
  113. }
  114. __do_IRQ(NR_SIU_INTS + irq);
  115. return IRQ_HANDLED;
  116. }
  117. static struct irqaction sbc82xx_i8259_irqaction = {
  118. .handler = sbc82xx_i8259_demux,
  119. .flags = IRQF_DISABLED,
  120. .mask = CPU_MASK_NONE,
  121. .name = "i8259 demux",
  122. };
  123. void __init sbc82xx_init_IRQ(void)
  124. {
  125. volatile memctl_cpm2_t *mc = &cpm2_immr->im_memctl;
  126. volatile intctl_cpm2_t *ic = &cpm2_immr->im_intctl;
  127. int i;
  128. callback_init_IRQ();
  129. /* u-boot doesn't always set the board up correctly */
  130. mc->memc_br5 = 0;
  131. mc->memc_or5 = 0xfff00856;
  132. mc->memc_br5 = 0x22000801;
  133. sbc82xx_i8259_map = ioremap(0x22008000, 2);
  134. if (!sbc82xx_i8259_map) {
  135. printk(KERN_CRIT "Mapping i8259 interrupt controller failed\n");
  136. return;
  137. }
  138. /* Set up the interrupt handlers for the i8259 IRQs */
  139. for (i = NR_SIU_INTS; i < NR_SIU_INTS + 8; i++) {
  140. irq_desc[i].chip = &sbc82xx_i8259_ic;
  141. irq_desc[i].status |= IRQ_LEVEL;
  142. }
  143. /* make IRQ6 level sensitive */
  144. ic->ic_siexr &= ~(1 << (14 - (SIU_INT_IRQ6 - SIU_INT_IRQ1)));
  145. irq_desc[SIU_INT_IRQ6].status |= IRQ_LEVEL;
  146. /* Initialise the i8259 */
  147. sbc82xx_i8259_map[0] = 0x1b; /* ICW1: Level, no cascade, ICW4 */
  148. sbc82xx_i8259_map[1] = 0x00; /* ICW2: vector base */
  149. /* No ICW3 (no cascade) */
  150. sbc82xx_i8259_map[1] = 0x01; /* ICW4: 8086 mode, normal EOI */
  151. sbc82xx_i8259_map[0] = 0x0b; /* OCW3: Read IS register on RD# pulse */
  152. sbc82xx_i8259_map[1] = sbc82xx_i8259_mask; /* Set interrupt mask */
  153. /* Request cascade IRQ */
  154. if (setup_irq(SIU_INT_IRQ6, &sbc82xx_i8259_irqaction)) {
  155. printk("Installation of i8259 IRQ demultiplexer failed.\n");
  156. }
  157. }
  158. static int sbc82xx_pci_map_irq(struct pci_dev *dev, unsigned char idsel,
  159. unsigned char pin)
  160. {
  161. static char pci_irq_table[][4] = {
  162. /*
  163. * PCI IDSEL/INTPIN->INTLINE
  164. * A B C D
  165. */
  166. { SBC82xx_PIRQA, SBC82xx_PIRQB, SBC82xx_PIRQC, SBC82xx_PIRQD }, /* IDSEL 16 - PMC slot */
  167. { SBC82xx_PC_IRQA, SBC82xx_PC_IRQB, -1, -1 }, /* IDSEL 17 - CardBus */
  168. { SBC82xx_PIRQA, SBC82xx_PIRQB, SBC82xx_PIRQC, SBC82xx_PIRQD }, /* IDSEL 18 - PCI-X bridge */
  169. };
  170. const long min_idsel = 16, max_idsel = 18, irqs_per_slot = 4;
  171. return PCI_IRQ_TABLE_LOOKUP;
  172. }
  173. static void __devinit quirk_sbc8260_cardbus(struct pci_dev *pdev)
  174. {
  175. uint32_t ctrl;
  176. if (pdev->bus->number != 0 || pdev->devfn != PCI_DEVFN(17, 0))
  177. return;
  178. printk(KERN_INFO "Setting up CardBus controller\n");
  179. /* Set P2CCLK bit in System Control Register */
  180. pci_read_config_dword(pdev, 0x80, &ctrl);
  181. ctrl |= (1<<27);
  182. pci_write_config_dword(pdev, 0x80, ctrl);
  183. /* Set MFUNC up for PCI IRQ routing via INTA and INTB, and LEDs. */
  184. pci_write_config_dword(pdev, 0x8c, 0x00c01d22);
  185. }
  186. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_TI, PCI_DEVICE_ID_TI_1420, quirk_sbc8260_cardbus);
  187. void __init
  188. m82xx_board_init(void)
  189. {
  190. /* u-boot may be using one of the FCC Ethernet devices.
  191. Use the MAC address to the SCC. */
  192. __res[offsetof(bd_t, bi_enetaddr[5])] &= ~3;
  193. /* Anything special for this platform */
  194. callback_init_IRQ = ppc_md.init_IRQ;
  195. ppc_md.init_IRQ = sbc82xx_init_IRQ;
  196. ppc_md.pci_map_irq = sbc82xx_pci_map_irq;
  197. #ifdef CONFIG_GEN_RTC
  198. ppc_md.time_init = NULL;
  199. ppc_md.get_rtc_time = NULL;
  200. ppc_md.set_rtc_time = NULL;
  201. ppc_md.nvram_read_val = NULL;
  202. ppc_md.nvram_write_val = NULL;
  203. late_time_init = sbc82xx_time_init;
  204. #endif /* CONFIG_GEN_RTC */
  205. }