pq2ads.h 2.9 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394
  1. /*
  2. * A collection of structures, addresses, and values associated with
  3. * the Motorola MPC8260ADS/MPC8266ADS-PCI boards.
  4. * Copied from the RPX-Classic and SBS8260 stuff.
  5. *
  6. * Copyright (c) 2001 Dan Malek (dan@mvista.com)
  7. */
  8. #ifdef __KERNEL__
  9. #ifndef __MACH_ADS8260_DEFS
  10. #define __MACH_ADS8260_DEFS
  11. #include <asm/ppcboot.h>
  12. #if defined(CONFIG_ADS8272)
  13. #define BOARD_CHIP_NAME "8272"
  14. #endif
  15. /* Memory map is configured by the PROM startup.
  16. * We just map a few things we need. The CSR is actually 4 byte-wide
  17. * registers that can be accessed as 8-, 16-, or 32-bit values.
  18. */
  19. #define CPM_MAP_ADDR ((uint)0xf0000000)
  20. #define BCSR_ADDR ((uint)0xf4500000)
  21. #define BCSR_SIZE ((uint)(32 * 1024))
  22. #define BOOTROM_RESTART_ADDR ((uint)0xff000104)
  23. /* For our show_cpuinfo hooks. */
  24. #define CPUINFO_VENDOR "Motorola"
  25. #define CPUINFO_MACHINE "PQ2 ADS PowerPC"
  26. /* The ADS8260 has 16, 32-bit wide control/status registers, accessed
  27. * only on word boundaries.
  28. * Not all are used (yet), or are interesting to us (yet).
  29. */
  30. /* Things of interest in the CSR.
  31. */
  32. #define BCSR0_LED0 ((uint)0x02000000) /* 0 == on */
  33. #define BCSR0_LED1 ((uint)0x01000000) /* 0 == on */
  34. #define BCSR1_FETHIEN ((uint)0x08000000) /* 0 == enable */
  35. #define BCSR1_FETH_RST ((uint)0x04000000) /* 0 == reset */
  36. #define BCSR1_RS232_EN1 ((uint)0x02000000) /* 0 == enable */
  37. #define BCSR1_RS232_EN2 ((uint)0x01000000) /* 0 == enable */
  38. #define BCSR3_FETHIEN2 ((uint)0x10000000) /* 0 == enable */
  39. #define BCSR3_FETH2_RST ((uint)0x80000000) /* 0 == reset */
  40. #define PHY_INTERRUPT SIU_INT_IRQ7
  41. #ifdef CONFIG_PCI
  42. /* PCI interrupt controller */
  43. #define PCI_INT_STAT_REG 0xF8200000
  44. #define PCI_INT_MASK_REG 0xF8200004
  45. #define PIRQA (NR_CPM_INTS + 0)
  46. #define PIRQB (NR_CPM_INTS + 1)
  47. #define PIRQC (NR_CPM_INTS + 2)
  48. #define PIRQD (NR_CPM_INTS + 3)
  49. /*
  50. * PCI memory map definitions for MPC8266ADS-PCI.
  51. *
  52. * processor view
  53. * local address PCI address target
  54. * 0x80000000-0x9FFFFFFF 0x80000000-0x9FFFFFFF PCI mem with prefetch
  55. * 0xA0000000-0xBFFFFFFF 0xA0000000-0xBFFFFFFF PCI mem w/o prefetch
  56. * 0xF4000000-0xF7FFFFFF 0x00000000-0x03FFFFFF PCI IO
  57. *
  58. * PCI master view
  59. * local address PCI address target
  60. * 0x00000000-0x1FFFFFFF 0x00000000-0x1FFFFFFF MPC8266 local memory
  61. */
  62. /* All the other PCI memory map definitions reside at syslib/m82xx_pci.h
  63. Here we should redefine what is unique for this board */
  64. #define M82xx_PCI_SLAVE_MEM_LOCAL 0x00000000 /* Local base */
  65. #define M82xx_PCI_SLAVE_MEM_BUS 0x00000000 /* PCI base */
  66. #define M82xx_PCI_SLAVE_MEM_SIZE 0x10000000 /* 256 Mb */
  67. #define M82xx_PCI_SLAVE_SEC_WND_SIZE ~(0x40000000 - 1U) /* 2 x 512Mb */
  68. #define M82xx_PCI_SLAVE_SEC_WND_BASE 0x80000000 /* PCI Memory base */
  69. #if defined(CONFIG_ADS8272)
  70. #define PCI_INT_TO_SIU SIU_INT_IRQ2
  71. #elif defined(CONFIG_PQ2FADS)
  72. #define PCI_INT_TO_SIU SIU_INT_IRQ6
  73. #else
  74. #warning PCI Bridge will be without interrupts support
  75. #endif
  76. #endif /* CONFIG_PCI */
  77. #endif /* __MACH_ADS8260_DEFS */
  78. #endif /* __KERNEL__ */