mpc885ads_setup.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476
  1. /*arch/ppc/platforms/mpc885ads_setup.c
  2. *
  3. * Platform setup for the Freescale mpc885ads board
  4. *
  5. * Vitaly Bordug <vbordug@ru.mvista.com>
  6. *
  7. * Copyright 2005 MontaVista Software Inc.
  8. *
  9. * This file is licensed under the terms of the GNU General Public License
  10. * version 2. This program is licensed "as is" without any warranty of any
  11. * kind, whether express or implied.
  12. */
  13. #include <linux/init.h>
  14. #include <linux/module.h>
  15. #include <linux/param.h>
  16. #include <linux/string.h>
  17. #include <linux/ioport.h>
  18. #include <linux/device.h>
  19. #include <linux/fs_enet_pd.h>
  20. #include <linux/fs_uart_pd.h>
  21. #include <linux/mii.h>
  22. #include <asm/delay.h>
  23. #include <asm/io.h>
  24. #include <asm/machdep.h>
  25. #include <asm/page.h>
  26. #include <asm/processor.h>
  27. #include <asm/system.h>
  28. #include <asm/time.h>
  29. #include <asm/ppcboot.h>
  30. #include <asm/8xx_immap.h>
  31. #include <asm/commproc.h>
  32. #include <asm/ppc_sys.h>
  33. extern unsigned char __res[];
  34. static void setup_smc1_ioports(void);
  35. static void setup_smc2_ioports(void);
  36. static struct fs_mii_fec_platform_info mpc8xx_mdio_fec_pdata;
  37. static void setup_fec1_ioports(void);
  38. static void setup_fec2_ioports(void);
  39. static void setup_scc3_ioports(void);
  40. static struct fs_uart_platform_info mpc885_uart_pdata[] = {
  41. [fsid_smc1_uart] = {
  42. .brg = 1,
  43. .fs_no = fsid_smc1_uart,
  44. .init_ioports = setup_smc1_ioports,
  45. .tx_num_fifo = 4,
  46. .tx_buf_size = 32,
  47. .rx_num_fifo = 4,
  48. .rx_buf_size = 32,
  49. },
  50. [fsid_smc2_uart] = {
  51. .brg = 2,
  52. .fs_no = fsid_smc2_uart,
  53. .init_ioports = setup_smc2_ioports,
  54. .tx_num_fifo = 4,
  55. .tx_buf_size = 32,
  56. .rx_num_fifo = 4,
  57. .rx_buf_size = 32,
  58. },
  59. };
  60. static struct fs_platform_info mpc8xx_enet_pdata[] = {
  61. [fsid_fec1] = {
  62. .rx_ring = 128,
  63. .tx_ring = 16,
  64. .rx_copybreak = 240,
  65. .use_napi = 1,
  66. .napi_weight = 17,
  67. .init_ioports = setup_fec1_ioports,
  68. .bus_id = "0:00",
  69. .has_phy = 1,
  70. },
  71. [fsid_fec2] = {
  72. .rx_ring = 128,
  73. .tx_ring = 16,
  74. .rx_copybreak = 240,
  75. .use_napi = 1,
  76. .napi_weight = 17,
  77. .init_ioports = setup_fec2_ioports,
  78. .bus_id = "0:01",
  79. .has_phy = 1,
  80. },
  81. [fsid_scc3] = {
  82. .rx_ring = 64,
  83. .tx_ring = 8,
  84. .rx_copybreak = 240,
  85. .use_napi = 1,
  86. .napi_weight = 17,
  87. .init_ioports = setup_scc3_ioports,
  88. #ifdef CONFIG_FIXED_MII_10_FDX
  89. .bus_id = "fixed@100:1",
  90. #else
  91. .bus_id = "0:02",
  92. #endif
  93. },
  94. };
  95. void __init board_init(void)
  96. {
  97. cpm8xx_t *cp = cpmp;
  98. unsigned int *bcsr_io;
  99. #ifdef CONFIG_FS_ENET
  100. immap_t *immap = (immap_t *) IMAP_ADDR;
  101. #endif
  102. bcsr_io = ioremap(BCSR1, sizeof(unsigned long));
  103. if (bcsr_io == NULL) {
  104. printk(KERN_CRIT "Could not remap BCSR\n");
  105. return;
  106. }
  107. #ifdef CONFIG_SERIAL_CPM_SMC1
  108. cp->cp_simode &= ~(0xe0000000 >> 17); /* brg1 */
  109. clrbits32(bcsr_io, BCSR1_RS232EN_1);
  110. cp->cp_smc[0].smc_smcm |= (SMCM_RX | SMCM_TX);
  111. cp->cp_smc[0].smc_smcmr &= ~(SMCMR_REN | SMCMR_TEN);
  112. #else
  113. setbits32(bcsr_io,BCSR1_RS232EN_1);
  114. cp->cp_smc[0].smc_smcmr = 0;
  115. cp->cp_smc[0].smc_smce = 0;
  116. #endif
  117. #ifdef CONFIG_SERIAL_CPM_SMC2
  118. cp->cp_simode &= ~(0xe0000000 >> 1);
  119. cp->cp_simode |= (0x20000000 >> 1); /* brg2 */
  120. clrbits32(bcsr_io,BCSR1_RS232EN_2);
  121. cp->cp_smc[1].smc_smcm |= (SMCM_RX | SMCM_TX);
  122. cp->cp_smc[1].smc_smcmr &= ~(SMCMR_REN | SMCMR_TEN);
  123. #else
  124. setbits32(bcsr_io,BCSR1_RS232EN_2);
  125. cp->cp_smc[1].smc_smcmr = 0;
  126. cp->cp_smc[1].smc_smce = 0;
  127. #endif
  128. iounmap(bcsr_io);
  129. #ifdef CONFIG_FS_ENET
  130. /* use MDC for MII (common) */
  131. setbits16(&immap->im_ioport.iop_pdpar, 0x0080);
  132. clrbits16(&immap->im_ioport.iop_pddir, 0x0080);
  133. bcsr_io = ioremap(BCSR5, sizeof(unsigned long));
  134. clrbits32(bcsr_io,BCSR5_MII1_EN);
  135. clrbits32(bcsr_io,BCSR5_MII1_RST);
  136. #ifdef CONFIG_MPC8xx_SECOND_ETH_FEC2
  137. clrbits32(bcsr_io,BCSR5_MII2_EN);
  138. clrbits32(bcsr_io,BCSR5_MII2_RST);
  139. #endif
  140. iounmap(bcsr_io);
  141. #endif
  142. }
  143. static void setup_fec1_ioports(struct fs_platform_info*)
  144. {
  145. immap_t *immap = (immap_t *) IMAP_ADDR;
  146. /* configure FEC1 pins */
  147. setbits16(&immap->im_ioport.iop_papar, 0xf830);
  148. setbits16(&immap->im_ioport.iop_padir, 0x0830);
  149. clrbits16(&immap->im_ioport.iop_padir, 0xf000);
  150. setbits32(&immap->im_cpm.cp_pbpar, 0x00001001);
  151. clrbits32(&immap->im_cpm.cp_pbdir, 0x00001001);
  152. setbits16(&immap->im_ioport.iop_pcpar, 0x000c);
  153. clrbits16(&immap->im_ioport.iop_pcdir, 0x000c);
  154. setbits32(&immap->im_cpm.cp_pepar, 0x00000003);
  155. setbits32(&immap->im_cpm.cp_pedir, 0x00000003);
  156. clrbits32(&immap->im_cpm.cp_peso, 0x00000003);
  157. clrbits32(&immap->im_cpm.cp_cptr, 0x00000100);
  158. }
  159. static void setup_fec2_ioports(struct fs_platform_info*)
  160. {
  161. immap_t *immap = (immap_t *) IMAP_ADDR;
  162. /* configure FEC2 pins */
  163. setbits32(&immap->im_cpm.cp_pepar, 0x0003fffc);
  164. setbits32(&immap->im_cpm.cp_pedir, 0x0003fffc);
  165. clrbits32(&immap->im_cpm.cp_peso, 0x000087fc);
  166. setbits32(&immap->im_cpm.cp_peso, 0x00037800);
  167. clrbits32(&immap->im_cpm.cp_cptr, 0x00000080);
  168. }
  169. static void setup_scc3_ioports(struct fs_platform_info*)
  170. {
  171. immap_t *immap = (immap_t *) IMAP_ADDR;
  172. unsigned *bcsr_io;
  173. bcsr_io = ioremap(BCSR_ADDR, BCSR_SIZE);
  174. if (bcsr_io == NULL) {
  175. printk(KERN_CRIT "Could not remap BCSR\n");
  176. return;
  177. }
  178. /* Enable the PHY.
  179. */
  180. clrbits32(bcsr_io+4, BCSR4_ETH10_RST);
  181. udelay(1000);
  182. setbits32(bcsr_io+4, BCSR4_ETH10_RST);
  183. /* Configure port A pins for Txd and Rxd.
  184. */
  185. setbits16(&immap->im_ioport.iop_papar, PA_ENET_RXD | PA_ENET_TXD);
  186. clrbits16(&immap->im_ioport.iop_padir, PA_ENET_RXD | PA_ENET_TXD);
  187. /* Configure port C pins to enable CLSN and RENA.
  188. */
  189. clrbits16(&immap->im_ioport.iop_pcpar, PC_ENET_CLSN | PC_ENET_RENA);
  190. clrbits16(&immap->im_ioport.iop_pcdir, PC_ENET_CLSN | PC_ENET_RENA);
  191. setbits16(&immap->im_ioport.iop_pcso, PC_ENET_CLSN | PC_ENET_RENA);
  192. /* Configure port E for TCLK and RCLK.
  193. */
  194. setbits32(&immap->im_cpm.cp_pepar, PE_ENET_TCLK | PE_ENET_RCLK);
  195. clrbits32(&immap->im_cpm.cp_pepar, PE_ENET_TENA);
  196. clrbits32(&immap->im_cpm.cp_pedir,
  197. PE_ENET_TCLK | PE_ENET_RCLK | PE_ENET_TENA);
  198. clrbits32(&immap->im_cpm.cp_peso, PE_ENET_TCLK | PE_ENET_RCLK);
  199. setbits32(&immap->im_cpm.cp_peso, PE_ENET_TENA);
  200. /* Configure Serial Interface clock routing.
  201. * First, clear all SCC bits to zero, then set the ones we want.
  202. */
  203. clrbits32(&immap->im_cpm.cp_sicr, SICR_ENET_MASK);
  204. setbits32(&immap->im_cpm.cp_sicr, SICR_ENET_CLKRT);
  205. /* Disable Rx and Tx. SMC1 sshould be stopped if SCC3 eternet are used.
  206. */
  207. immap->im_cpm.cp_smc[0].smc_smcmr &= ~(SMCMR_REN | SMCMR_TEN);
  208. /* On the MPC885ADS SCC ethernet PHY is initialized in the full duplex mode
  209. * by H/W setting after reset. SCC ethernet controller support only half duplex.
  210. * This discrepancy of modes causes a lot of carrier lost errors.
  211. */
  212. /* In the original SCC enet driver the following code is placed at
  213. the end of the initialization */
  214. setbits32(&immap->im_cpm.cp_pepar, PE_ENET_TENA);
  215. clrbits32(&immap->im_cpm.cp_pedir, PE_ENET_TENA);
  216. setbits32(&immap->im_cpm.cp_peso, PE_ENET_TENA);
  217. setbits32(bcsr_io+4, BCSR1_ETHEN);
  218. iounmap(bcsr_io);
  219. }
  220. static int mac_count = 0;
  221. static void mpc885ads_fixup_enet_pdata(struct platform_device *pdev, int fs_no)
  222. {
  223. struct fs_platform_info *fpi;
  224. bd_t *bd = (bd_t *) __res;
  225. char *e;
  226. int i;
  227. if(fs_no >= ARRAY_SIZE(mpc8xx_enet_pdata)) {
  228. printk(KERN_ERR"No network-suitable #%d device on bus", fs_no);
  229. return;
  230. }
  231. fpi = &mpc8xx_enet_pdata[fs_no];
  232. switch (fs_no) {
  233. case fsid_fec1:
  234. fpi->init_ioports = &setup_fec1_ioports;
  235. break;
  236. case fsid_fec2:
  237. fpi->init_ioports = &setup_fec2_ioports;
  238. break;
  239. case fsid_scc3:
  240. fpi->init_ioports = &setup_scc3_ioports;
  241. break;
  242. default:
  243. printk(KERN_WARNING "Device %s is not supported!\n", pdev->name);
  244. return;
  245. }
  246. pdev->dev.platform_data = fpi;
  247. fpi->fs_no = fs_no;
  248. e = (unsigned char *)&bd->bi_enetaddr;
  249. for (i = 0; i < 6; i++)
  250. fpi->macaddr[i] = *e++;
  251. fpi->macaddr[5] += mac_count++;
  252. }
  253. static void mpc885ads_fixup_fec_enet_pdata(struct platform_device *pdev,
  254. int idx)
  255. {
  256. /* This is for FEC devices only */
  257. if (!pdev || !pdev->name || (!strstr(pdev->name, "fsl-cpm-fec")))
  258. return;
  259. mpc885ads_fixup_enet_pdata(pdev, fsid_fec1 + pdev->id - 1);
  260. }
  261. static void __init mpc885ads_fixup_scc_enet_pdata(struct platform_device *pdev,
  262. int idx)
  263. {
  264. /* This is for SCC devices only */
  265. if (!pdev || !pdev->name || (!strstr(pdev->name, "fsl-cpm-scc")))
  266. return;
  267. mpc885ads_fixup_enet_pdata(pdev, fsid_scc1 + pdev->id - 1);
  268. }
  269. static void setup_smc1_ioports(struct fs_uart_platform_info*)
  270. {
  271. immap_t *immap = (immap_t *) IMAP_ADDR;
  272. unsigned *bcsr_io;
  273. unsigned int iobits = 0x000000c0;
  274. bcsr_io = ioremap(BCSR1, sizeof(unsigned long));
  275. if (bcsr_io == NULL) {
  276. printk(KERN_CRIT "Could not remap BCSR1\n");
  277. return;
  278. }
  279. clrbits32(bcsr_io,BCSR1_RS232EN_1);
  280. iounmap(bcsr_io);
  281. setbits32(&immap->im_cpm.cp_pbpar, iobits);
  282. clrbits32(&immap->im_cpm.cp_pbdir, iobits);
  283. clrbits16(&immap->im_cpm.cp_pbodr, iobits);
  284. }
  285. static void setup_smc2_ioports(struct fs_uart_platform_info*)
  286. {
  287. immap_t *immap = (immap_t *) IMAP_ADDR;
  288. unsigned *bcsr_io;
  289. unsigned int iobits = 0x00000c00;
  290. bcsr_io = ioremap(BCSR1, sizeof(unsigned long));
  291. if (bcsr_io == NULL) {
  292. printk(KERN_CRIT "Could not remap BCSR1\n");
  293. return;
  294. }
  295. clrbits32(bcsr_io,BCSR1_RS232EN_2);
  296. iounmap(bcsr_io);
  297. #ifndef CONFIG_SERIAL_CPM_ALT_SMC2
  298. setbits32(&immap->im_cpm.cp_pbpar, iobits);
  299. clrbits32(&immap->im_cpm.cp_pbdir, iobits);
  300. clrbits16(&immap->im_cpm.cp_pbodr, iobits);
  301. #else
  302. setbits16(&immap->im_ioport.iop_papar, iobits);
  303. clrbits16(&immap->im_ioport.iop_padir, iobits);
  304. clrbits16(&immap->im_ioport.iop_paodr, iobits);
  305. #endif
  306. }
  307. static void __init mpc885ads_fixup_uart_pdata(struct platform_device *pdev,
  308. int idx)
  309. {
  310. bd_t *bd = (bd_t *) __res;
  311. struct fs_uart_platform_info *pinfo;
  312. int num = ARRAY_SIZE(mpc885_uart_pdata);
  313. int id = fs_uart_id_smc2fsid(idx);
  314. /* no need to alter anything if console */
  315. if ((id < num) && (!pdev->dev.platform_data)) {
  316. pinfo = &mpc885_uart_pdata[id];
  317. pinfo->uart_clk = bd->bi_intfreq;
  318. pdev->dev.platform_data = pinfo;
  319. }
  320. }
  321. static int mpc885ads_platform_notify(struct device *dev)
  322. {
  323. static const struct platform_notify_dev_map dev_map[] = {
  324. {
  325. .bus_id = "fsl-cpm-fec",
  326. .rtn = mpc885ads_fixup_fec_enet_pdata,
  327. },
  328. {
  329. .bus_id = "fsl-cpm-scc",
  330. .rtn = mpc885ads_fixup_scc_enet_pdata,
  331. },
  332. {
  333. .bus_id = "fsl-cpm-smc:uart",
  334. .rtn = mpc885ads_fixup_uart_pdata
  335. },
  336. {
  337. .bus_id = NULL
  338. }
  339. };
  340. platform_notify_map(dev_map,dev);
  341. return 0;
  342. }
  343. int __init mpc885ads_init(void)
  344. {
  345. struct fs_mii_fec_platform_info* fmpi;
  346. bd_t *bd = (bd_t *) __res;
  347. printk(KERN_NOTICE "mpc885ads: Init\n");
  348. platform_notify = mpc885ads_platform_notify;
  349. ppc_sys_device_initfunc();
  350. ppc_sys_device_disable_all();
  351. ppc_sys_device_enable(MPC8xx_CPM_FEC1);
  352. ppc_sys_device_enable(MPC8xx_MDIO_FEC);
  353. fmpi = ppc_sys_platform_devices[MPC8xx_MDIO_FEC].dev.platform_data =
  354. &mpc8xx_mdio_fec_pdata;
  355. fmpi->mii_speed = ((((bd->bi_intfreq + 4999999) / 2500000) / 2) & 0x3F) << 1;
  356. /* No PHY interrupt line here */
  357. fmpi->irq[0xf] = SIU_IRQ7;
  358. #ifdef CONFIG_MPC8xx_SECOND_ETH_SCC3
  359. ppc_sys_device_enable(MPC8xx_CPM_SCC3);
  360. #endif
  361. #ifdef CONFIG_MPC8xx_SECOND_ETH_FEC2
  362. ppc_sys_device_enable(MPC8xx_CPM_FEC2);
  363. #endif
  364. #ifdef CONFIG_SERIAL_CPM_SMC1
  365. ppc_sys_device_enable(MPC8xx_CPM_SMC1);
  366. ppc_sys_device_setfunc(MPC8xx_CPM_SMC1, PPC_SYS_FUNC_UART);
  367. #endif
  368. #ifdef CONFIG_SERIAL_CPM_SMC2
  369. ppc_sys_device_enable(MPC8xx_CPM_SMC2);
  370. ppc_sys_device_setfunc(MPC8xx_CPM_SMC2, PPC_SYS_FUNC_UART);
  371. #endif
  372. return 0;
  373. }
  374. arch_initcall(mpc885ads_init);
  375. /*
  376. To prevent confusion, console selection is gross:
  377. by 0 assumed SMC1 and by 1 assumed SMC2
  378. */
  379. struct platform_device* early_uart_get_pdev(int index)
  380. {
  381. bd_t *bd = (bd_t *) __res;
  382. struct fs_uart_platform_info *pinfo;
  383. struct platform_device* pdev = NULL;
  384. if(index) { /*assume SMC2 here*/
  385. pdev = &ppc_sys_platform_devices[MPC8xx_CPM_SMC2];
  386. pinfo = &mpc885_uart_pdata[1];
  387. } else { /*over SMC1*/
  388. pdev = &ppc_sys_platform_devices[MPC8xx_CPM_SMC1];
  389. pinfo = &mpc885_uart_pdata[0];
  390. }
  391. pinfo->uart_clk = bd->bi_intfreq;
  392. pdev->dev.platform_data = pinfo;
  393. ppc_sys_fixup_mem_resource(pdev, IMAP_ADDR);
  394. return NULL;
  395. }