mpc8272ads_setup.c 8.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366
  1. /*
  2. * arch/ppc/platforms/mpc8272ads_setup.c
  3. *
  4. * MPC82xx Board-specific PlatformDevice descriptions
  5. *
  6. * 2005 (c) MontaVista Software, Inc.
  7. * Vitaly Bordug <vbordug@ru.mvista.com>
  8. *
  9. * This file is licensed under the terms of the GNU General Public License
  10. * version 2. This program is licensed "as is" without any warranty of any
  11. * kind, whether express or implied.
  12. */
  13. #include <linux/init.h>
  14. #include <linux/module.h>
  15. #include <linux/device.h>
  16. #include <linux/ioport.h>
  17. #include <linux/fs_enet_pd.h>
  18. #include <linux/platform_device.h>
  19. #include <asm/io.h>
  20. #include <asm/mpc8260.h>
  21. #include <asm/cpm2.h>
  22. #include <asm/immap_cpm2.h>
  23. #include <asm/irq.h>
  24. #include <asm/ppc_sys.h>
  25. #include <asm/ppcboot.h>
  26. #include <linux/fs_uart_pd.h>
  27. #include "pq2ads_pd.h"
  28. static void init_fcc1_ioports(void);
  29. static void init_fcc2_ioports(void);
  30. static void init_scc1_uart_ioports(void);
  31. static void init_scc4_uart_ioports(void);
  32. static struct fs_uart_platform_info mpc8272_uart_pdata[] = {
  33. [fsid_scc1_uart] = {
  34. .init_ioports = init_scc1_uart_ioports,
  35. .fs_no = fsid_scc1_uart,
  36. .brg = 1,
  37. .tx_num_fifo = 4,
  38. .tx_buf_size = 32,
  39. .rx_num_fifo = 4,
  40. .rx_buf_size = 32,
  41. },
  42. [fsid_scc4_uart] = {
  43. .init_ioports = init_scc4_uart_ioports,
  44. .fs_no = fsid_scc4_uart,
  45. .brg = 4,
  46. .tx_num_fifo = 4,
  47. .tx_buf_size = 32,
  48. .rx_num_fifo = 4,
  49. .rx_buf_size = 32,
  50. },
  51. };
  52. static struct fs_mii_bb_platform_info m82xx_mii_bb_pdata = {
  53. .mdio_dat.bit = 18,
  54. .mdio_dir.bit = 18,
  55. .mdc_dat.bit = 19,
  56. .delay = 1,
  57. };
  58. static struct fs_platform_info mpc82xx_enet_pdata[] = {
  59. [fsid_fcc1] = {
  60. .fs_no = fsid_fcc1,
  61. .cp_page = CPM_CR_FCC1_PAGE,
  62. .cp_block = CPM_CR_FCC1_SBLOCK,
  63. .clk_trx = (PC_F1RXCLK | PC_F1TXCLK),
  64. .clk_route = CMX1_CLK_ROUTE,
  65. .clk_mask = CMX1_CLK_MASK,
  66. .init_ioports = init_fcc1_ioports,
  67. .mem_offset = FCC1_MEM_OFFSET,
  68. .rx_ring = 32,
  69. .tx_ring = 32,
  70. .rx_copybreak = 240,
  71. .use_napi = 0,
  72. .napi_weight = 17,
  73. .bus_id = "0:00",
  74. },
  75. [fsid_fcc2] = {
  76. .fs_no = fsid_fcc2,
  77. .cp_page = CPM_CR_FCC2_PAGE,
  78. .cp_block = CPM_CR_FCC2_SBLOCK,
  79. .clk_trx = (PC_F2RXCLK | PC_F2TXCLK),
  80. .clk_route = CMX2_CLK_ROUTE,
  81. .clk_mask = CMX2_CLK_MASK,
  82. .init_ioports = init_fcc2_ioports,
  83. .mem_offset = FCC2_MEM_OFFSET,
  84. .rx_ring = 32,
  85. .tx_ring = 32,
  86. .rx_copybreak = 240,
  87. .use_napi = 0,
  88. .napi_weight = 17,
  89. .bus_id = "0:03",
  90. },
  91. };
  92. static void init_fcc1_ioports(struct fs_platform_info*)
  93. {
  94. struct io_port *io;
  95. u32 tempval;
  96. cpm2_map_t* immap = ioremap(CPM_MAP_ADDR, sizeof(cpm2_map_t));
  97. u32 *bcsr = ioremap(BCSR_ADDR+4, sizeof(u32));
  98. io = &immap->im_ioport;
  99. /* Enable the PHY */
  100. clrbits32(bcsr, BCSR1_FETHIEN);
  101. setbits32(bcsr, BCSR1_FETH_RST);
  102. /* FCC1 pins are on port A/C. */
  103. /* Configure port A and C pins for FCC1 Ethernet. */
  104. tempval = in_be32(&io->iop_pdira);
  105. tempval &= ~PA1_DIRA0;
  106. tempval |= PA1_DIRA1;
  107. out_be32(&io->iop_pdira, tempval);
  108. tempval = in_be32(&io->iop_psora);
  109. tempval &= ~PA1_PSORA0;
  110. tempval |= PA1_PSORA1;
  111. out_be32(&io->iop_psora, tempval);
  112. setbits32(&io->iop_ppara,PA1_DIRA0 | PA1_DIRA1);
  113. /* Alter clocks */
  114. tempval = PC_F1TXCLK|PC_F1RXCLK;
  115. clrbits32(&io->iop_psorc, tempval);
  116. clrbits32(&io->iop_pdirc, tempval);
  117. setbits32(&io->iop_pparc, tempval);
  118. clrbits32(&immap->im_cpmux.cmx_fcr, CMX1_CLK_MASK);
  119. setbits32(&immap->im_cpmux.cmx_fcr, CMX1_CLK_ROUTE);
  120. iounmap(bcsr);
  121. iounmap(immap);
  122. }
  123. static void init_fcc2_ioports(struct fs_platform_info*)
  124. {
  125. cpm2_map_t* immap = ioremap(CPM_MAP_ADDR, sizeof(cpm2_map_t));
  126. u32 *bcsr = ioremap(BCSR_ADDR+12, sizeof(u32));
  127. struct io_port *io;
  128. u32 tempval;
  129. immap = cpm2_immr;
  130. io = &immap->im_ioport;
  131. /* Enable the PHY */
  132. clrbits32(bcsr, BCSR3_FETHIEN2);
  133. setbits32(bcsr, BCSR3_FETH2_RST);
  134. /* FCC2 are port B/C. */
  135. /* Configure port A and C pins for FCC2 Ethernet. */
  136. tempval = in_be32(&io->iop_pdirb);
  137. tempval &= ~PB2_DIRB0;
  138. tempval |= PB2_DIRB1;
  139. out_be32(&io->iop_pdirb, tempval);
  140. tempval = in_be32(&io->iop_psorb);
  141. tempval &= ~PB2_PSORB0;
  142. tempval |= PB2_PSORB1;
  143. out_be32(&io->iop_psorb, tempval);
  144. setbits32(&io->iop_pparb,PB2_DIRB0 | PB2_DIRB1);
  145. tempval = PC_F2RXCLK|PC_F2TXCLK;
  146. /* Alter clocks */
  147. clrbits32(&io->iop_psorc,tempval);
  148. clrbits32(&io->iop_pdirc,tempval);
  149. setbits32(&io->iop_pparc,tempval);
  150. clrbits32(&immap->im_cpmux.cmx_fcr, CMX2_CLK_MASK);
  151. setbits32(&immap->im_cpmux.cmx_fcr, CMX2_CLK_ROUTE);
  152. iounmap(bcsr);
  153. iounmap(immap);
  154. }
  155. static void __init mpc8272ads_fixup_enet_pdata(struct platform_device *pdev,
  156. int idx)
  157. {
  158. bd_t* bi = (void*)__res;
  159. int fs_no = fsid_fcc1+pdev->id-1;
  160. if(fs_no >= ARRAY_SIZE(mpc82xx_enet_pdata)) {
  161. return;
  162. }
  163. mpc82xx_enet_pdata[fs_no].dpram_offset=
  164. (u32)cpm2_immr->im_dprambase;
  165. mpc82xx_enet_pdata[fs_no].fcc_regs_c =
  166. (u32)cpm2_immr->im_fcc_c;
  167. memcpy(&mpc82xx_enet_pdata[fs_no].macaddr,bi->bi_enetaddr,6);
  168. /* prevent dup mac */
  169. if(fs_no == fsid_fcc2)
  170. mpc82xx_enet_pdata[fs_no].macaddr[5] ^= 1;
  171. pdev->dev.platform_data = &mpc82xx_enet_pdata[fs_no];
  172. }
  173. static void mpc8272ads_fixup_uart_pdata(struct platform_device *pdev,
  174. int idx)
  175. {
  176. bd_t *bd = (bd_t *) __res;
  177. struct fs_uart_platform_info *pinfo;
  178. int num = ARRAY_SIZE(mpc8272_uart_pdata);
  179. int id = fs_uart_id_scc2fsid(idx);
  180. /* no need to alter anything if console */
  181. if ((id < num) && (!pdev->dev.platform_data)) {
  182. pinfo = &mpc8272_uart_pdata[id];
  183. pinfo->uart_clk = bd->bi_intfreq;
  184. pdev->dev.platform_data = pinfo;
  185. }
  186. }
  187. static void init_scc1_uart_ioports(struct fs_uart_platform_info*)
  188. {
  189. cpm2_map_t* immap = ioremap(CPM_MAP_ADDR, sizeof(cpm2_map_t));
  190. /* SCC1 is only on port D */
  191. setbits32(&immap->im_ioport.iop_ppard,0x00000003);
  192. clrbits32(&immap->im_ioport.iop_psord,0x00000001);
  193. setbits32(&immap->im_ioport.iop_psord,0x00000002);
  194. clrbits32(&immap->im_ioport.iop_pdird,0x00000001);
  195. setbits32(&immap->im_ioport.iop_pdird,0x00000002);
  196. /* Wire BRG1 to SCC1 */
  197. clrbits32(&immap->im_cpmux.cmx_scr,0x00ffffff);
  198. iounmap(immap);
  199. }
  200. static void init_scc4_uart_ioports(struct fs_uart_platform_info*)
  201. {
  202. cpm2_map_t* immap = ioremap(CPM_MAP_ADDR, sizeof(cpm2_map_t));
  203. setbits32(&immap->im_ioport.iop_ppard,0x00000600);
  204. clrbits32(&immap->im_ioport.iop_psord,0x00000600);
  205. clrbits32(&immap->im_ioport.iop_pdird,0x00000200);
  206. setbits32(&immap->im_ioport.iop_pdird,0x00000400);
  207. /* Wire BRG4 to SCC4 */
  208. clrbits32(&immap->im_cpmux.cmx_scr,0x000000ff);
  209. setbits32(&immap->im_cpmux.cmx_scr,0x0000001b);
  210. iounmap(immap);
  211. }
  212. static void __init mpc8272ads_fixup_mdio_pdata(struct platform_device *pdev,
  213. int idx)
  214. {
  215. m82xx_mii_bb_pdata.irq[0] = PHY_INTERRUPT;
  216. m82xx_mii_bb_pdata.irq[1] = -1;
  217. m82xx_mii_bb_pdata.irq[2] = -1;
  218. m82xx_mii_bb_pdata.irq[3] = PHY_INTERRUPT;
  219. m82xx_mii_bb_pdata.irq[31] = -1;
  220. m82xx_mii_bb_pdata.mdio_dat.offset =
  221. (u32)&cpm2_immr->im_ioport.iop_pdatc;
  222. m82xx_mii_bb_pdata.mdio_dir.offset =
  223. (u32)&cpm2_immr->im_ioport.iop_pdirc;
  224. m82xx_mii_bb_pdata.mdc_dat.offset =
  225. (u32)&cpm2_immr->im_ioport.iop_pdatc;
  226. pdev->dev.platform_data = &m82xx_mii_bb_pdata;
  227. }
  228. static int mpc8272ads_platform_notify(struct device *dev)
  229. {
  230. static const struct platform_notify_dev_map dev_map[] = {
  231. {
  232. .bus_id = "fsl-cpm-fcc",
  233. .rtn = mpc8272ads_fixup_enet_pdata,
  234. },
  235. {
  236. .bus_id = "fsl-cpm-scc:uart",
  237. .rtn = mpc8272ads_fixup_uart_pdata,
  238. },
  239. {
  240. .bus_id = "fsl-bb-mdio",
  241. .rtn = mpc8272ads_fixup_mdio_pdata,
  242. },
  243. {
  244. .bus_id = NULL
  245. }
  246. };
  247. platform_notify_map(dev_map,dev);
  248. return 0;
  249. }
  250. int __init mpc8272ads_init(void)
  251. {
  252. printk(KERN_NOTICE "mpc8272ads: Init\n");
  253. platform_notify = mpc8272ads_platform_notify;
  254. ppc_sys_device_initfunc();
  255. ppc_sys_device_disable_all();
  256. ppc_sys_device_enable(MPC82xx_CPM_FCC1);
  257. ppc_sys_device_enable(MPC82xx_CPM_FCC2);
  258. /* to be ready for console, let's attach pdata here */
  259. #ifdef CONFIG_SERIAL_CPM_SCC1
  260. ppc_sys_device_setfunc(MPC82xx_CPM_SCC1, PPC_SYS_FUNC_UART);
  261. ppc_sys_device_enable(MPC82xx_CPM_SCC1);
  262. #endif
  263. #ifdef CONFIG_SERIAL_CPM_SCC4
  264. ppc_sys_device_setfunc(MPC82xx_CPM_SCC4, PPC_SYS_FUNC_UART);
  265. ppc_sys_device_enable(MPC82xx_CPM_SCC4);
  266. #endif
  267. ppc_sys_device_enable(MPC82xx_MDIO_BB);
  268. return 0;
  269. }
  270. /*
  271. To prevent confusion, console selection is gross:
  272. by 0 assumed SCC1 and by 1 assumed SCC4
  273. */
  274. struct platform_device* early_uart_get_pdev(int index)
  275. {
  276. bd_t *bd = (bd_t *) __res;
  277. struct fs_uart_platform_info *pinfo;
  278. struct platform_device* pdev = NULL;
  279. if(index) { /*assume SCC4 here*/
  280. pdev = &ppc_sys_platform_devices[MPC82xx_CPM_SCC4];
  281. pinfo = &mpc8272_uart_pdata[fsid_scc4_uart];
  282. } else { /*over SCC1*/
  283. pdev = &ppc_sys_platform_devices[MPC82xx_CPM_SCC1];
  284. pinfo = &mpc8272_uart_pdata[fsid_scc1_uart];
  285. }
  286. pinfo->uart_clk = bd->bi_intfreq;
  287. pdev->dev.platform_data = pinfo;
  288. ppc_sys_fixup_mem_resource(pdev, CPM_MAP_ADDR);
  289. return NULL;
  290. }
  291. arch_initcall(mpc8272ads_init);