katana.h 7.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253
  1. /*
  2. * Definitions for Artesyn Katana750i/3750 board.
  3. *
  4. * Author: Tim Montgomery <timm@artesyncp.com>
  5. * Maintained by: Mark A. Greer <mgreer@mvista.com>
  6. *
  7. * Based on code done by Rabeeh Khoury - rabeeh@galileo.co.il
  8. * Based on code done by Mark A. Greer <mgreer@mvista.com>
  9. *
  10. * This program is free software; you can redistribute it and/or modify it
  11. * under the terms of the GNU General Public License as published by the
  12. * Free Software Foundation; either version 2 of the License, or (at your
  13. * option) any later version.
  14. */
  15. /*
  16. * The MV64360 has 2 PCI buses each with 1 window from the CPU bus to
  17. * PCI I/O space and 4 windows from the CPU bus to PCI MEM space.
  18. * We'll only use one PCI MEM window on each PCI bus.
  19. *
  20. * This is the CPU physical memory map (windows must be at least 64 KB and start
  21. * on a boundary that is a multiple of the window size):
  22. *
  23. * 0xff800000-0xffffffff - Boot window
  24. * 0xf8400000-0xf843ffff - Internal SRAM
  25. * 0xf8200000-0xf83fffff - CPLD
  26. * 0xf8100000-0xf810ffff - MV64360 Registers (CONFIG_MV64X60_NEW_BASE)
  27. * 0xf8000000-0xf80fffff - Socketed FLASH
  28. * 0xe0000000-0xefffffff - Soldered FLASH
  29. * 0xc0000000-0xc3ffffff - PCI I/O (second hose)
  30. * 0x80000000-0xbfffffff - PCI MEM (second hose)
  31. */
  32. #ifndef __PPC_PLATFORMS_KATANA_H
  33. #define __PPC_PLATFORMS_KATANA_H
  34. /* CPU Physical Memory Map setup. */
  35. #define KATANA_BOOT_WINDOW_BASE 0xff800000
  36. #define KATANA_BOOT_WINDOW_SIZE 0x00800000 /* 8 MB */
  37. #define KATANA_INTERNAL_SRAM_BASE 0xf8400000
  38. #define KATANA_CPLD_BASE 0xf8200000
  39. #define KATANA_CPLD_SIZE 0x00200000 /* 2 MB */
  40. #define KATANA_SOCKET_BASE 0xf8000000
  41. #define KATANA_SOCKETED_FLASH_SIZE 0x00100000 /* 1 MB */
  42. #define KATANA_SOLDERED_FLASH_BASE 0xe0000000
  43. #define KATANA_SOLDERED_FLASH_SIZE 0x10000000 /* 256 MB */
  44. #define KATANA_PCI1_MEM_START_PROC_ADDR 0x80000000
  45. #define KATANA_PCI1_MEM_START_PCI_HI_ADDR 0x00000000
  46. #define KATANA_PCI1_MEM_START_PCI_LO_ADDR 0x80000000
  47. #define KATANA_PCI1_MEM_SIZE 0x40000000 /* 1 GB */
  48. #define KATANA_PCI1_IO_START_PROC_ADDR 0xc0000000
  49. #define KATANA_PCI1_IO_START_PCI_ADDR 0x00000000
  50. #define KATANA_PCI1_IO_SIZE 0x04000000 /* 64 MB */
  51. /* Board-specific IRQ info */
  52. #define KATANA_PCI_INTA_IRQ_3750 (64+8)
  53. #define KATANA_PCI_INTB_IRQ_3750 (64+9)
  54. #define KATANA_PCI_INTC_IRQ_3750 (64+10)
  55. #define KATANA_PCI_INTA_IRQ_750i (64+8)
  56. #define KATANA_PCI_INTB_IRQ_750i (64+9)
  57. #define KATANA_PCI_INTC_IRQ_750i (64+10)
  58. #define KATANA_PCI_INTD_IRQ_750i (64+14)
  59. #define KATANA_CPLD_RST_EVENT 0x00000000
  60. #define KATANA_CPLD_RST_CMD 0x00001000
  61. #define KATANA_CPLD_PCI_ERR_INT_EN 0x00002000
  62. #define KATANA_CPLD_PCI_ERR_INT_PEND 0x00003000
  63. #define KATANA_CPLD_PRODUCT_ID 0x00004000
  64. #define KATANA_CPLD_EREADY 0x00005000
  65. #define KATANA_CPLD_HARDWARE_VER 0x00007000
  66. #define KATANA_CPLD_PLD_VER 0x00008000
  67. #define KATANA_CPLD_BD_CFG_0 0x00009000
  68. #define KATANA_CPLD_BD_CFG_1 0x0000a000
  69. #define KATANA_CPLD_BD_CFG_3 0x0000c000
  70. #define KATANA_CPLD_LED 0x0000d000
  71. #define KATANA_CPLD_RESET_OUT 0x0000e000
  72. #define KATANA_CPLD_RST_EVENT_INITACT 0x80
  73. #define KATANA_CPLD_RST_EVENT_SW 0x40
  74. #define KATANA_CPLD_RST_EVENT_WD 0x20
  75. #define KATANA_CPLD_RST_EVENT_COPS 0x10
  76. #define KATANA_CPLD_RST_EVENT_COPH 0x08
  77. #define KATANA_CPLD_RST_EVENT_CPCI 0x02
  78. #define KATANA_CPLD_RST_EVENT_FP 0x01
  79. #define KATANA_CPLD_RST_CMD_SCL 0x80
  80. #define KATANA_CPLD_RST_CMD_SDA 0x40
  81. #define KATANA_CPLD_RST_CMD_I2C 0x10
  82. #define KATANA_CPLD_RST_CMD_FR 0x08
  83. #define KATANA_CPLD_RST_CMD_SR 0x04
  84. #define KATANA_CPLD_RST_CMD_HR 0x01
  85. #define KATANA_CPLD_BD_CFG_0_SYSCLK_MASK 0xc0
  86. #define KATANA_CPLD_BD_CFG_0_SYSCLK_200 0x00
  87. #define KATANA_CPLD_BD_CFG_0_SYSCLK_166 0x80
  88. #define KATANA_CPLD_BD_CFG_0_SYSCLK_133 0xc0
  89. #define KATANA_CPLD_BD_CFG_0_SYSCLK_100 0x40
  90. #define KATANA_CPLD_BD_CFG_1_FL_BANK_MASK 0x03
  91. #define KATANA_CPLD_BD_CFG_1_FL_BANK_16MB 0x00
  92. #define KATANA_CPLD_BD_CFG_1_FL_BANK_32MB 0x01
  93. #define KATANA_CPLD_BD_CFG_1_FL_BANK_64MB 0x02
  94. #define KATANA_CPLD_BD_CFG_1_FL_BANK_128MB 0x03
  95. #define KATANA_CPLD_BD_CFG_1_FL_NUM_BANKS_MASK 0x04
  96. #define KATANA_CPLD_BD_CFG_1_FL_NUM_BANKS_ONE 0x00
  97. #define KATANA_CPLD_BD_CFG_1_FL_NUM_BANKS_TWO 0x04
  98. #define KATANA_CPLD_BD_CFG_3_MONARCH 0x04
  99. #define KATANA_CPLD_RESET_OUT_PORTSEL 0x80
  100. #define KATANA_CPLD_RESET_OUT_WD 0x20
  101. #define KATANA_CPLD_RESET_OUT_COPH 0x08
  102. #define KATANA_CPLD_RESET_OUT_PCI_RST_PCI 0x02
  103. #define KATANA_CPLD_RESET_OUT_PCI_RST_FP 0x01
  104. #define KATANA_MBOX_RESET_REQUEST 0xC83A
  105. #define KATANA_MBOX_RESET_ACK 0xE430
  106. #define KATANA_MBOX_RESET_DONE 0x32E5
  107. #define HSL_PLD_BASE 0x00010000
  108. #define HSL_PLD_J4SGA_REG_OFF 0
  109. #define HSL_PLD_J4GA_REG_OFF 1
  110. #define HSL_PLD_J2GA_REG_OFF 2
  111. #define HSL_PLD_HOT_SWAP_OFF 6
  112. #define HSL_PLD_HOT_SWAP_LED_BIT 0x1
  113. #define GA_MASK 0x1f
  114. #define HSL_PLD_SIZE 0x1000
  115. #define K3750_GPP_GEO_ADDR_PINS 0xf8000000
  116. #define K3750_GPP_GEO_ADDR_SHIFT 27
  117. #define K3750_GPP_EVENT_PROC_0 (1 << 21)
  118. #define K3750_GPP_EVENT_PROC_1_2 (1 << 2)
  119. #define PCI_VENDOR_ID_ARTESYN 0x1223
  120. #define PCI_DEVICE_ID_KATANA_3750_PROC0 0x0041
  121. #define PCI_DEVICE_ID_KATANA_3750_PROC1 0x0042
  122. #define PCI_DEVICE_ID_KATANA_3750_PROC2 0x0043
  123. #define COPROC_MEM_FUNCTION 0
  124. #define COPROC_MEM_BAR 0
  125. #define COPROC_REGS_FUNCTION 0
  126. #define COPROC_REGS_BAR 4
  127. #define COPROC_FLASH_FUNCTION 2
  128. #define COPROC_FLASH_BAR 4
  129. #define KATANA_IPMB_LOCAL_I2C_ADDR 0x08
  130. #define KATANA_DEFAULT_BAUD 9600
  131. #define KATANA_MPSC_CLK_SRC 8 /* TCLK */
  132. #define KATANA_MTD_MONITOR_SIZE (1 << 20) /* 1 MB */
  133. #define KATANA_ETH0_PHY_ADDR 12
  134. #define KATANA_ETH1_PHY_ADDR 11
  135. #define KATANA_ETH2_PHY_ADDR 4
  136. #define KATANA_PRODUCT_ID_3750 0x01
  137. #define KATANA_PRODUCT_ID_750i 0x02
  138. #define KATANA_PRODUCT_ID_752i 0x04
  139. #define KATANA_ETH_TX_QUEUE_SIZE 800
  140. #define KATANA_ETH_RX_QUEUE_SIZE 400
  141. #define KATANA_ETH_PORT_CONFIG_VALUE \
  142. ETH_UNICAST_NORMAL_MODE | \
  143. ETH_DEFAULT_RX_QUEUE_0 | \
  144. ETH_DEFAULT_RX_ARP_QUEUE_0 | \
  145. ETH_RECEIVE_BC_IF_NOT_IP_OR_ARP | \
  146. ETH_RECEIVE_BC_IF_IP | \
  147. ETH_RECEIVE_BC_IF_ARP | \
  148. ETH_CAPTURE_TCP_FRAMES_DIS | \
  149. ETH_CAPTURE_UDP_FRAMES_DIS | \
  150. ETH_DEFAULT_RX_TCP_QUEUE_0 | \
  151. ETH_DEFAULT_RX_UDP_QUEUE_0 | \
  152. ETH_DEFAULT_RX_BPDU_QUEUE_0
  153. #define KATANA_ETH_PORT_CONFIG_EXTEND_VALUE \
  154. ETH_SPAN_BPDU_PACKETS_AS_NORMAL | \
  155. ETH_PARTITION_DISABLE
  156. #define GT_ETH_IPG_INT_RX(value) \
  157. ((value & 0x3fff) << 8)
  158. #define KATANA_ETH_PORT_SDMA_CONFIG_VALUE \
  159. ETH_RX_BURST_SIZE_4_64BIT | \
  160. GT_ETH_IPG_INT_RX(0) | \
  161. ETH_TX_BURST_SIZE_4_64BIT
  162. #define KATANA_ETH_PORT_SERIAL_CONTROL_VALUE \
  163. ETH_FORCE_LINK_PASS | \
  164. ETH_ENABLE_AUTO_NEG_FOR_DUPLX | \
  165. ETH_DISABLE_AUTO_NEG_FOR_FLOW_CTRL | \
  166. ETH_ADV_SYMMETRIC_FLOW_CTRL | \
  167. ETH_FORCE_FC_MODE_NO_PAUSE_DIS_TX | \
  168. ETH_FORCE_BP_MODE_NO_JAM | \
  169. BIT9 | \
  170. ETH_DO_NOT_FORCE_LINK_FAIL | \
  171. ETH_RETRANSMIT_16_ATTEMPTS | \
  172. ETH_ENABLE_AUTO_NEG_SPEED_GMII | \
  173. ETH_DTE_ADV_0 | \
  174. ETH_DISABLE_AUTO_NEG_BYPASS | \
  175. ETH_AUTO_NEG_NO_CHANGE | \
  176. ETH_MAX_RX_PACKET_9700BYTE | \
  177. ETH_CLR_EXT_LOOPBACK | \
  178. ETH_SET_FULL_DUPLEX_MODE | \
  179. ETH_ENABLE_FLOW_CTRL_TX_RX_IN_FULL_DUPLEX
  180. #ifndef __ASSEMBLY__
  181. typedef enum {
  182. KATANA_ID_3750,
  183. KATANA_ID_750I,
  184. KATANA_ID_752I,
  185. KATANA_ID_MAX
  186. } katana_id_t;
  187. #endif
  188. static inline u32
  189. katana_bus_freq(void __iomem *cpld_base)
  190. {
  191. u8 bd_cfg_0;
  192. bd_cfg_0 = in_8(cpld_base + KATANA_CPLD_BD_CFG_0);
  193. switch (bd_cfg_0 & KATANA_CPLD_BD_CFG_0_SYSCLK_MASK) {
  194. case KATANA_CPLD_BD_CFG_0_SYSCLK_200:
  195. return 200000000;
  196. break;
  197. case KATANA_CPLD_BD_CFG_0_SYSCLK_166:
  198. return 166666666;
  199. break;
  200. case KATANA_CPLD_BD_CFG_0_SYSCLK_133:
  201. return 133333333;
  202. break;
  203. case KATANA_CPLD_BD_CFG_0_SYSCLK_100:
  204. return 100000000;
  205. break;
  206. default:
  207. return 133333333;
  208. break;
  209. }
  210. }
  211. #endif /* __PPC_PLATFORMS_KATANA_H */