sbc85xx.c 4.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166
  1. /*
  2. * WindRiver PowerQUICC III SBC85xx board common routines
  3. *
  4. * Copyright 2002, 2003 Motorola Inc.
  5. * Copyright 2004 Red Hat, Inc.
  6. *
  7. * This program is free software; you can redistribute it and/or modify it
  8. * under the terms of the GNU General Public License as published by the
  9. * Free Software Foundation; either version 2 of the License, or (at your
  10. * option) any later version.
  11. */
  12. #include <linux/stddef.h>
  13. #include <linux/kernel.h>
  14. #include <linux/init.h>
  15. #include <linux/errno.h>
  16. #include <linux/reboot.h>
  17. #include <linux/pci.h>
  18. #include <linux/kdev_t.h>
  19. #include <linux/major.h>
  20. #include <linux/console.h>
  21. #include <linux/delay.h>
  22. #include <linux/seq_file.h>
  23. #include <linux/serial.h>
  24. #include <linux/module.h>
  25. #include <asm/system.h>
  26. #include <asm/pgtable.h>
  27. #include <asm/page.h>
  28. #include <asm/atomic.h>
  29. #include <asm/time.h>
  30. #include <asm/io.h>
  31. #include <asm/machdep.h>
  32. #include <asm/open_pic.h>
  33. #include <asm/bootinfo.h>
  34. #include <asm/pci-bridge.h>
  35. #include <asm/mpc85xx.h>
  36. #include <asm/irq.h>
  37. #include <asm/immap_85xx.h>
  38. #include <asm/ppc_sys.h>
  39. #include <mm/mmu_decl.h>
  40. #include <platforms/85xx/sbc85xx.h>
  41. unsigned char __res[sizeof (bd_t)];
  42. #ifndef CONFIG_PCI
  43. unsigned long isa_io_base = 0;
  44. unsigned long isa_mem_base = 0;
  45. unsigned long pci_dram_offset = 0;
  46. #endif
  47. extern unsigned long total_memory; /* in mm/init */
  48. /* Internal interrupts are all Level Sensitive, and Positive Polarity */
  49. static u_char sbc8560_openpic_initsenses[] __initdata = {
  50. MPC85XX_INTERNAL_IRQ_SENSES,
  51. 0x0, /* External 0: */
  52. 0x0, /* External 1: */
  53. #if defined(CONFIG_PCI)
  54. (IRQ_SENSE_LEVEL | IRQ_POLARITY_NEGATIVE), /* External 2: PCI slot 0 */
  55. (IRQ_SENSE_LEVEL | IRQ_POLARITY_NEGATIVE), /* External 3: PCI slot 1 */
  56. (IRQ_SENSE_LEVEL | IRQ_POLARITY_NEGATIVE), /* External 4: PCI slot 2 */
  57. (IRQ_SENSE_LEVEL | IRQ_POLARITY_NEGATIVE), /* External 5: PCI slot 3 */
  58. #else
  59. 0x0, /* External 2: */
  60. 0x0, /* External 3: */
  61. 0x0, /* External 4: */
  62. 0x0, /* External 5: */
  63. #endif
  64. (IRQ_SENSE_LEVEL | IRQ_POLARITY_NEGATIVE), /* External 6: PHY */
  65. (IRQ_SENSE_LEVEL | IRQ_POLARITY_NEGATIVE), /* External 7: PHY */
  66. 0x0, /* External 8: */
  67. (IRQ_SENSE_LEVEL | IRQ_POLARITY_POSITIVE), /* External 9: PHY */
  68. (IRQ_SENSE_LEVEL | IRQ_POLARITY_POSITIVE), /* External 10: PHY */
  69. 0x0, /* External 11: */
  70. };
  71. /* ************************************************************************ */
  72. int
  73. sbc8560_show_cpuinfo(struct seq_file *m)
  74. {
  75. uint pvid, svid, phid1;
  76. uint memsize = total_memory;
  77. bd_t *binfo = (bd_t *) __res;
  78. unsigned int freq;
  79. /* get the core frequency */
  80. freq = binfo->bi_intfreq;
  81. pvid = mfspr(SPRN_PVR);
  82. svid = mfspr(SPRN_SVR);
  83. seq_printf(m, "Vendor\t\t: Wind River\n");
  84. seq_printf(m, "Machine\t\t: SBC%s\n", cur_ppc_sys_spec->ppc_sys_name);
  85. seq_printf(m, "clock\t\t: %dMHz\n", freq / 1000000);
  86. seq_printf(m, "PVR\t\t: 0x%x\n", pvid);
  87. seq_printf(m, "SVR\t\t: 0x%x\n", svid);
  88. /* Display cpu Pll setting */
  89. phid1 = mfspr(SPRN_HID1);
  90. seq_printf(m, "PLL setting\t: 0x%x\n", ((phid1 >> 24) & 0x3f));
  91. /* Display the amount of memory */
  92. seq_printf(m, "Memory\t\t: %d MB\n", memsize / (1024 * 1024));
  93. return 0;
  94. }
  95. void __init
  96. sbc8560_init_IRQ(void)
  97. {
  98. bd_t *binfo = (bd_t *) __res;
  99. /* Determine the Physical Address of the OpenPIC regs */
  100. phys_addr_t OpenPIC_PAddr =
  101. binfo->bi_immr_base + MPC85xx_OPENPIC_OFFSET;
  102. OpenPIC_Addr = ioremap(OpenPIC_PAddr, MPC85xx_OPENPIC_SIZE);
  103. OpenPIC_InitSenses = sbc8560_openpic_initsenses;
  104. OpenPIC_NumInitSenses = sizeof (sbc8560_openpic_initsenses);
  105. /* Skip reserved space and internal sources */
  106. openpic_set_sources(0, 32, OpenPIC_Addr + 0x10200);
  107. /* Map PIC IRQs 0-11 */
  108. openpic_set_sources(48, 12, OpenPIC_Addr + 0x10000);
  109. /* we let openpic interrupts starting from an offset, to
  110. * leave space for cascading interrupts underneath.
  111. */
  112. openpic_init(MPC85xx_OPENPIC_IRQ_OFFSET);
  113. return;
  114. }
  115. /*
  116. * interrupt routing
  117. */
  118. #ifdef CONFIG_PCI
  119. int mpc85xx_map_irq(struct pci_dev *dev, unsigned char idsel,
  120. unsigned char pin)
  121. {
  122. static char pci_irq_table[][4] =
  123. /*
  124. * PCI IDSEL/INTPIN->INTLINE
  125. * A B C D
  126. */
  127. {
  128. {PIRQA, PIRQB, PIRQC, PIRQD},
  129. {PIRQD, PIRQA, PIRQB, PIRQC},
  130. {PIRQC, PIRQD, PIRQA, PIRQB},
  131. {PIRQB, PIRQC, PIRQD, PIRQA},
  132. };
  133. const long min_idsel = 12, max_idsel = 15, irqs_per_slot = 4;
  134. return PCI_IRQ_TABLE_LOOKUP;
  135. }
  136. int mpc85xx_exclude_device(u_char bus, u_char devfn)
  137. {
  138. if (bus == 0 && PCI_SLOT(devfn) == 0)
  139. return PCIBIOS_DEVICE_NOT_FOUND;
  140. else
  141. return PCIBIOS_SUCCESSFUL;
  142. }
  143. #endif /* CONFIG_PCI */