xparameters_ml403.h 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243
  1. /*******************************************************************
  2. *
  3. * CAUTION: This file is automatically generated by libgen.
  4. * Version: Xilinx EDK 7.1.2 EDK_H.12.5.1
  5. * DO NOT EDIT.
  6. *
  7. * Copyright (c) 2005 Xilinx, Inc. All rights reserved.
  8. *
  9. * Description: Driver parameters
  10. *
  11. *******************************************************************/
  12. #define XPAR_PLB_BRAM_IF_CNTLR_0_BASEADDR 0xFFFF0000
  13. #define XPAR_PLB_BRAM_IF_CNTLR_0_HIGHADDR 0xFFFFFFFF
  14. /******************************************************************/
  15. #define XPAR_OPB_EMC_0_MEM0_BASEADDR 0x20000000
  16. #define XPAR_OPB_EMC_0_MEM0_HIGHADDR 0x200FFFFF
  17. #define XPAR_OPB_EMC_0_MEM1_BASEADDR 0x28000000
  18. #define XPAR_OPB_EMC_0_MEM1_HIGHADDR 0x287FFFFF
  19. #define XPAR_OPB_AC97_CONTROLLER_REF_0_BASEADDR 0xA6000000
  20. #define XPAR_OPB_AC97_CONTROLLER_REF_0_HIGHADDR 0xA60000FF
  21. #define XPAR_OPB_EMC_USB_0_MEM0_BASEADDR 0xA5000000
  22. #define XPAR_OPB_EMC_USB_0_MEM0_HIGHADDR 0xA50000FF
  23. #define XPAR_PLB_DDR_0_MEM0_BASEADDR 0x00000000
  24. #define XPAR_PLB_DDR_0_MEM0_HIGHADDR 0x0FFFFFFF
  25. /******************************************************************/
  26. #define XPAR_XEMAC_NUM_INSTANCES 1
  27. #define XPAR_OPB_ETHERNET_0_BASEADDR 0x60000000
  28. #define XPAR_OPB_ETHERNET_0_HIGHADDR 0x60003FFF
  29. #define XPAR_OPB_ETHERNET_0_DEVICE_ID 0
  30. #define XPAR_OPB_ETHERNET_0_ERR_COUNT_EXIST 1
  31. #define XPAR_OPB_ETHERNET_0_DMA_PRESENT 1
  32. #define XPAR_OPB_ETHERNET_0_MII_EXIST 1
  33. /******************************************************************/
  34. #define XPAR_XUARTNS550_NUM_INSTANCES 1
  35. #define XPAR_XUARTNS550_CLOCK_HZ 100000000
  36. #define XPAR_OPB_UART16550_0_BASEADDR 0xA0000000
  37. #define XPAR_OPB_UART16550_0_HIGHADDR 0xA0001FFF
  38. #define XPAR_OPB_UART16550_0_DEVICE_ID 0
  39. /******************************************************************/
  40. #define XPAR_XGPIO_NUM_INSTANCES 3
  41. #define XPAR_OPB_GPIO_0_BASEADDR 0x90000000
  42. #define XPAR_OPB_GPIO_0_HIGHADDR 0x900001FF
  43. #define XPAR_OPB_GPIO_0_DEVICE_ID 0
  44. #define XPAR_OPB_GPIO_0_INTERRUPT_PRESENT 0
  45. #define XPAR_OPB_GPIO_0_IS_DUAL 1
  46. #define XPAR_OPB_GPIO_EXP_HDR_0_BASEADDR 0x90001000
  47. #define XPAR_OPB_GPIO_EXP_HDR_0_HIGHADDR 0x900011FF
  48. #define XPAR_OPB_GPIO_EXP_HDR_0_DEVICE_ID 1
  49. #define XPAR_OPB_GPIO_EXP_HDR_0_INTERRUPT_PRESENT 0
  50. #define XPAR_OPB_GPIO_EXP_HDR_0_IS_DUAL 1
  51. #define XPAR_OPB_GPIO_CHAR_LCD_0_BASEADDR 0x90002000
  52. #define XPAR_OPB_GPIO_CHAR_LCD_0_HIGHADDR 0x900021FF
  53. #define XPAR_OPB_GPIO_CHAR_LCD_0_DEVICE_ID 2
  54. #define XPAR_OPB_GPIO_CHAR_LCD_0_INTERRUPT_PRESENT 0
  55. #define XPAR_OPB_GPIO_CHAR_LCD_0_IS_DUAL 0
  56. /******************************************************************/
  57. #define XPAR_XPS2_NUM_INSTANCES 2
  58. #define XPAR_OPB_PS2_DUAL_REF_0_DEVICE_ID_0 0
  59. #define XPAR_OPB_PS2_DUAL_REF_0_BASEADDR_0 0xA9000000
  60. #define XPAR_OPB_PS2_DUAL_REF_0_HIGHADDR_0 (0xA9000000+0x3F)
  61. #define XPAR_OPB_PS2_DUAL_REF_0_DEVICE_ID_1 1
  62. #define XPAR_OPB_PS2_DUAL_REF_0_BASEADDR_1 (0xA9000000+0x1000)
  63. #define XPAR_OPB_PS2_DUAL_REF_0_HIGHADDR_1 (0xA9000000+0x103F)
  64. /******************************************************************/
  65. #define XPAR_XIIC_NUM_INSTANCES 1
  66. #define XPAR_OPB_IIC_0_BASEADDR 0xA8000000
  67. #define XPAR_OPB_IIC_0_HIGHADDR 0xA80001FF
  68. #define XPAR_OPB_IIC_0_DEVICE_ID 0
  69. #define XPAR_OPB_IIC_0_TEN_BIT_ADR 0
  70. #define XPAR_OPB_IIC_0_GPO_WIDTH 1
  71. /******************************************************************/
  72. #define XPAR_INTC_MAX_NUM_INTR_INPUTS 10
  73. #define XPAR_XINTC_HAS_IPR 1
  74. #define XPAR_XINTC_USE_DCR 0
  75. #define XPAR_XINTC_NUM_INSTANCES 1
  76. #define XPAR_OPB_INTC_0_BASEADDR 0xD1000FC0
  77. #define XPAR_OPB_INTC_0_HIGHADDR 0xD1000FDF
  78. #define XPAR_OPB_INTC_0_DEVICE_ID 0
  79. #define XPAR_OPB_INTC_0_KIND_OF_INTR 0x00000000
  80. /******************************************************************/
  81. #define XPAR_INTC_SINGLE_BASEADDR 0xD1000FC0
  82. #define XPAR_INTC_SINGLE_HIGHADDR 0xD1000FDF
  83. #define XPAR_INTC_SINGLE_DEVICE_ID XPAR_OPB_INTC_0_DEVICE_ID
  84. #define XPAR_OPB_ETHERNET_0_IP2INTC_IRPT_MASK 0X000001
  85. #define XPAR_OPB_INTC_0_OPB_ETHERNET_0_IP2INTC_IRPT_INTR 0
  86. #define XPAR_SYSTEM_USB_HPI_INT_MASK 0X000002
  87. #define XPAR_OPB_INTC_0_SYSTEM_USB_HPI_INT_INTR 1
  88. #define XPAR_MISC_LOGIC_0_PHY_MII_INT_MASK 0X000004
  89. #define XPAR_OPB_INTC_0_MISC_LOGIC_0_PHY_MII_INT_INTR 2
  90. #define XPAR_OPB_SYSACE_0_SYSACE_IRQ_MASK 0X000008
  91. #define XPAR_OPB_INTC_0_OPB_SYSACE_0_SYSACE_IRQ_INTR 3
  92. #define XPAR_OPB_AC97_CONTROLLER_REF_0_RECORD_INTERRUPT_MASK 0X000010
  93. #define XPAR_OPB_INTC_0_OPB_AC97_CONTROLLER_REF_0_RECORD_INTERRUPT_INTR 4
  94. #define XPAR_OPB_AC97_CONTROLLER_REF_0_PLAYBACK_INTERRUPT_MASK 0X000020
  95. #define XPAR_OPB_INTC_0_OPB_AC97_CONTROLLER_REF_0_PLAYBACK_INTERRUPT_INTR 5
  96. #define XPAR_OPB_IIC_0_IP2INTC_IRPT_MASK 0X000040
  97. #define XPAR_OPB_INTC_0_OPB_IIC_0_IP2INTC_IRPT_INTR 6
  98. #define XPAR_OPB_PS2_DUAL_REF_0_SYS_INTR2_MASK 0X000080
  99. #define XPAR_OPB_INTC_0_OPB_PS2_DUAL_REF_0_SYS_INTR2_INTR 7
  100. #define XPAR_OPB_PS2_DUAL_REF_0_SYS_INTR1_MASK 0X000100
  101. #define XPAR_OPB_INTC_0_OPB_PS2_DUAL_REF_0_SYS_INTR1_INTR 8
  102. #define XPAR_OPB_UART16550_0_IP2INTC_IRPT_MASK 0X000200
  103. #define XPAR_OPB_INTC_0_OPB_UART16550_0_IP2INTC_IRPT_INTR 9
  104. /******************************************************************/
  105. #define XPAR_XTFT_NUM_INSTANCES 1
  106. #define XPAR_PLB_TFT_CNTLR_REF_0_DCR_BASEADDR 0xD0000200
  107. #define XPAR_PLB_TFT_CNTLR_REF_0_DCR_HIGHADDR 0xD0000207
  108. #define XPAR_PLB_TFT_CNTLR_REF_0_DEVICE_ID 0
  109. /******************************************************************/
  110. #define XPAR_XSYSACE_MEM_WIDTH 16
  111. #define XPAR_XSYSACE_NUM_INSTANCES 1
  112. #define XPAR_OPB_SYSACE_0_BASEADDR 0xCF000000
  113. #define XPAR_OPB_SYSACE_0_HIGHADDR 0xCF0001FF
  114. #define XPAR_OPB_SYSACE_0_DEVICE_ID 0
  115. #define XPAR_OPB_SYSACE_0_MEM_WIDTH 16
  116. /******************************************************************/
  117. #define XPAR_CPU_PPC405_CORE_CLOCK_FREQ_HZ 300000000
  118. /******************************************************************/
  119. /******************************************************************/
  120. /* Linux Redefines */
  121. /******************************************************************/
  122. #define XPAR_UARTNS550_0_BASEADDR (XPAR_OPB_UART16550_0_BASEADDR+0x1000)
  123. #define XPAR_UARTNS550_0_HIGHADDR XPAR_OPB_UART16550_0_HIGHADDR
  124. #define XPAR_UARTNS550_0_CLOCK_FREQ_HZ XPAR_XUARTNS550_CLOCK_HZ
  125. #define XPAR_UARTNS550_0_DEVICE_ID XPAR_OPB_UART16550_0_DEVICE_ID
  126. /******************************************************************/
  127. #define XPAR_INTC_0_BASEADDR XPAR_OPB_INTC_0_BASEADDR
  128. #define XPAR_INTC_0_HIGHADDR XPAR_OPB_INTC_0_HIGHADDR
  129. #define XPAR_INTC_0_KIND_OF_INTR XPAR_OPB_INTC_0_KIND_OF_INTR
  130. #define XPAR_INTC_0_DEVICE_ID XPAR_OPB_INTC_0_DEVICE_ID
  131. /******************************************************************/
  132. #define XPAR_INTC_0_EMAC_0_VEC_ID XPAR_OPB_INTC_0_OPB_ETHERNET_0_IP2INTC_IRPT_INTR
  133. #define XPAR_INTC_0_SYSACE_0_VEC_ID XPAR_OPB_INTC_0_OPB_SYSACE_0_SYSACE_IRQ_INTR
  134. #define XPAR_INTC_0_IIC_0_VEC_ID XPAR_OPB_INTC_0_OPB_IIC_0_IP2INTC_IRPT_INTR
  135. #define XPAR_INTC_0_PS2_1_VEC_ID XPAR_OPB_INTC_0_OPB_PS2_DUAL_REF_0_SYS_INTR2_INTR
  136. #define XPAR_INTC_0_PS2_0_VEC_ID XPAR_OPB_INTC_0_OPB_PS2_DUAL_REF_0_SYS_INTR1_INTR
  137. #define XPAR_INTC_0_UARTNS550_0_VEC_ID XPAR_OPB_INTC_0_OPB_UART16550_0_IP2INTC_IRPT_INTR
  138. /******************************************************************/
  139. #define XPAR_TFT_0_BASEADDR XPAR_PLB_TFT_CNTLR_REF_0_DCR_BASEADDR
  140. /******************************************************************/
  141. #define XPAR_EMAC_0_BASEADDR XPAR_OPB_ETHERNET_0_BASEADDR
  142. #define XPAR_EMAC_0_HIGHADDR XPAR_OPB_ETHERNET_0_HIGHADDR
  143. #define XPAR_EMAC_0_DMA_PRESENT XPAR_OPB_ETHERNET_0_DMA_PRESENT
  144. #define XPAR_EMAC_0_MII_EXIST XPAR_OPB_ETHERNET_0_MII_EXIST
  145. #define XPAR_EMAC_0_ERR_COUNT_EXIST XPAR_OPB_ETHERNET_0_ERR_COUNT_EXIST
  146. #define XPAR_EMAC_0_DEVICE_ID XPAR_OPB_ETHERNET_0_DEVICE_ID
  147. /******************************************************************/
  148. #define XPAR_GPIO_0_BASEADDR XPAR_OPB_GPIO_0_BASEADDR_0
  149. #define XPAR_GPIO_0_HIGHADDR XPAR_OPB_GPIO_0_HIGHADDR_0
  150. #define XPAR_GPIO_0_DEVICE_ID XPAR_OPB_GPIO_0_DEVICE_ID_0
  151. #define XPAR_GPIO_1_BASEADDR XPAR_OPB_GPIO_0_BASEADDR_1
  152. #define XPAR_GPIO_1_HIGHADDR XPAR_OPB_GPIO_0_HIGHADDR_1
  153. #define XPAR_GPIO_1_DEVICE_ID XPAR_OPB_GPIO_0_DEVICE_ID_1
  154. #define XPAR_GPIO_2_BASEADDR XPAR_OPB_GPIO_EXP_HDR_0_BASEADDR_0
  155. #define XPAR_GPIO_2_HIGHADDR XPAR_OPB_GPIO_EXP_HDR_0_HIGHADDR_0
  156. #define XPAR_GPIO_2_DEVICE_ID XPAR_OPB_GPIO_EXP_HDR_0_DEVICE_ID_0
  157. #define XPAR_GPIO_3_BASEADDR XPAR_OPB_GPIO_EXP_HDR_0_BASEADDR_1
  158. #define XPAR_GPIO_3_HIGHADDR XPAR_OPB_GPIO_EXP_HDR_0_HIGHADDR_1
  159. #define XPAR_GPIO_3_DEVICE_ID XPAR_OPB_GPIO_EXP_HDR_0_DEVICE_ID_1
  160. #define XPAR_GPIO_4_BASEADDR XPAR_OPB_GPIO_CHAR_LCD_0_BASEADDR
  161. #define XPAR_GPIO_4_HIGHADDR XPAR_OPB_GPIO_CHAR_LCD_0_HIGHADDR
  162. #define XPAR_GPIO_4_DEVICE_ID XPAR_OPB_GPIO_CHAR_LCD_0_DEVICE_ID
  163. /******************************************************************/
  164. #define XPAR_PS2_0_BASEADDR XPAR_OPB_PS2_DUAL_REF_0_BASEADDR_0
  165. #define XPAR_PS2_0_HIGHADDR XPAR_OPB_PS2_DUAL_REF_0_HIGHADDR_0
  166. #define XPAR_PS2_0_DEVICE_ID XPAR_OPB_PS2_DUAL_REF_0_DEVICE_ID_0
  167. #define XPAR_PS2_1_BASEADDR XPAR_OPB_PS2_DUAL_REF_0_BASEADDR_1
  168. #define XPAR_PS2_1_HIGHADDR XPAR_OPB_PS2_DUAL_REF_0_HIGHADDR_1
  169. #define XPAR_PS2_1_DEVICE_ID XPAR_OPB_PS2_DUAL_REF_0_DEVICE_ID_1
  170. /******************************************************************/
  171. #define XPAR_SYSACE_0_BASEADDR XPAR_OPB_SYSACE_0_BASEADDR
  172. #define XPAR_SYSACE_0_HIGHADDR XPAR_OPB_SYSACE_0_HIGHADDR
  173. #define XPAR_SYSACE_0_DEVICE_ID XPAR_OPB_SYSACE_0_DEVICE_ID
  174. /******************************************************************/
  175. #define XPAR_IIC_0_BASEADDR XPAR_OPB_IIC_0_BASEADDR
  176. #define XPAR_IIC_0_HIGHADDR XPAR_OPB_IIC_0_HIGHADDR
  177. #define XPAR_IIC_0_TEN_BIT_ADR XPAR_OPB_IIC_0_TEN_BIT_ADR
  178. #define XPAR_IIC_0_DEVICE_ID XPAR_OPB_IIC_0_DEVICE_ID
  179. /******************************************************************/
  180. #define XPAR_PLB_CLOCK_FREQ_HZ 100000000
  181. #define XPAR_CORE_CLOCK_FREQ_HZ XPAR_CPU_PPC405_CORE_CLOCK_FREQ_HZ
  182. #define XPAR_DDR_0_SIZE 0x4000000
  183. /******************************************************************/
  184. #define XPAR_PERSISTENT_0_IIC_0_BASEADDR 0x00000400
  185. #define XPAR_PERSISTENT_0_IIC_0_HIGHADDR 0x000007FF
  186. #define XPAR_PERSISTENT_0_IIC_0_EEPROMADDR 0xA0
  187. /******************************************************************/
  188. #define XPAR_PCI_0_CLOCK_FREQ_HZ 0
  189. /******************************************************************/