xparameters_ml300.h 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310
  1. /*******************************************************************
  2. *
  3. * Author: Xilinx, Inc.
  4. *
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License as published by the
  8. * Free Software Foundation; either version 2 of the License, or (at your
  9. * option) any later version.
  10. *
  11. *
  12. * XILINX IS PROVIDING THIS DESIGN, CODE, OR INFORMATION "AS IS" AS A
  13. * COURTESY TO YOU. BY PROVIDING THIS DESIGN, CODE, OR INFORMATION AS
  14. * ONE POSSIBLE IMPLEMENTATION OF THIS FEATURE, APPLICATION OR STANDARD,
  15. * XILINX IS MAKING NO REPRESENTATION THAT THIS IMPLEMENTATION IS FREE
  16. * FROM ANY CLAIMS OF INFRINGEMENT, AND YOU ARE RESPONSIBLE FOR OBTAINING
  17. * ANY THIRD PARTY RIGHTS YOU MAY REQUIRE FOR YOUR IMPLEMENTATION.
  18. * XILINX EXPRESSLY DISCLAIMS ANY WARRANTY WHATSOEVER WITH RESPECT TO
  19. * THE ADEQUACY OF THE IMPLEMENTATION, INCLUDING BUT NOT LIMITED TO ANY
  20. * WARRANTIES OR REPRESENTATIONS THAT THIS IMPLEMENTATION IS FREE FROM
  21. * CLAIMS OF INFRINGEMENT, IMPLIED WARRANTIES OF MERCHANTABILITY AND
  22. * FITNESS FOR A PARTICULAR PURPOSE.
  23. *
  24. *
  25. * Xilinx hardware products are not intended for use in life support
  26. * appliances, devices, or systems. Use in such applications is
  27. * expressly prohibited.
  28. *
  29. *
  30. * (c) Copyright 2002-2004 Xilinx Inc.
  31. * All rights reserved.
  32. *
  33. *
  34. * You should have received a copy of the GNU General Public License along
  35. * with this program; if not, write to the Free Software Foundation, Inc.,
  36. * 675 Mass Ave, Cambridge, MA 02139, USA.
  37. *
  38. * Description: Driver parameters
  39. *
  40. *******************************************************************/
  41. #define XPAR_XPCI_NUM_INSTANCES 1
  42. #define XPAR_XPCI_CLOCK_HZ 33333333
  43. #define XPAR_OPB_PCI_REF_0_DEVICE_ID 0
  44. #define XPAR_OPB_PCI_REF_0_BASEADDR 0x20000000
  45. #define XPAR_OPB_PCI_REF_0_HIGHADDR 0x3FFFFFFF
  46. #define XPAR_OPB_PCI_REF_0_CONFIG_ADDR 0x3C000000
  47. #define XPAR_OPB_PCI_REF_0_CONFIG_DATA 0x3C000004
  48. #define XPAR_OPB_PCI_REF_0_LCONFIG_ADDR 0x3E000000
  49. #define XPAR_OPB_PCI_REF_0_MEM_BASEADDR 0x20000000
  50. #define XPAR_OPB_PCI_REF_0_MEM_HIGHADDR 0x37FFFFFF
  51. #define XPAR_OPB_PCI_REF_0_IO_BASEADDR 0x38000000
  52. #define XPAR_OPB_PCI_REF_0_IO_HIGHADDR 0x3BFFFFFF
  53. /******************************************************************/
  54. #define XPAR_XEMAC_NUM_INSTANCES 1
  55. #define XPAR_OPB_ETHERNET_0_BASEADDR 0x60000000
  56. #define XPAR_OPB_ETHERNET_0_HIGHADDR 0x60003FFF
  57. #define XPAR_OPB_ETHERNET_0_DEVICE_ID 0
  58. #define XPAR_OPB_ETHERNET_0_ERR_COUNT_EXIST 1
  59. #define XPAR_OPB_ETHERNET_0_DMA_PRESENT 1
  60. #define XPAR_OPB_ETHERNET_0_MII_EXIST 1
  61. /******************************************************************/
  62. #define XPAR_MY_OPB_GPIO_0_DEVICE_ID_0 0
  63. #define XPAR_MY_OPB_GPIO_0_BASEADDR_0 0x90000000
  64. #define XPAR_MY_OPB_GPIO_0_HIGHADDR_0 (0x90000000+0x7)
  65. #define XPAR_MY_OPB_GPIO_0_DEVICE_ID_1 1
  66. #define XPAR_MY_OPB_GPIO_0_BASEADDR_1 (0x90000000+0x8)
  67. #define XPAR_MY_OPB_GPIO_0_HIGHADDR_1 (0x90000000+0x1F)
  68. #define XPAR_XGPIO_NUM_INSTANCES 2
  69. /******************************************************************/
  70. #define XPAR_XIIC_NUM_INSTANCES 1
  71. #define XPAR_OPB_IIC_0_BASEADDR 0xA8000000
  72. #define XPAR_OPB_IIC_0_HIGHADDR 0xA80001FF
  73. #define XPAR_OPB_IIC_0_DEVICE_ID 0
  74. #define XPAR_OPB_IIC_0_TEN_BIT_ADR 0
  75. /******************************************************************/
  76. #define XPAR_XUARTNS550_NUM_INSTANCES 2
  77. #define XPAR_XUARTNS550_CLOCK_HZ 100000000
  78. #define XPAR_OPB_UART16550_0_BASEADDR 0xA0000000
  79. #define XPAR_OPB_UART16550_0_HIGHADDR 0xA0001FFF
  80. #define XPAR_OPB_UART16550_0_DEVICE_ID 0
  81. #define XPAR_OPB_UART16550_1_BASEADDR 0xA0010000
  82. #define XPAR_OPB_UART16550_1_HIGHADDR 0xA0011FFF
  83. #define XPAR_OPB_UART16550_1_DEVICE_ID 1
  84. /******************************************************************/
  85. #define XPAR_XSPI_NUM_INSTANCES 1
  86. #define XPAR_OPB_SPI_0_BASEADDR 0xA4000000
  87. #define XPAR_OPB_SPI_0_HIGHADDR 0xA400007F
  88. #define XPAR_OPB_SPI_0_DEVICE_ID 0
  89. #define XPAR_OPB_SPI_0_FIFO_EXIST 1
  90. #define XPAR_OPB_SPI_0_SPI_SLAVE_ONLY 0
  91. #define XPAR_OPB_SPI_0_NUM_SS_BITS 1
  92. /******************************************************************/
  93. #define XPAR_XPS2_NUM_INSTANCES 2
  94. #define XPAR_OPB_PS2_DUAL_REF_0_DEVICE_ID_0 0
  95. #define XPAR_OPB_PS2_DUAL_REF_0_BASEADDR_0 0xA9000000
  96. #define XPAR_OPB_PS2_DUAL_REF_0_HIGHADDR_0 (0xA9000000+0x3F)
  97. #define XPAR_OPB_PS2_DUAL_REF_0_DEVICE_ID_1 1
  98. #define XPAR_OPB_PS2_DUAL_REF_0_BASEADDR_1 (0xA9000000+0x1000)
  99. #define XPAR_OPB_PS2_DUAL_REF_0_HIGHADDR_1 (0xA9000000+0x103F)
  100. /******************************************************************/
  101. #define XPAR_XTOUCHSCREEN_NUM_INSTANCES 1
  102. #define XPAR_OPB_TSD_REF_0_BASEADDR 0xAA000000
  103. #define XPAR_OPB_TSD_REF_0_HIGHADDR 0xAA000007
  104. #define XPAR_OPB_TSD_REF_0_DEVICE_ID 0
  105. /******************************************************************/
  106. #define XPAR_OPB_AC97_CONTROLLER_REF_0_BASEADDR 0xA6000000
  107. #define XPAR_OPB_AC97_CONTROLLER_REF_0_HIGHADDR 0xA60000FF
  108. #define XPAR_OPB_PAR_PORT_REF_0_BASEADDR 0x90010000
  109. #define XPAR_OPB_PAR_PORT_REF_0_HIGHADDR 0x900100FF
  110. #define XPAR_PLB_DDR_0_BASEADDR 0x00000000
  111. #define XPAR_PLB_DDR_0_HIGHADDR 0x0FFFFFFF
  112. /******************************************************************/
  113. #define XPAR_XINTC_HAS_IPR 1
  114. #define XPAR_INTC_MAX_NUM_INTR_INPUTS 18
  115. #define XPAR_XINTC_USE_DCR 0
  116. #define XPAR_XINTC_NUM_INSTANCES 1
  117. #define XPAR_DCR_INTC_0_BASEADDR 0xD0000FC0
  118. #define XPAR_DCR_INTC_0_HIGHADDR 0xD0000FDF
  119. #define XPAR_DCR_INTC_0_DEVICE_ID 0
  120. #define XPAR_DCR_INTC_0_KIND_OF_INTR 0x00038000
  121. /******************************************************************/
  122. #define XPAR_DCR_INTC_0_MISC_LOGIC_0_PHY_MII_INT_INTR 0
  123. #define XPAR_DCR_INTC_0_OPB_ETHERNET_0_IP2INTC_IRPT_INTR 1
  124. #define XPAR_DCR_INTC_0_MISC_LOGIC_0_IIC_TEMP_CRIT_INTR 2
  125. #define XPAR_DCR_INTC_0_MISC_LOGIC_0_IIC_IRQ_INTR 3
  126. #define XPAR_DCR_INTC_0_OPB_IIC_0_IP2INTC_IRPT_INTR 4
  127. #define XPAR_DCR_INTC_0_OPB_SYSACE_0_SYSACE_IRQ_INTR 5
  128. #define XPAR_DCR_INTC_0_OPB_UART16550_0_IP2INTC_IRPT_INTR 6
  129. #define XPAR_DCR_INTC_0_OPB_UART16550_1_IP2INTC_IRPT_INTR 7
  130. #define XPAR_DCR_INTC_0_OPB_PS2_DUAL_REF_0_SYS_INTR1_INTR 8
  131. #define XPAR_DCR_INTC_0_OPB_PS2_DUAL_REF_0_SYS_INTR2_INTR 9
  132. #define XPAR_DCR_INTC_0_OPB_SPI_0_IP2INTC_IRPT_INTR 10
  133. #define XPAR_DCR_INTC_0_OPB_TSD_REF_0_INTR_INTR 11
  134. #define XPAR_DCR_INTC_0_OPB_AC97_CONTROLLER_REF_0_PLAYBACK_INTERRUPT_INTR 12
  135. #define XPAR_DCR_INTC_0_OPB_AC97_CONTROLLER_REF_0_RECORD_INTERRUPT_INTR 13
  136. #define XPAR_DCR_INTC_0_OPB_PCI_REF_0_INTR_OUT_INTR 14
  137. #define XPAR_DCR_INTC_0_PLB2OPB_BRIDGE_0_BUS_ERROR_DET_INTR 15
  138. #define XPAR_DCR_INTC_0_PLB_V34_0_BUS_ERROR_DET_INTR 16
  139. #define XPAR_DCR_INTC_0_OPB2PLB_BRIDGE_0_BUS_ERROR_DET_INTR 17
  140. /******************************************************************/
  141. #define XPAR_XTFT_NUM_INSTANCES 1
  142. #define XPAR_PLB_TFT_CNTLR_REF_0_DCR_BASEADDR 0xD0000200
  143. #define XPAR_PLB_TFT_CNTLR_REF_0_DCR_HIGHADDR 0xD0000207
  144. #define XPAR_PLB_TFT_CNTLR_REF_0_DEVICE_ID 0
  145. /******************************************************************/
  146. #define XPAR_XSYSACE_MEM_WIDTH 8
  147. #define XPAR_XSYSACE_NUM_INSTANCES 1
  148. #define XPAR_OPB_SYSACE_0_BASEADDR 0xCF000000
  149. #define XPAR_OPB_SYSACE_0_HIGHADDR 0xCF0001FF
  150. #define XPAR_OPB_SYSACE_0_DEVICE_ID 0
  151. #define XPAR_OPB_SYSACE_0_MEM_WIDTH 8
  152. /******************************************************************/
  153. #define XPAR_CPU_PPC405_CORE_CLOCK_FREQ_HZ 300000000
  154. /******************************************************************/
  155. /******************************************************************/
  156. /* Linux Redefines */
  157. /******************************************************************/
  158. #define XPAR_UARTNS550_0_BASEADDR (XPAR_OPB_UART16550_0_BASEADDR+0x1000)
  159. #define XPAR_UARTNS550_0_HIGHADDR XPAR_OPB_UART16550_0_HIGHADDR
  160. #define XPAR_UARTNS550_0_CLOCK_FREQ_HZ XPAR_XUARTNS550_CLOCK_HZ
  161. #define XPAR_UARTNS550_0_DEVICE_ID XPAR_OPB_UART16550_0_DEVICE_ID
  162. #define XPAR_UARTNS550_1_BASEADDR (XPAR_OPB_UART16550_1_BASEADDR+0x1000)
  163. #define XPAR_UARTNS550_1_HIGHADDR XPAR_OPB_UART16550_1_HIGHADDR
  164. #define XPAR_UARTNS550_1_CLOCK_FREQ_HZ XPAR_XUARTNS550_CLOCK_HZ
  165. #define XPAR_UARTNS550_1_DEVICE_ID XPAR_OPB_UART16550_1_DEVICE_ID
  166. /******************************************************************/
  167. #define XPAR_GPIO_0_BASEADDR XPAR_MY_OPB_GPIO_0_BASEADDR_0
  168. #define XPAR_GPIO_0_HIGHADDR XPAR_MY_OPB_GPIO_0_HIGHADDR_0
  169. #define XPAR_GPIO_0_DEVICE_ID XPAR_MY_OPB_GPIO_0_DEVICE_ID_0
  170. #define XPAR_GPIO_1_BASEADDR XPAR_MY_OPB_GPIO_0_BASEADDR_1
  171. #define XPAR_GPIO_1_HIGHADDR XPAR_MY_OPB_GPIO_0_HIGHADDR_1
  172. #define XPAR_GPIO_1_DEVICE_ID XPAR_MY_OPB_GPIO_0_DEVICE_ID_1
  173. /******************************************************************/
  174. #define XPAR_IIC_0_BASEADDR XPAR_OPB_IIC_0_BASEADDR
  175. #define XPAR_IIC_0_HIGHADDR XPAR_OPB_IIC_0_HIGHADDR
  176. #define XPAR_IIC_0_TEN_BIT_ADR XPAR_OPB_IIC_0_TEN_BIT_ADR
  177. #define XPAR_IIC_0_DEVICE_ID XPAR_OPB_IIC_0_DEVICE_ID
  178. /******************************************************************/
  179. #define XPAR_SYSACE_0_BASEADDR XPAR_OPB_SYSACE_0_BASEADDR
  180. #define XPAR_SYSACE_0_HIGHADDR XPAR_OPB_SYSACE_0_HIGHADDR
  181. #define XPAR_SYSACE_0_DEVICE_ID XPAR_OPB_SYSACE_0_DEVICE_ID
  182. /******************************************************************/
  183. #define XPAR_INTC_0_BASEADDR XPAR_DCR_INTC_0_BASEADDR
  184. #define XPAR_INTC_0_HIGHADDR XPAR_DCR_INTC_0_HIGHADDR
  185. #define XPAR_INTC_0_KIND_OF_INTR XPAR_DCR_INTC_0_KIND_OF_INTR
  186. #define XPAR_INTC_0_DEVICE_ID XPAR_DCR_INTC_0_DEVICE_ID
  187. /******************************************************************/
  188. #define XPAR_INTC_0_EMAC_0_VEC_ID XPAR_DCR_INTC_0_OPB_ETHERNET_0_IP2INTC_IRPT_INTR
  189. #define XPAR_INTC_0_IIC_0_VEC_ID XPAR_DCR_INTC_0_OPB_IIC_0_IP2INTC_IRPT_INTR
  190. #define XPAR_INTC_0_SYSACE_0_VEC_ID XPAR_DCR_INTC_0_OPB_SYSACE_0_SYSACE_IRQ_INTR
  191. #define XPAR_INTC_0_UARTNS550_0_VEC_ID XPAR_DCR_INTC_0_OPB_UART16550_0_IP2INTC_IRPT_INTR
  192. #define XPAR_INTC_0_UARTNS550_1_VEC_ID XPAR_DCR_INTC_0_OPB_UART16550_1_IP2INTC_IRPT_INTR
  193. #define XPAR_INTC_0_PS2_0_VEC_ID XPAR_DCR_INTC_0_OPB_PS2_DUAL_REF_0_SYS_INTR1_INTR
  194. #define XPAR_INTC_0_PS2_1_VEC_ID XPAR_DCR_INTC_0_OPB_PS2_DUAL_REF_0_SYS_INTR2_INTR
  195. #define XPAR_INTC_0_SPI_0_VEC_ID XPAR_DCR_INTC_0_OPB_SPI_0_IP2INTC_IRPT_INTR
  196. #define XPAR_INTC_0_TOUCHSCREEN_0_VEC_ID XPAR_DCR_INTC_0_OPB_TSD_REF_0_INTR_INTR
  197. #define XPAR_INTC_0_PCI_0_VEC_ID_A XPAR_DCR_INTC_0_OPB_PCI_REF_0_INTR_OUT_INTR
  198. #define XPAR_INTC_0_PCI_0_VEC_ID_B XPAR_DCR_INTC_0_OPB_PCI_REF_0_INTR_OUT_INTR
  199. #define XPAR_INTC_0_PCI_0_VEC_ID_C XPAR_DCR_INTC_0_OPB_PCI_REF_0_INTR_OUT_INTR
  200. #define XPAR_INTC_0_PCI_0_VEC_ID_D XPAR_DCR_INTC_0_OPB_PCI_REF_0_INTR_OUT_INTR
  201. /******************************************************************/
  202. #define XPAR_EMAC_0_BASEADDR XPAR_OPB_ETHERNET_0_BASEADDR
  203. #define XPAR_EMAC_0_HIGHADDR XPAR_OPB_ETHERNET_0_HIGHADDR
  204. #define XPAR_EMAC_0_DMA_PRESENT XPAR_OPB_ETHERNET_0_DMA_PRESENT
  205. #define XPAR_EMAC_0_MII_EXIST XPAR_OPB_ETHERNET_0_MII_EXIST
  206. #define XPAR_EMAC_0_ERR_COUNT_EXIST XPAR_OPB_ETHERNET_0_ERR_COUNT_EXIST
  207. #define XPAR_EMAC_0_DEVICE_ID XPAR_OPB_ETHERNET_0_DEVICE_ID
  208. /******************************************************************/
  209. #define XPAR_SPI_0_BASEADDR XPAR_OPB_SPI_0_BASEADDR
  210. #define XPAR_SPI_0_HIGHADDR XPAR_OPB_SPI_0_HIGHADDR
  211. #define XPAR_SPI_0_DEVICE_ID XPAR_OPB_SPI_0_DEVICE_ID
  212. /******************************************************************/
  213. #define XPAR_TOUCHSCREEN_0_BASEADDR XPAR_OPB_TSD_REF_0_BASEADDR
  214. #define XPAR_TOUCHSCREEN_0_HIGHADDR XPAR_OPB_TSD_REF_0_HIGHADDR
  215. #define XPAR_TOUCHSCREEN_0_DEVICE_ID XPAR_OPB_TSD_REF_0_DEVICE_ID
  216. /******************************************************************/
  217. #define XPAR_TFT_0_BASEADDR XPAR_PLB_TFT_CNTLR_REF_0_DCR_BASEADDR
  218. /******************************************************************/
  219. #define XPAR_PCI_0_BASEADDR XPAR_OPB_PCI_REF_0_BASEADDR
  220. #define XPAR_PCI_0_HIGHADDR XPAR_OPB_PCI_REF_0_HIGHADDR
  221. #define XPAR_PCI_0_CONFIG_ADDR XPAR_OPB_PCI_REF_0_CONFIG_ADDR
  222. #define XPAR_PCI_0_CONFIG_DATA XPAR_OPB_PCI_REF_0_CONFIG_DATA
  223. #define XPAR_PCI_0_LCONFIG_ADDR XPAR_OPB_PCI_REF_0_LCONFIG_ADDR
  224. #define XPAR_PCI_0_MEM_BASEADDR XPAR_OPB_PCI_REF_0_MEM_BASEADDR
  225. #define XPAR_PCI_0_MEM_HIGHADDR XPAR_OPB_PCI_REF_0_MEM_HIGHADDR
  226. #define XPAR_PCI_0_IO_BASEADDR XPAR_OPB_PCI_REF_0_IO_BASEADDR
  227. #define XPAR_PCI_0_IO_HIGHADDR XPAR_OPB_PCI_REF_0_IO_HIGHADDR
  228. #define XPAR_PCI_0_CLOCK_FREQ_HZ XPAR_XPCI_CLOCK_HZ
  229. #define XPAR_PCI_0_DEVICE_ID XPAR_OPB_PCI_REF_0_DEVICE_ID
  230. /******************************************************************/
  231. #define XPAR_PS2_0_BASEADDR XPAR_OPB_PS2_DUAL_REF_0_BASEADDR_0
  232. #define XPAR_PS2_0_HIGHADDR XPAR_OPB_PS2_DUAL_REF_0_HIGHADDR_0
  233. #define XPAR_PS2_0_DEVICE_ID XPAR_OPB_PS2_DUAL_REF_0_DEVICE_ID_0
  234. #define XPAR_PS2_1_BASEADDR XPAR_OPB_PS2_DUAL_REF_0_BASEADDR_1
  235. #define XPAR_PS2_1_HIGHADDR XPAR_OPB_PS2_DUAL_REF_0_HIGHADDR_1
  236. #define XPAR_PS2_1_DEVICE_ID XPAR_OPB_PS2_DUAL_REF_0_DEVICE_ID_1
  237. /******************************************************************/
  238. #define XPAR_PLB_CLOCK_FREQ_HZ 100000000
  239. #define XPAR_CORE_CLOCK_FREQ_HZ XPAR_CPU_PPC405_CORE_CLOCK_FREQ_HZ
  240. #define XPAR_DDR_0_SIZE 0x08000000
  241. /******************************************************************/
  242. #define XPAR_PERSISTENT_0_IIC_0_BASEADDR 0x00000400
  243. #define XPAR_PERSISTENT_0_IIC_0_HIGHADDR 0x000007FF
  244. #define XPAR_PERSISTENT_0_IIC_0_EEPROMADDR 0xA0
  245. /******************************************************************/
  246. #define XPAR_POWER_0_POWERDOWN_BASEADDR 0x90000004
  247. #define XPAR_POWER_0_POWERDOWN_HIGHADDR 0x90000007
  248. #define XPAR_POWER_0_POWERDOWN_VALUE 0xFF
  249. /******************************************************************/