ppc440spe.h 2.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263
  1. /*
  2. * PPC440SPe definitions
  3. *
  4. * Roland Dreier <rolandd@cisco.com>
  5. * Copyright (c) 2005 Cisco Systems. All rights reserved.
  6. *
  7. * Matt Porter <mporter@kernel.crashing.org>
  8. * Copyright 2004-2005 MontaVista Software, Inc.
  9. *
  10. * This program is free software; you can redistribute it and/or modify it
  11. * under the terms of the GNU General Public License as published by the
  12. * Free Software Foundation; either version 2 of the License, or (at your
  13. * option) any later version.
  14. */
  15. #ifdef __KERNEL__
  16. #ifndef __PPC_PLATFORMS_PPC440SPE_H
  17. #define __PPC_PLATFORMS_PPC440SPE_H
  18. #include <asm/ibm44x.h>
  19. /* UART */
  20. #define PPC440SPE_UART0_ADDR 0x00000004f0000200ULL
  21. #define PPC440SPE_UART1_ADDR 0x00000004f0000300ULL
  22. #define PPC440SPE_UART2_ADDR 0x00000004f0000600ULL
  23. #define UART0_INT 0
  24. #define UART1_INT 1
  25. #define UART2_INT 37
  26. /* Clock and Power Management */
  27. #define IBM_CPM_IIC0 0x80000000 /* IIC interface */
  28. #define IBM_CPM_IIC1 0x40000000 /* IIC interface */
  29. #define IBM_CPM_PCI 0x20000000 /* PCI bridge */
  30. #define IBM_CPM_CPU 0x02000000 /* processor core */
  31. #define IBM_CPM_DMA 0x01000000 /* DMA controller */
  32. #define IBM_CPM_BGO 0x00800000 /* PLB to OPB bus arbiter */
  33. #define IBM_CPM_BGI 0x00400000 /* OPB to PLB bridge */
  34. #define IBM_CPM_EBC 0x00200000 /* External Bux Controller */
  35. #define IBM_CPM_EBM 0x00100000 /* Ext Bus Master Interface */
  36. #define IBM_CPM_DMC 0x00080000 /* SDRAM peripheral controller */
  37. #define IBM_CPM_PLB 0x00040000 /* PLB bus arbiter */
  38. #define IBM_CPM_SRAM 0x00020000 /* SRAM memory controller */
  39. #define IBM_CPM_PPM 0x00002000 /* PLB Performance Monitor */
  40. #define IBM_CPM_UIC1 0x00001000 /* Universal Interrupt Controller */
  41. #define IBM_CPM_GPIO0 0x00000800 /* General Purpose IO (??) */
  42. #define IBM_CPM_GPT 0x00000400 /* General Purpose Timers */
  43. #define IBM_CPM_UART0 0x00000200 /* serial port 0 */
  44. #define IBM_CPM_UART1 0x00000100 /* serial port 1 */
  45. #define IBM_CPM_UART2 0x00000100 /* serial port 1 */
  46. #define IBM_CPM_UIC0 0x00000080 /* Universal Interrupt Controller */
  47. #define IBM_CPM_TMRCLK 0x00000040 /* CPU timers */
  48. #define IBM_CPM_EMAC0 0x00000020 /* EMAC 0 */
  49. #define DFLT_IBM4xx_PM ~(IBM_CPM_UIC | IBM_CPM_UIC1 | IBM_CPM_CPU \
  50. | IBM_CPM_EBC | IBM_CPM_SRAM | IBM_CPM_BGO \
  51. | IBM_CPM_EBM | IBM_CPM_PLB | IBM_CPM_OPB \
  52. | IBM_CPM_TMRCLK | IBM_CPM_DMA | IBM_CPM_PCI \
  53. | IBM_CPM_TAHOE0 | IBM_CPM_TAHOE1 \
  54. | IBM_CPM_EMAC0 | IBM_CPM_EMAC1 \
  55. | IBM_CPM_EMAC2 | IBM_CPM_EMAC3 )
  56. #endif /* __PPC_PLATFORMS_PPC440SP_H */
  57. #endif /* __KERNEL__ */