ppc-opc.c 206 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621
  1. /* ppc-opc.c -- PowerPC opcode list
  2. Copyright 1994, 1995, 1996, 1997, 1998, 2000, 2001, 2002, 2003
  3. Free Software Foundation, Inc.
  4. Written by Ian Lance Taylor, Cygnus Support
  5. This file is part of GDB, GAS, and the GNU binutils.
  6. GDB, GAS, and the GNU binutils are free software; you can redistribute
  7. them and/or modify them under the terms of the GNU General Public
  8. License as published by the Free Software Foundation; either version
  9. 2, or (at your option) any later version.
  10. GDB, GAS, and the GNU binutils are distributed in the hope that they
  11. will be useful, but WITHOUT ANY WARRANTY; without even the implied
  12. warranty of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See
  13. the GNU General Public License for more details.
  14. You should have received a copy of the GNU General Public License
  15. along with this file; see the file COPYING. If not, write to the Free
  16. Software Foundation, 59 Temple Place - Suite 330, Boston, MA
  17. 02111-1307, USA. */
  18. #include <linux/stddef.h>
  19. #include "nonstdio.h"
  20. #include "ppc.h"
  21. #define ATTRIBUTE_UNUSED
  22. #define _(x) x
  23. /* This file holds the PowerPC opcode table. The opcode table
  24. includes almost all of the extended instruction mnemonics. This
  25. permits the disassembler to use them, and simplifies the assembler
  26. logic, at the cost of increasing the table size. The table is
  27. strictly constant data, so the compiler should be able to put it in
  28. the .text section.
  29. This file also holds the operand table. All knowledge about
  30. inserting operands into instructions and vice-versa is kept in this
  31. file. */
  32. /* Local insertion and extraction functions. */
  33. static unsigned long insert_bat (unsigned long, long, int, const char **);
  34. static long extract_bat (unsigned long, int, int *);
  35. static unsigned long insert_bba (unsigned long, long, int, const char **);
  36. static long extract_bba (unsigned long, int, int *);
  37. static unsigned long insert_bd (unsigned long, long, int, const char **);
  38. static long extract_bd (unsigned long, int, int *);
  39. static unsigned long insert_bdm (unsigned long, long, int, const char **);
  40. static long extract_bdm (unsigned long, int, int *);
  41. static unsigned long insert_bdp (unsigned long, long, int, const char **);
  42. static long extract_bdp (unsigned long, int, int *);
  43. static unsigned long insert_bo (unsigned long, long, int, const char **);
  44. static long extract_bo (unsigned long, int, int *);
  45. static unsigned long insert_boe (unsigned long, long, int, const char **);
  46. static long extract_boe (unsigned long, int, int *);
  47. static unsigned long insert_dq (unsigned long, long, int, const char **);
  48. static long extract_dq (unsigned long, int, int *);
  49. static unsigned long insert_ds (unsigned long, long, int, const char **);
  50. static long extract_ds (unsigned long, int, int *);
  51. static unsigned long insert_de (unsigned long, long, int, const char **);
  52. static long extract_de (unsigned long, int, int *);
  53. static unsigned long insert_des (unsigned long, long, int, const char **);
  54. static long extract_des (unsigned long, int, int *);
  55. static unsigned long insert_fxm (unsigned long, long, int, const char **);
  56. static long extract_fxm (unsigned long, int, int *);
  57. static unsigned long insert_li (unsigned long, long, int, const char **);
  58. static long extract_li (unsigned long, int, int *);
  59. static unsigned long insert_mbe (unsigned long, long, int, const char **);
  60. static long extract_mbe (unsigned long, int, int *);
  61. static unsigned long insert_mb6 (unsigned long, long, int, const char **);
  62. static long extract_mb6 (unsigned long, int, int *);
  63. static unsigned long insert_nb (unsigned long, long, int, const char **);
  64. static long extract_nb (unsigned long, int, int *);
  65. static unsigned long insert_nsi (unsigned long, long, int, const char **);
  66. static long extract_nsi (unsigned long, int, int *);
  67. static unsigned long insert_ral (unsigned long, long, int, const char **);
  68. static unsigned long insert_ram (unsigned long, long, int, const char **);
  69. static unsigned long insert_raq (unsigned long, long, int, const char **);
  70. static unsigned long insert_ras (unsigned long, long, int, const char **);
  71. static unsigned long insert_rbs (unsigned long, long, int, const char **);
  72. static long extract_rbs (unsigned long, int, int *);
  73. static unsigned long insert_rsq (unsigned long, long, int, const char **);
  74. static unsigned long insert_rtq (unsigned long, long, int, const char **);
  75. static unsigned long insert_sh6 (unsigned long, long, int, const char **);
  76. static long extract_sh6 (unsigned long, int, int *);
  77. static unsigned long insert_spr (unsigned long, long, int, const char **);
  78. static long extract_spr (unsigned long, int, int *);
  79. static unsigned long insert_tbr (unsigned long, long, int, const char **);
  80. static long extract_tbr (unsigned long, int, int *);
  81. static unsigned long insert_ev2 (unsigned long, long, int, const char **);
  82. static long extract_ev2 (unsigned long, int, int *);
  83. static unsigned long insert_ev4 (unsigned long, long, int, const char **);
  84. static long extract_ev4 (unsigned long, int, int *);
  85. static unsigned long insert_ev8 (unsigned long, long, int, const char **);
  86. static long extract_ev8 (unsigned long, int, int *);
  87. /* The operands table.
  88. The fields are bits, shift, insert, extract, flags.
  89. We used to put parens around the various additions, like the one
  90. for BA just below. However, that caused trouble with feeble
  91. compilers with a limit on depth of a parenthesized expression, like
  92. (reportedly) the compiler in Microsoft Developer Studio 5. So we
  93. omit the parens, since the macros are never used in a context where
  94. the addition will be ambiguous. */
  95. const struct powerpc_operand powerpc_operands[] =
  96. {
  97. /* The zero index is used to indicate the end of the list of
  98. operands. */
  99. #define UNUSED 0
  100. { 0, 0, NULL, NULL, 0 },
  101. /* The BA field in an XL form instruction. */
  102. #define BA UNUSED + 1
  103. #define BA_MASK (0x1f << 16)
  104. { 5, 16, NULL, NULL, PPC_OPERAND_CR },
  105. /* The BA field in an XL form instruction when it must be the same
  106. as the BT field in the same instruction. */
  107. #define BAT BA + 1
  108. { 5, 16, insert_bat, extract_bat, PPC_OPERAND_FAKE },
  109. /* The BB field in an XL form instruction. */
  110. #define BB BAT + 1
  111. #define BB_MASK (0x1f << 11)
  112. { 5, 11, NULL, NULL, PPC_OPERAND_CR },
  113. /* The BB field in an XL form instruction when it must be the same
  114. as the BA field in the same instruction. */
  115. #define BBA BB + 1
  116. { 5, 11, insert_bba, extract_bba, PPC_OPERAND_FAKE },
  117. /* The BD field in a B form instruction. The lower two bits are
  118. forced to zero. */
  119. #define BD BBA + 1
  120. { 16, 0, insert_bd, extract_bd, PPC_OPERAND_RELATIVE | PPC_OPERAND_SIGNED },
  121. /* The BD field in a B form instruction when absolute addressing is
  122. used. */
  123. #define BDA BD + 1
  124. { 16, 0, insert_bd, extract_bd, PPC_OPERAND_ABSOLUTE | PPC_OPERAND_SIGNED },
  125. /* The BD field in a B form instruction when the - modifier is used.
  126. This sets the y bit of the BO field appropriately. */
  127. #define BDM BDA + 1
  128. { 16, 0, insert_bdm, extract_bdm,
  129. PPC_OPERAND_RELATIVE | PPC_OPERAND_SIGNED },
  130. /* The BD field in a B form instruction when the - modifier is used
  131. and absolute address is used. */
  132. #define BDMA BDM + 1
  133. { 16, 0, insert_bdm, extract_bdm,
  134. PPC_OPERAND_ABSOLUTE | PPC_OPERAND_SIGNED },
  135. /* The BD field in a B form instruction when the + modifier is used.
  136. This sets the y bit of the BO field appropriately. */
  137. #define BDP BDMA + 1
  138. { 16, 0, insert_bdp, extract_bdp,
  139. PPC_OPERAND_RELATIVE | PPC_OPERAND_SIGNED },
  140. /* The BD field in a B form instruction when the + modifier is used
  141. and absolute addressing is used. */
  142. #define BDPA BDP + 1
  143. { 16, 0, insert_bdp, extract_bdp,
  144. PPC_OPERAND_ABSOLUTE | PPC_OPERAND_SIGNED },
  145. /* The BF field in an X or XL form instruction. */
  146. #define BF BDPA + 1
  147. { 3, 23, NULL, NULL, PPC_OPERAND_CR },
  148. /* An optional BF field. This is used for comparison instructions,
  149. in which an omitted BF field is taken as zero. */
  150. #define OBF BF + 1
  151. { 3, 23, NULL, NULL, PPC_OPERAND_CR | PPC_OPERAND_OPTIONAL },
  152. /* The BFA field in an X or XL form instruction. */
  153. #define BFA OBF + 1
  154. { 3, 18, NULL, NULL, PPC_OPERAND_CR },
  155. /* The BI field in a B form or XL form instruction. */
  156. #define BI BFA + 1
  157. #define BI_MASK (0x1f << 16)
  158. { 5, 16, NULL, NULL, PPC_OPERAND_CR },
  159. /* The BO field in a B form instruction. Certain values are
  160. illegal. */
  161. #define BO BI + 1
  162. #define BO_MASK (0x1f << 21)
  163. { 5, 21, insert_bo, extract_bo, 0 },
  164. /* The BO field in a B form instruction when the + or - modifier is
  165. used. This is like the BO field, but it must be even. */
  166. #define BOE BO + 1
  167. { 5, 21, insert_boe, extract_boe, 0 },
  168. /* The BT field in an X or XL form instruction. */
  169. #define BT BOE + 1
  170. { 5, 21, NULL, NULL, PPC_OPERAND_CR },
  171. /* The condition register number portion of the BI field in a B form
  172. or XL form instruction. This is used for the extended
  173. conditional branch mnemonics, which set the lower two bits of the
  174. BI field. This field is optional. */
  175. #define CR BT + 1
  176. { 3, 18, NULL, NULL, PPC_OPERAND_CR | PPC_OPERAND_OPTIONAL },
  177. /* The CRB field in an X form instruction. */
  178. #define CRB CR + 1
  179. { 5, 6, NULL, NULL, 0 },
  180. /* The CRFD field in an X form instruction. */
  181. #define CRFD CRB + 1
  182. { 3, 23, NULL, NULL, PPC_OPERAND_CR },
  183. /* The CRFS field in an X form instruction. */
  184. #define CRFS CRFD + 1
  185. { 3, 0, NULL, NULL, PPC_OPERAND_CR },
  186. /* The CT field in an X form instruction. */
  187. #define CT CRFS + 1
  188. { 5, 21, NULL, NULL, PPC_OPERAND_OPTIONAL },
  189. /* The D field in a D form instruction. This is a displacement off
  190. a register, and implies that the next operand is a register in
  191. parentheses. */
  192. #define D CT + 1
  193. { 16, 0, NULL, NULL, PPC_OPERAND_PARENS | PPC_OPERAND_SIGNED },
  194. /* The DE field in a DE form instruction. This is like D, but is 12
  195. bits only. */
  196. #define DE D + 1
  197. { 14, 0, insert_de, extract_de, PPC_OPERAND_PARENS },
  198. /* The DES field in a DES form instruction. This is like DS, but is 14
  199. bits only (12 stored.) */
  200. #define DES DE + 1
  201. { 14, 0, insert_des, extract_des, PPC_OPERAND_PARENS | PPC_OPERAND_SIGNED },
  202. /* The DQ field in a DQ form instruction. This is like D, but the
  203. lower four bits are forced to zero. */
  204. #define DQ DES + 1
  205. { 16, 0, insert_dq, extract_dq,
  206. PPC_OPERAND_PARENS | PPC_OPERAND_SIGNED | PPC_OPERAND_DQ },
  207. /* The DS field in a DS form instruction. This is like D, but the
  208. lower two bits are forced to zero. */
  209. #define DS DQ + 1
  210. { 16, 0, insert_ds, extract_ds,
  211. PPC_OPERAND_PARENS | PPC_OPERAND_SIGNED | PPC_OPERAND_DS },
  212. /* The E field in a wrteei instruction. */
  213. #define E DS + 1
  214. { 1, 15, NULL, NULL, 0 },
  215. /* The FL1 field in a POWER SC form instruction. */
  216. #define FL1 E + 1
  217. { 4, 12, NULL, NULL, 0 },
  218. /* The FL2 field in a POWER SC form instruction. */
  219. #define FL2 FL1 + 1
  220. { 3, 2, NULL, NULL, 0 },
  221. /* The FLM field in an XFL form instruction. */
  222. #define FLM FL2 + 1
  223. { 8, 17, NULL, NULL, 0 },
  224. /* The FRA field in an X or A form instruction. */
  225. #define FRA FLM + 1
  226. #define FRA_MASK (0x1f << 16)
  227. { 5, 16, NULL, NULL, PPC_OPERAND_FPR },
  228. /* The FRB field in an X or A form instruction. */
  229. #define FRB FRA + 1
  230. #define FRB_MASK (0x1f << 11)
  231. { 5, 11, NULL, NULL, PPC_OPERAND_FPR },
  232. /* The FRC field in an A form instruction. */
  233. #define FRC FRB + 1
  234. #define FRC_MASK (0x1f << 6)
  235. { 5, 6, NULL, NULL, PPC_OPERAND_FPR },
  236. /* The FRS field in an X form instruction or the FRT field in a D, X
  237. or A form instruction. */
  238. #define FRS FRC + 1
  239. #define FRT FRS
  240. { 5, 21, NULL, NULL, PPC_OPERAND_FPR },
  241. /* The FXM field in an XFX instruction. */
  242. #define FXM FRS + 1
  243. #define FXM_MASK (0xff << 12)
  244. { 8, 12, insert_fxm, extract_fxm, 0 },
  245. /* Power4 version for mfcr. */
  246. #define FXM4 FXM + 1
  247. { 8, 12, insert_fxm, extract_fxm, PPC_OPERAND_OPTIONAL },
  248. /* The L field in a D or X form instruction. */
  249. #define L FXM4 + 1
  250. { 1, 21, NULL, NULL, PPC_OPERAND_OPTIONAL },
  251. /* The LEV field in a POWER SC form instruction. */
  252. #define LEV L + 1
  253. { 7, 5, NULL, NULL, 0 },
  254. /* The LI field in an I form instruction. The lower two bits are
  255. forced to zero. */
  256. #define LI LEV + 1
  257. { 26, 0, insert_li, extract_li, PPC_OPERAND_RELATIVE | PPC_OPERAND_SIGNED },
  258. /* The LI field in an I form instruction when used as an absolute
  259. address. */
  260. #define LIA LI + 1
  261. { 26, 0, insert_li, extract_li, PPC_OPERAND_ABSOLUTE | PPC_OPERAND_SIGNED },
  262. /* The LS field in an X (sync) form instruction. */
  263. #define LS LIA + 1
  264. { 2, 21, NULL, NULL, PPC_OPERAND_OPTIONAL },
  265. /* The MB field in an M form instruction. */
  266. #define MB LS + 1
  267. #define MB_MASK (0x1f << 6)
  268. { 5, 6, NULL, NULL, 0 },
  269. /* The ME field in an M form instruction. */
  270. #define ME MB + 1
  271. #define ME_MASK (0x1f << 1)
  272. { 5, 1, NULL, NULL, 0 },
  273. /* The MB and ME fields in an M form instruction expressed a single
  274. operand which is a bitmask indicating which bits to select. This
  275. is a two operand form using PPC_OPERAND_NEXT. See the
  276. description in opcode/ppc.h for what this means. */
  277. #define MBE ME + 1
  278. { 5, 6, NULL, NULL, PPC_OPERAND_OPTIONAL | PPC_OPERAND_NEXT },
  279. { 32, 0, insert_mbe, extract_mbe, 0 },
  280. /* The MB or ME field in an MD or MDS form instruction. The high
  281. bit is wrapped to the low end. */
  282. #define MB6 MBE + 2
  283. #define ME6 MB6
  284. #define MB6_MASK (0x3f << 5)
  285. { 6, 5, insert_mb6, extract_mb6, 0 },
  286. /* The MO field in an mbar instruction. */
  287. #define MO MB6 + 1
  288. { 5, 21, NULL, NULL, 0 },
  289. /* The NB field in an X form instruction. The value 32 is stored as
  290. 0. */
  291. #define NB MO + 1
  292. { 6, 11, insert_nb, extract_nb, 0 },
  293. /* The NSI field in a D form instruction. This is the same as the
  294. SI field, only negated. */
  295. #define NSI NB + 1
  296. { 16, 0, insert_nsi, extract_nsi,
  297. PPC_OPERAND_NEGATIVE | PPC_OPERAND_SIGNED },
  298. /* The RA field in an D, DS, DQ, X, XO, M, or MDS form instruction. */
  299. #define RA NSI + 1
  300. #define RA_MASK (0x1f << 16)
  301. { 5, 16, NULL, NULL, PPC_OPERAND_GPR },
  302. /* The RA field in the DQ form lq instruction, which has special
  303. value restrictions. */
  304. #define RAQ RA + 1
  305. { 5, 16, insert_raq, NULL, PPC_OPERAND_GPR },
  306. /* The RA field in a D or X form instruction which is an updating
  307. load, which means that the RA field may not be zero and may not
  308. equal the RT field. */
  309. #define RAL RAQ + 1
  310. { 5, 16, insert_ral, NULL, PPC_OPERAND_GPR },
  311. /* The RA field in an lmw instruction, which has special value
  312. restrictions. */
  313. #define RAM RAL + 1
  314. { 5, 16, insert_ram, NULL, PPC_OPERAND_GPR },
  315. /* The RA field in a D or X form instruction which is an updating
  316. store or an updating floating point load, which means that the RA
  317. field may not be zero. */
  318. #define RAS RAM + 1
  319. { 5, 16, insert_ras, NULL, PPC_OPERAND_GPR },
  320. /* The RB field in an X, XO, M, or MDS form instruction. */
  321. #define RB RAS + 1
  322. #define RB_MASK (0x1f << 11)
  323. { 5, 11, NULL, NULL, PPC_OPERAND_GPR },
  324. /* The RB field in an X form instruction when it must be the same as
  325. the RS field in the instruction. This is used for extended
  326. mnemonics like mr. */
  327. #define RBS RB + 1
  328. { 5, 1, insert_rbs, extract_rbs, PPC_OPERAND_FAKE },
  329. /* The RS field in a D, DS, X, XFX, XS, M, MD or MDS form
  330. instruction or the RT field in a D, DS, X, XFX or XO form
  331. instruction. */
  332. #define RS RBS + 1
  333. #define RT RS
  334. #define RT_MASK (0x1f << 21)
  335. { 5, 21, NULL, NULL, PPC_OPERAND_GPR },
  336. /* The RS field of the DS form stq instruction, which has special
  337. value restrictions. */
  338. #define RSQ RS + 1
  339. { 5, 21, insert_rsq, NULL, PPC_OPERAND_GPR },
  340. /* The RT field of the DQ form lq instruction, which has special
  341. value restrictions. */
  342. #define RTQ RSQ + 1
  343. { 5, 21, insert_rtq, NULL, PPC_OPERAND_GPR },
  344. /* The SH field in an X or M form instruction. */
  345. #define SH RTQ + 1
  346. #define SH_MASK (0x1f << 11)
  347. { 5, 11, NULL, NULL, 0 },
  348. /* The SH field in an MD form instruction. This is split. */
  349. #define SH6 SH + 1
  350. #define SH6_MASK ((0x1f << 11) | (1 << 1))
  351. { 6, 1, insert_sh6, extract_sh6, 0 },
  352. /* The SI field in a D form instruction. */
  353. #define SI SH6 + 1
  354. { 16, 0, NULL, NULL, PPC_OPERAND_SIGNED },
  355. /* The SI field in a D form instruction when we accept a wide range
  356. of positive values. */
  357. #define SISIGNOPT SI + 1
  358. { 16, 0, NULL, NULL, PPC_OPERAND_SIGNED | PPC_OPERAND_SIGNOPT },
  359. /* The SPR field in an XFX form instruction. This is flipped--the
  360. lower 5 bits are stored in the upper 5 and vice- versa. */
  361. #define SPR SISIGNOPT + 1
  362. #define PMR SPR
  363. #define SPR_MASK (0x3ff << 11)
  364. { 10, 11, insert_spr, extract_spr, 0 },
  365. /* The BAT index number in an XFX form m[ft]ibat[lu] instruction. */
  366. #define SPRBAT SPR + 1
  367. #define SPRBAT_MASK (0x3 << 17)
  368. { 2, 17, NULL, NULL, 0 },
  369. /* The SPRG register number in an XFX form m[ft]sprg instruction. */
  370. #define SPRG SPRBAT + 1
  371. #define SPRG_MASK (0x3 << 16)
  372. { 2, 16, NULL, NULL, 0 },
  373. /* The SR field in an X form instruction. */
  374. #define SR SPRG + 1
  375. { 4, 16, NULL, NULL, 0 },
  376. /* The STRM field in an X AltiVec form instruction. */
  377. #define STRM SR + 1
  378. #define STRM_MASK (0x3 << 21)
  379. { 2, 21, NULL, NULL, 0 },
  380. /* The SV field in a POWER SC form instruction. */
  381. #define SV STRM + 1
  382. { 14, 2, NULL, NULL, 0 },
  383. /* The TBR field in an XFX form instruction. This is like the SPR
  384. field, but it is optional. */
  385. #define TBR SV + 1
  386. { 10, 11, insert_tbr, extract_tbr, PPC_OPERAND_OPTIONAL },
  387. /* The TO field in a D or X form instruction. */
  388. #define TO TBR + 1
  389. #define TO_MASK (0x1f << 21)
  390. { 5, 21, NULL, NULL, 0 },
  391. /* The U field in an X form instruction. */
  392. #define U TO + 1
  393. { 4, 12, NULL, NULL, 0 },
  394. /* The UI field in a D form instruction. */
  395. #define UI U + 1
  396. { 16, 0, NULL, NULL, 0 },
  397. /* The VA field in a VA, VX or VXR form instruction. */
  398. #define VA UI + 1
  399. #define VA_MASK (0x1f << 16)
  400. { 5, 16, NULL, NULL, PPC_OPERAND_VR },
  401. /* The VB field in a VA, VX or VXR form instruction. */
  402. #define VB VA + 1
  403. #define VB_MASK (0x1f << 11)
  404. { 5, 11, NULL, NULL, PPC_OPERAND_VR },
  405. /* The VC field in a VA form instruction. */
  406. #define VC VB + 1
  407. #define VC_MASK (0x1f << 6)
  408. { 5, 6, NULL, NULL, PPC_OPERAND_VR },
  409. /* The VD or VS field in a VA, VX, VXR or X form instruction. */
  410. #define VD VC + 1
  411. #define VS VD
  412. #define VD_MASK (0x1f << 21)
  413. { 5, 21, NULL, NULL, PPC_OPERAND_VR },
  414. /* The SIMM field in a VX form instruction. */
  415. #define SIMM VD + 1
  416. { 5, 16, NULL, NULL, PPC_OPERAND_SIGNED},
  417. /* The UIMM field in a VX form instruction. */
  418. #define UIMM SIMM + 1
  419. { 5, 16, NULL, NULL, 0 },
  420. /* The SHB field in a VA form instruction. */
  421. #define SHB UIMM + 1
  422. { 4, 6, NULL, NULL, 0 },
  423. /* The other UIMM field in a EVX form instruction. */
  424. #define EVUIMM SHB + 1
  425. { 5, 11, NULL, NULL, 0 },
  426. /* The other UIMM field in a half word EVX form instruction. */
  427. #define EVUIMM_2 EVUIMM + 1
  428. { 32, 11, insert_ev2, extract_ev2, PPC_OPERAND_PARENS },
  429. /* The other UIMM field in a word EVX form instruction. */
  430. #define EVUIMM_4 EVUIMM_2 + 1
  431. { 32, 11, insert_ev4, extract_ev4, PPC_OPERAND_PARENS },
  432. /* The other UIMM field in a double EVX form instruction. */
  433. #define EVUIMM_8 EVUIMM_4 + 1
  434. { 32, 11, insert_ev8, extract_ev8, PPC_OPERAND_PARENS },
  435. /* The WS field. */
  436. #define WS EVUIMM_8 + 1
  437. #define WS_MASK (0x7 << 11)
  438. { 3, 11, NULL, NULL, 0 },
  439. /* The L field in an mtmsrd instruction */
  440. #define MTMSRD_L WS + 1
  441. { 1, 16, NULL, NULL, PPC_OPERAND_OPTIONAL },
  442. };
  443. /* The functions used to insert and extract complicated operands. */
  444. /* The BA field in an XL form instruction when it must be the same as
  445. the BT field in the same instruction. This operand is marked FAKE.
  446. The insertion function just copies the BT field into the BA field,
  447. and the extraction function just checks that the fields are the
  448. same. */
  449. /*ARGSUSED*/
  450. static unsigned long
  451. insert_bat (unsigned long insn,
  452. long value ATTRIBUTE_UNUSED,
  453. int dialect ATTRIBUTE_UNUSED,
  454. const char **errmsg ATTRIBUTE_UNUSED)
  455. {
  456. return insn | (((insn >> 21) & 0x1f) << 16);
  457. }
  458. static long
  459. extract_bat (unsigned long insn,
  460. int dialect ATTRIBUTE_UNUSED,
  461. int *invalid)
  462. {
  463. if (((insn >> 21) & 0x1f) != ((insn >> 16) & 0x1f))
  464. *invalid = 1;
  465. return 0;
  466. }
  467. /* The BB field in an XL form instruction when it must be the same as
  468. the BA field in the same instruction. This operand is marked FAKE.
  469. The insertion function just copies the BA field into the BB field,
  470. and the extraction function just checks that the fields are the
  471. same. */
  472. /*ARGSUSED*/
  473. static unsigned long
  474. insert_bba (unsigned long insn,
  475. long value ATTRIBUTE_UNUSED,
  476. int dialect ATTRIBUTE_UNUSED,
  477. const char **errmsg ATTRIBUTE_UNUSED)
  478. {
  479. return insn | (((insn >> 16) & 0x1f) << 11);
  480. }
  481. static long
  482. extract_bba (unsigned long insn,
  483. int dialect ATTRIBUTE_UNUSED,
  484. int *invalid)
  485. {
  486. if (((insn >> 16) & 0x1f) != ((insn >> 11) & 0x1f))
  487. *invalid = 1;
  488. return 0;
  489. }
  490. /* The BD field in a B form instruction. The lower two bits are
  491. forced to zero. */
  492. /*ARGSUSED*/
  493. static unsigned long
  494. insert_bd (unsigned long insn,
  495. long value,
  496. int dialect ATTRIBUTE_UNUSED,
  497. const char **errmsg ATTRIBUTE_UNUSED)
  498. {
  499. return insn | (value & 0xfffc);
  500. }
  501. /*ARGSUSED*/
  502. static long
  503. extract_bd (unsigned long insn,
  504. int dialect ATTRIBUTE_UNUSED,
  505. int *invalid ATTRIBUTE_UNUSED)
  506. {
  507. return ((insn & 0xfffc) ^ 0x8000) - 0x8000;
  508. }
  509. /* The BD field in a B form instruction when the - modifier is used.
  510. This modifier means that the branch is not expected to be taken.
  511. For chips built to versions of the architecture prior to version 2
  512. (ie. not Power4 compatible), we set the y bit of the BO field to 1
  513. if the offset is negative. When extracting, we require that the y
  514. bit be 1 and that the offset be positive, since if the y bit is 0
  515. we just want to print the normal form of the instruction.
  516. Power4 compatible targets use two bits, "a", and "t", instead of
  517. the "y" bit. "at" == 00 => no hint, "at" == 01 => unpredictable,
  518. "at" == 10 => not taken, "at" == 11 => taken. The "t" bit is 00001
  519. in BO field, the "a" bit is 00010 for branch on CR(BI) and 01000
  520. for branch on CTR. We only handle the taken/not-taken hint here. */
  521. /*ARGSUSED*/
  522. static unsigned long
  523. insert_bdm (unsigned long insn,
  524. long value,
  525. int dialect,
  526. const char **errmsg ATTRIBUTE_UNUSED)
  527. {
  528. if ((dialect & PPC_OPCODE_POWER4) == 0)
  529. {
  530. if ((value & 0x8000) != 0)
  531. insn |= 1 << 21;
  532. }
  533. else
  534. {
  535. if ((insn & (0x14 << 21)) == (0x04 << 21))
  536. insn |= 0x02 << 21;
  537. else if ((insn & (0x14 << 21)) == (0x10 << 21))
  538. insn |= 0x08 << 21;
  539. }
  540. return insn | (value & 0xfffc);
  541. }
  542. static long
  543. extract_bdm (unsigned long insn,
  544. int dialect,
  545. int *invalid)
  546. {
  547. if ((dialect & PPC_OPCODE_POWER4) == 0)
  548. {
  549. if (((insn & (1 << 21)) == 0) != ((insn & (1 << 15)) == 0))
  550. *invalid = 1;
  551. }
  552. else
  553. {
  554. if ((insn & (0x17 << 21)) != (0x06 << 21)
  555. && (insn & (0x1d << 21)) != (0x18 << 21))
  556. *invalid = 1;
  557. }
  558. return ((insn & 0xfffc) ^ 0x8000) - 0x8000;
  559. }
  560. /* The BD field in a B form instruction when the + modifier is used.
  561. This is like BDM, above, except that the branch is expected to be
  562. taken. */
  563. /*ARGSUSED*/
  564. static unsigned long
  565. insert_bdp (unsigned long insn,
  566. long value,
  567. int dialect,
  568. const char **errmsg ATTRIBUTE_UNUSED)
  569. {
  570. if ((dialect & PPC_OPCODE_POWER4) == 0)
  571. {
  572. if ((value & 0x8000) == 0)
  573. insn |= 1 << 21;
  574. }
  575. else
  576. {
  577. if ((insn & (0x14 << 21)) == (0x04 << 21))
  578. insn |= 0x03 << 21;
  579. else if ((insn & (0x14 << 21)) == (0x10 << 21))
  580. insn |= 0x09 << 21;
  581. }
  582. return insn | (value & 0xfffc);
  583. }
  584. static long
  585. extract_bdp (unsigned long insn,
  586. int dialect,
  587. int *invalid)
  588. {
  589. if ((dialect & PPC_OPCODE_POWER4) == 0)
  590. {
  591. if (((insn & (1 << 21)) == 0) == ((insn & (1 << 15)) == 0))
  592. *invalid = 1;
  593. }
  594. else
  595. {
  596. if ((insn & (0x17 << 21)) != (0x07 << 21)
  597. && (insn & (0x1d << 21)) != (0x19 << 21))
  598. *invalid = 1;
  599. }
  600. return ((insn & 0xfffc) ^ 0x8000) - 0x8000;
  601. }
  602. /* Check for legal values of a BO field. */
  603. static int
  604. valid_bo (long value, int dialect)
  605. {
  606. if ((dialect & PPC_OPCODE_POWER4) == 0)
  607. {
  608. /* Certain encodings have bits that are required to be zero.
  609. These are (z must be zero, y may be anything):
  610. 001zy
  611. 011zy
  612. 1z00y
  613. 1z01y
  614. 1z1zz
  615. */
  616. switch (value & 0x14)
  617. {
  618. default:
  619. case 0:
  620. return 1;
  621. case 0x4:
  622. return (value & 0x2) == 0;
  623. case 0x10:
  624. return (value & 0x8) == 0;
  625. case 0x14:
  626. return value == 0x14;
  627. }
  628. }
  629. else
  630. {
  631. /* Certain encodings have bits that are required to be zero.
  632. These are (z must be zero, a & t may be anything):
  633. 0000z
  634. 0001z
  635. 0100z
  636. 0101z
  637. 001at
  638. 011at
  639. 1a00t
  640. 1a01t
  641. 1z1zz
  642. */
  643. if ((value & 0x14) == 0)
  644. return (value & 0x1) == 0;
  645. else if ((value & 0x14) == 0x14)
  646. return value == 0x14;
  647. else
  648. return 1;
  649. }
  650. }
  651. /* The BO field in a B form instruction. Warn about attempts to set
  652. the field to an illegal value. */
  653. static unsigned long
  654. insert_bo (unsigned long insn,
  655. long value,
  656. int dialect,
  657. const char **errmsg)
  658. {
  659. if (!valid_bo (value, dialect))
  660. *errmsg = _("invalid conditional option");
  661. return insn | ((value & 0x1f) << 21);
  662. }
  663. static long
  664. extract_bo (unsigned long insn,
  665. int dialect,
  666. int *invalid)
  667. {
  668. long value;
  669. value = (insn >> 21) & 0x1f;
  670. if (!valid_bo (value, dialect))
  671. *invalid = 1;
  672. return value;
  673. }
  674. /* The BO field in a B form instruction when the + or - modifier is
  675. used. This is like the BO field, but it must be even. When
  676. extracting it, we force it to be even. */
  677. static unsigned long
  678. insert_boe (unsigned long insn,
  679. long value,
  680. int dialect,
  681. const char **errmsg)
  682. {
  683. if (!valid_bo (value, dialect))
  684. *errmsg = _("invalid conditional option");
  685. else if ((value & 1) != 0)
  686. *errmsg = _("attempt to set y bit when using + or - modifier");
  687. return insn | ((value & 0x1f) << 21);
  688. }
  689. static long
  690. extract_boe (unsigned long insn,
  691. int dialect,
  692. int *invalid)
  693. {
  694. long value;
  695. value = (insn >> 21) & 0x1f;
  696. if (!valid_bo (value, dialect))
  697. *invalid = 1;
  698. return value & 0x1e;
  699. }
  700. /* The DQ field in a DQ form instruction. This is like D, but the
  701. lower four bits are forced to zero. */
  702. /*ARGSUSED*/
  703. static unsigned long
  704. insert_dq (unsigned long insn,
  705. long value,
  706. int dialect ATTRIBUTE_UNUSED,
  707. const char **errmsg)
  708. {
  709. if ((value & 0xf) != 0)
  710. *errmsg = _("offset not a multiple of 16");
  711. return insn | (value & 0xfff0);
  712. }
  713. /*ARGSUSED*/
  714. static long
  715. extract_dq (unsigned long insn,
  716. int dialect ATTRIBUTE_UNUSED,
  717. int *invalid ATTRIBUTE_UNUSED)
  718. {
  719. return ((insn & 0xfff0) ^ 0x8000) - 0x8000;
  720. }
  721. static unsigned long
  722. insert_ev2 (unsigned long insn,
  723. long value,
  724. int dialect ATTRIBUTE_UNUSED,
  725. const char **errmsg)
  726. {
  727. if ((value & 1) != 0)
  728. *errmsg = _("offset not a multiple of 2");
  729. if ((value > 62) != 0)
  730. *errmsg = _("offset greater than 62");
  731. return insn | ((value & 0x3e) << 10);
  732. }
  733. static long
  734. extract_ev2 (unsigned long insn,
  735. int dialect ATTRIBUTE_UNUSED,
  736. int *invalid ATTRIBUTE_UNUSED)
  737. {
  738. return (insn >> 10) & 0x3e;
  739. }
  740. static unsigned long
  741. insert_ev4 (unsigned long insn,
  742. long value,
  743. int dialect ATTRIBUTE_UNUSED,
  744. const char **errmsg)
  745. {
  746. if ((value & 3) != 0)
  747. *errmsg = _("offset not a multiple of 4");
  748. if ((value > 124) != 0)
  749. *errmsg = _("offset greater than 124");
  750. return insn | ((value & 0x7c) << 9);
  751. }
  752. static long
  753. extract_ev4 (unsigned long insn,
  754. int dialect ATTRIBUTE_UNUSED,
  755. int *invalid ATTRIBUTE_UNUSED)
  756. {
  757. return (insn >> 9) & 0x7c;
  758. }
  759. static unsigned long
  760. insert_ev8 (unsigned long insn,
  761. long value,
  762. int dialect ATTRIBUTE_UNUSED,
  763. const char **errmsg)
  764. {
  765. if ((value & 7) != 0)
  766. *errmsg = _("offset not a multiple of 8");
  767. if ((value > 248) != 0)
  768. *errmsg = _("offset greater than 248");
  769. return insn | ((value & 0xf8) << 8);
  770. }
  771. static long
  772. extract_ev8 (unsigned long insn,
  773. int dialect ATTRIBUTE_UNUSED,
  774. int *invalid ATTRIBUTE_UNUSED)
  775. {
  776. return (insn >> 8) & 0xf8;
  777. }
  778. /* The DS field in a DS form instruction. This is like D, but the
  779. lower two bits are forced to zero. */
  780. /*ARGSUSED*/
  781. static unsigned long
  782. insert_ds (unsigned long insn,
  783. long value,
  784. int dialect ATTRIBUTE_UNUSED,
  785. const char **errmsg)
  786. {
  787. if ((value & 3) != 0)
  788. *errmsg = _("offset not a multiple of 4");
  789. return insn | (value & 0xfffc);
  790. }
  791. /*ARGSUSED*/
  792. static long
  793. extract_ds (unsigned long insn,
  794. int dialect ATTRIBUTE_UNUSED,
  795. int *invalid ATTRIBUTE_UNUSED)
  796. {
  797. return ((insn & 0xfffc) ^ 0x8000) - 0x8000;
  798. }
  799. /* The DE field in a DE form instruction. */
  800. /*ARGSUSED*/
  801. static unsigned long
  802. insert_de (unsigned long insn,
  803. long value,
  804. int dialect ATTRIBUTE_UNUSED,
  805. const char **errmsg)
  806. {
  807. if (value > 2047 || value < -2048)
  808. *errmsg = _("offset not between -2048 and 2047");
  809. return insn | ((value << 4) & 0xfff0);
  810. }
  811. /*ARGSUSED*/
  812. static long
  813. extract_de (unsigned long insn,
  814. int dialect ATTRIBUTE_UNUSED,
  815. int *invalid ATTRIBUTE_UNUSED)
  816. {
  817. return (insn & 0xfff0) >> 4;
  818. }
  819. /* The DES field in a DES form instruction. */
  820. /*ARGSUSED*/
  821. static unsigned long
  822. insert_des (unsigned long insn,
  823. long value,
  824. int dialect ATTRIBUTE_UNUSED,
  825. const char **errmsg)
  826. {
  827. if (value > 8191 || value < -8192)
  828. *errmsg = _("offset not between -8192 and 8191");
  829. else if ((value & 3) != 0)
  830. *errmsg = _("offset not a multiple of 4");
  831. return insn | ((value << 2) & 0xfff0);
  832. }
  833. /*ARGSUSED*/
  834. static long
  835. extract_des (unsigned long insn,
  836. int dialect ATTRIBUTE_UNUSED,
  837. int *invalid ATTRIBUTE_UNUSED)
  838. {
  839. return (((insn >> 2) & 0x3ffc) ^ 0x2000) - 0x2000;
  840. }
  841. /* FXM mask in mfcr and mtcrf instructions. */
  842. static unsigned long
  843. insert_fxm (unsigned long insn,
  844. long value,
  845. int dialect,
  846. const char **errmsg)
  847. {
  848. /* If the optional field on mfcr is missing that means we want to use
  849. the old form of the instruction that moves the whole cr. In that
  850. case we'll have VALUE zero. There doesn't seem to be a way to
  851. distinguish this from the case where someone writes mfcr %r3,0. */
  852. if (value == 0)
  853. ;
  854. /* If only one bit of the FXM field is set, we can use the new form
  855. of the instruction, which is faster. Unlike the Power4 branch hint
  856. encoding, this is not backward compatible. */
  857. else if ((dialect & PPC_OPCODE_POWER4) != 0 && (value & -value) == value)
  858. insn |= 1 << 20;
  859. /* Any other value on mfcr is an error. */
  860. else if ((insn & (0x3ff << 1)) == 19 << 1)
  861. {
  862. *errmsg = _("ignoring invalid mfcr mask");
  863. value = 0;
  864. }
  865. return insn | ((value & 0xff) << 12);
  866. }
  867. static long
  868. extract_fxm (unsigned long insn,
  869. int dialect,
  870. int *invalid)
  871. {
  872. long mask = (insn >> 12) & 0xff;
  873. /* Is this a Power4 insn? */
  874. if ((insn & (1 << 20)) != 0)
  875. {
  876. if ((dialect & PPC_OPCODE_POWER4) == 0)
  877. *invalid = 1;
  878. else
  879. {
  880. /* Exactly one bit of MASK should be set. */
  881. if (mask == 0 || (mask & -mask) != mask)
  882. *invalid = 1;
  883. }
  884. }
  885. /* Check that non-power4 form of mfcr has a zero MASK. */
  886. else if ((insn & (0x3ff << 1)) == 19 << 1)
  887. {
  888. if (mask != 0)
  889. *invalid = 1;
  890. }
  891. return mask;
  892. }
  893. /* The LI field in an I form instruction. The lower two bits are
  894. forced to zero. */
  895. /*ARGSUSED*/
  896. static unsigned long
  897. insert_li (unsigned long insn,
  898. long value,
  899. int dialect ATTRIBUTE_UNUSED,
  900. const char **errmsg)
  901. {
  902. if ((value & 3) != 0)
  903. *errmsg = _("ignoring least significant bits in branch offset");
  904. return insn | (value & 0x3fffffc);
  905. }
  906. /*ARGSUSED*/
  907. static long
  908. extract_li (unsigned long insn,
  909. int dialect ATTRIBUTE_UNUSED,
  910. int *invalid ATTRIBUTE_UNUSED)
  911. {
  912. return ((insn & 0x3fffffc) ^ 0x2000000) - 0x2000000;
  913. }
  914. /* The MB and ME fields in an M form instruction expressed as a single
  915. operand which is itself a bitmask. The extraction function always
  916. marks it as invalid, since we never want to recognize an
  917. instruction which uses a field of this type. */
  918. static unsigned long
  919. insert_mbe (unsigned long insn,
  920. long value,
  921. int dialect ATTRIBUTE_UNUSED,
  922. const char **errmsg)
  923. {
  924. unsigned long uval, mask;
  925. int mb, me, mx, count, last;
  926. uval = value;
  927. if (uval == 0)
  928. {
  929. *errmsg = _("illegal bitmask");
  930. return insn;
  931. }
  932. mb = 0;
  933. me = 32;
  934. if ((uval & 1) != 0)
  935. last = 1;
  936. else
  937. last = 0;
  938. count = 0;
  939. /* mb: location of last 0->1 transition */
  940. /* me: location of last 1->0 transition */
  941. /* count: # transitions */
  942. for (mx = 0, mask = 1L << 31; mx < 32; ++mx, mask >>= 1)
  943. {
  944. if ((uval & mask) && !last)
  945. {
  946. ++count;
  947. mb = mx;
  948. last = 1;
  949. }
  950. else if (!(uval & mask) && last)
  951. {
  952. ++count;
  953. me = mx;
  954. last = 0;
  955. }
  956. }
  957. if (me == 0)
  958. me = 32;
  959. if (count != 2 && (count != 0 || ! last))
  960. *errmsg = _("illegal bitmask");
  961. return insn | (mb << 6) | ((me - 1) << 1);
  962. }
  963. static long
  964. extract_mbe (unsigned long insn,
  965. int dialect ATTRIBUTE_UNUSED,
  966. int *invalid)
  967. {
  968. long ret;
  969. int mb, me;
  970. int i;
  971. *invalid = 1;
  972. mb = (insn >> 6) & 0x1f;
  973. me = (insn >> 1) & 0x1f;
  974. if (mb < me + 1)
  975. {
  976. ret = 0;
  977. for (i = mb; i <= me; i++)
  978. ret |= 1L << (31 - i);
  979. }
  980. else if (mb == me + 1)
  981. ret = ~0;
  982. else /* (mb > me + 1) */
  983. {
  984. ret = ~0;
  985. for (i = me + 1; i < mb; i++)
  986. ret &= ~(1L << (31 - i));
  987. }
  988. return ret;
  989. }
  990. /* The MB or ME field in an MD or MDS form instruction. The high bit
  991. is wrapped to the low end. */
  992. /*ARGSUSED*/
  993. static unsigned long
  994. insert_mb6 (unsigned long insn,
  995. long value,
  996. int dialect ATTRIBUTE_UNUSED,
  997. const char **errmsg ATTRIBUTE_UNUSED)
  998. {
  999. return insn | ((value & 0x1f) << 6) | (value & 0x20);
  1000. }
  1001. /*ARGSUSED*/
  1002. static long
  1003. extract_mb6 (unsigned long insn,
  1004. int dialect ATTRIBUTE_UNUSED,
  1005. int *invalid ATTRIBUTE_UNUSED)
  1006. {
  1007. return ((insn >> 6) & 0x1f) | (insn & 0x20);
  1008. }
  1009. /* The NB field in an X form instruction. The value 32 is stored as
  1010. 0. */
  1011. static unsigned long
  1012. insert_nb (unsigned long insn,
  1013. long value,
  1014. int dialect ATTRIBUTE_UNUSED,
  1015. const char **errmsg)
  1016. {
  1017. if (value < 0 || value > 32)
  1018. *errmsg = _("value out of range");
  1019. if (value == 32)
  1020. value = 0;
  1021. return insn | ((value & 0x1f) << 11);
  1022. }
  1023. /*ARGSUSED*/
  1024. static long
  1025. extract_nb (unsigned long insn,
  1026. int dialect ATTRIBUTE_UNUSED,
  1027. int *invalid ATTRIBUTE_UNUSED)
  1028. {
  1029. long ret;
  1030. ret = (insn >> 11) & 0x1f;
  1031. if (ret == 0)
  1032. ret = 32;
  1033. return ret;
  1034. }
  1035. /* The NSI field in a D form instruction. This is the same as the SI
  1036. field, only negated. The extraction function always marks it as
  1037. invalid, since we never want to recognize an instruction which uses
  1038. a field of this type. */
  1039. /*ARGSUSED*/
  1040. static unsigned long
  1041. insert_nsi (unsigned long insn,
  1042. long value,
  1043. int dialect ATTRIBUTE_UNUSED,
  1044. const char **errmsg ATTRIBUTE_UNUSED)
  1045. {
  1046. return insn | (-value & 0xffff);
  1047. }
  1048. static long
  1049. extract_nsi (unsigned long insn,
  1050. int dialect ATTRIBUTE_UNUSED,
  1051. int *invalid)
  1052. {
  1053. *invalid = 1;
  1054. return -(((insn & 0xffff) ^ 0x8000) - 0x8000);
  1055. }
  1056. /* The RA field in a D or X form instruction which is an updating
  1057. load, which means that the RA field may not be zero and may not
  1058. equal the RT field. */
  1059. static unsigned long
  1060. insert_ral (unsigned long insn,
  1061. long value,
  1062. int dialect ATTRIBUTE_UNUSED,
  1063. const char **errmsg)
  1064. {
  1065. if (value == 0
  1066. || (unsigned long) value == ((insn >> 21) & 0x1f))
  1067. *errmsg = "invalid register operand when updating";
  1068. return insn | ((value & 0x1f) << 16);
  1069. }
  1070. /* The RA field in an lmw instruction, which has special value
  1071. restrictions. */
  1072. static unsigned long
  1073. insert_ram (unsigned long insn,
  1074. long value,
  1075. int dialect ATTRIBUTE_UNUSED,
  1076. const char **errmsg)
  1077. {
  1078. if ((unsigned long) value >= ((insn >> 21) & 0x1f))
  1079. *errmsg = _("index register in load range");
  1080. return insn | ((value & 0x1f) << 16);
  1081. }
  1082. /* The RA field in the DQ form lq instruction, which has special
  1083. value restrictions. */
  1084. /*ARGSUSED*/
  1085. static unsigned long
  1086. insert_raq (unsigned long insn,
  1087. long value,
  1088. int dialect ATTRIBUTE_UNUSED,
  1089. const char **errmsg)
  1090. {
  1091. long rtvalue = (insn & RT_MASK) >> 21;
  1092. if (value == rtvalue)
  1093. *errmsg = _("source and target register operands must be different");
  1094. return insn | ((value & 0x1f) << 16);
  1095. }
  1096. /* The RA field in a D or X form instruction which is an updating
  1097. store or an updating floating point load, which means that the RA
  1098. field may not be zero. */
  1099. static unsigned long
  1100. insert_ras (unsigned long insn,
  1101. long value,
  1102. int dialect ATTRIBUTE_UNUSED,
  1103. const char **errmsg)
  1104. {
  1105. if (value == 0)
  1106. *errmsg = _("invalid register operand when updating");
  1107. return insn | ((value & 0x1f) << 16);
  1108. }
  1109. /* The RB field in an X form instruction when it must be the same as
  1110. the RS field in the instruction. This is used for extended
  1111. mnemonics like mr. This operand is marked FAKE. The insertion
  1112. function just copies the BT field into the BA field, and the
  1113. extraction function just checks that the fields are the same. */
  1114. /*ARGSUSED*/
  1115. static unsigned long
  1116. insert_rbs (unsigned long insn,
  1117. long value ATTRIBUTE_UNUSED,
  1118. int dialect ATTRIBUTE_UNUSED,
  1119. const char **errmsg ATTRIBUTE_UNUSED)
  1120. {
  1121. return insn | (((insn >> 21) & 0x1f) << 11);
  1122. }
  1123. static long
  1124. extract_rbs (unsigned long insn,
  1125. int dialect ATTRIBUTE_UNUSED,
  1126. int *invalid)
  1127. {
  1128. if (((insn >> 21) & 0x1f) != ((insn >> 11) & 0x1f))
  1129. *invalid = 1;
  1130. return 0;
  1131. }
  1132. /* The RT field of the DQ form lq instruction, which has special
  1133. value restrictions. */
  1134. /*ARGSUSED*/
  1135. static unsigned long
  1136. insert_rtq (unsigned long insn,
  1137. long value,
  1138. int dialect ATTRIBUTE_UNUSED,
  1139. const char **errmsg)
  1140. {
  1141. if ((value & 1) != 0)
  1142. *errmsg = _("target register operand must be even");
  1143. return insn | ((value & 0x1f) << 21);
  1144. }
  1145. /* The RS field of the DS form stq instruction, which has special
  1146. value restrictions. */
  1147. /*ARGSUSED*/
  1148. static unsigned long
  1149. insert_rsq (unsigned long insn,
  1150. long value ATTRIBUTE_UNUSED,
  1151. int dialect ATTRIBUTE_UNUSED,
  1152. const char **errmsg)
  1153. {
  1154. if ((value & 1) != 0)
  1155. *errmsg = _("source register operand must be even");
  1156. return insn | ((value & 0x1f) << 21);
  1157. }
  1158. /* The SH field in an MD form instruction. This is split. */
  1159. /*ARGSUSED*/
  1160. static unsigned long
  1161. insert_sh6 (unsigned long insn,
  1162. long value,
  1163. int dialect ATTRIBUTE_UNUSED,
  1164. const char **errmsg ATTRIBUTE_UNUSED)
  1165. {
  1166. return insn | ((value & 0x1f) << 11) | ((value & 0x20) >> 4);
  1167. }
  1168. /*ARGSUSED*/
  1169. static long
  1170. extract_sh6 (unsigned long insn,
  1171. int dialect ATTRIBUTE_UNUSED,
  1172. int *invalid ATTRIBUTE_UNUSED)
  1173. {
  1174. return ((insn >> 11) & 0x1f) | ((insn << 4) & 0x20);
  1175. }
  1176. /* The SPR field in an XFX form instruction. This is flipped--the
  1177. lower 5 bits are stored in the upper 5 and vice- versa. */
  1178. static unsigned long
  1179. insert_spr (unsigned long insn,
  1180. long value,
  1181. int dialect ATTRIBUTE_UNUSED,
  1182. const char **errmsg ATTRIBUTE_UNUSED)
  1183. {
  1184. return insn | ((value & 0x1f) << 16) | ((value & 0x3e0) << 6);
  1185. }
  1186. static long
  1187. extract_spr (unsigned long insn,
  1188. int dialect ATTRIBUTE_UNUSED,
  1189. int *invalid ATTRIBUTE_UNUSED)
  1190. {
  1191. return ((insn >> 16) & 0x1f) | ((insn >> 6) & 0x3e0);
  1192. }
  1193. /* The TBR field in an XFX instruction. This is just like SPR, but it
  1194. is optional. When TBR is omitted, it must be inserted as 268 (the
  1195. magic number of the TB register). These functions treat 0
  1196. (indicating an omitted optional operand) as 268. This means that
  1197. ``mftb 4,0'' is not handled correctly. This does not matter very
  1198. much, since the architecture manual does not define mftb as
  1199. accepting any values other than 268 or 269. */
  1200. #define TB (268)
  1201. static unsigned long
  1202. insert_tbr (unsigned long insn,
  1203. long value,
  1204. int dialect ATTRIBUTE_UNUSED,
  1205. const char **errmsg ATTRIBUTE_UNUSED)
  1206. {
  1207. if (value == 0)
  1208. value = TB;
  1209. return insn | ((value & 0x1f) << 16) | ((value & 0x3e0) << 6);
  1210. }
  1211. static long
  1212. extract_tbr (unsigned long insn,
  1213. int dialect ATTRIBUTE_UNUSED,
  1214. int *invalid ATTRIBUTE_UNUSED)
  1215. {
  1216. long ret;
  1217. ret = ((insn >> 16) & 0x1f) | ((insn >> 6) & 0x3e0);
  1218. if (ret == TB)
  1219. ret = 0;
  1220. return ret;
  1221. }
  1222. /* Macros used to form opcodes. */
  1223. /* The main opcode. */
  1224. #define OP(x) ((((unsigned long)(x)) & 0x3f) << 26)
  1225. #define OP_MASK OP (0x3f)
  1226. /* The main opcode combined with a trap code in the TO field of a D
  1227. form instruction. Used for extended mnemonics for the trap
  1228. instructions. */
  1229. #define OPTO(x,to) (OP (x) | ((((unsigned long)(to)) & 0x1f) << 21))
  1230. #define OPTO_MASK (OP_MASK | TO_MASK)
  1231. /* The main opcode combined with a comparison size bit in the L field
  1232. of a D form or X form instruction. Used for extended mnemonics for
  1233. the comparison instructions. */
  1234. #define OPL(x,l) (OP (x) | ((((unsigned long)(l)) & 1) << 21))
  1235. #define OPL_MASK OPL (0x3f,1)
  1236. /* An A form instruction. */
  1237. #define A(op, xop, rc) (OP (op) | ((((unsigned long)(xop)) & 0x1f) << 1) | (((unsigned long)(rc)) & 1))
  1238. #define A_MASK A (0x3f, 0x1f, 1)
  1239. /* An A_MASK with the FRB field fixed. */
  1240. #define AFRB_MASK (A_MASK | FRB_MASK)
  1241. /* An A_MASK with the FRC field fixed. */
  1242. #define AFRC_MASK (A_MASK | FRC_MASK)
  1243. /* An A_MASK with the FRA and FRC fields fixed. */
  1244. #define AFRAFRC_MASK (A_MASK | FRA_MASK | FRC_MASK)
  1245. /* A B form instruction. */
  1246. #define B(op, aa, lk) (OP (op) | ((((unsigned long)(aa)) & 1) << 1) | ((lk) & 1))
  1247. #define B_MASK B (0x3f, 1, 1)
  1248. /* A B form instruction setting the BO field. */
  1249. #define BBO(op, bo, aa, lk) (B ((op), (aa), (lk)) | ((((unsigned long)(bo)) & 0x1f) << 21))
  1250. #define BBO_MASK BBO (0x3f, 0x1f, 1, 1)
  1251. /* A BBO_MASK with the y bit of the BO field removed. This permits
  1252. matching a conditional branch regardless of the setting of the y
  1253. bit. Similarly for the 'at' bits used for power4 branch hints. */
  1254. #define Y_MASK (((unsigned long) 1) << 21)
  1255. #define AT1_MASK (((unsigned long) 3) << 21)
  1256. #define AT2_MASK (((unsigned long) 9) << 21)
  1257. #define BBOY_MASK (BBO_MASK &~ Y_MASK)
  1258. #define BBOAT_MASK (BBO_MASK &~ AT1_MASK)
  1259. /* A B form instruction setting the BO field and the condition bits of
  1260. the BI field. */
  1261. #define BBOCB(op, bo, cb, aa, lk) \
  1262. (BBO ((op), (bo), (aa), (lk)) | ((((unsigned long)(cb)) & 0x3) << 16))
  1263. #define BBOCB_MASK BBOCB (0x3f, 0x1f, 0x3, 1, 1)
  1264. /* A BBOCB_MASK with the y bit of the BO field removed. */
  1265. #define BBOYCB_MASK (BBOCB_MASK &~ Y_MASK)
  1266. #define BBOATCB_MASK (BBOCB_MASK &~ AT1_MASK)
  1267. #define BBOAT2CB_MASK (BBOCB_MASK &~ AT2_MASK)
  1268. /* A BBOYCB_MASK in which the BI field is fixed. */
  1269. #define BBOYBI_MASK (BBOYCB_MASK | BI_MASK)
  1270. #define BBOATBI_MASK (BBOAT2CB_MASK | BI_MASK)
  1271. /* An Context form instruction. */
  1272. #define CTX(op, xop) (OP (op) | (((unsigned long)(xop)) & 0x7))
  1273. #define CTX_MASK CTX(0x3f, 0x7)
  1274. /* An User Context form instruction. */
  1275. #define UCTX(op, xop) (OP (op) | (((unsigned long)(xop)) & 0x1f))
  1276. #define UCTX_MASK UCTX(0x3f, 0x1f)
  1277. /* The main opcode mask with the RA field clear. */
  1278. #define DRA_MASK (OP_MASK | RA_MASK)
  1279. /* A DS form instruction. */
  1280. #define DSO(op, xop) (OP (op) | ((xop) & 0x3))
  1281. #define DS_MASK DSO (0x3f, 3)
  1282. /* A DE form instruction. */
  1283. #define DEO(op, xop) (OP (op) | ((xop) & 0xf))
  1284. #define DE_MASK DEO (0x3e, 0xf)
  1285. /* An EVSEL form instruction. */
  1286. #define EVSEL(op, xop) (OP (op) | (((unsigned long)(xop)) & 0xff) << 3)
  1287. #define EVSEL_MASK EVSEL(0x3f, 0xff)
  1288. /* An M form instruction. */
  1289. #define M(op, rc) (OP (op) | ((rc) & 1))
  1290. #define M_MASK M (0x3f, 1)
  1291. /* An M form instruction with the ME field specified. */
  1292. #define MME(op, me, rc) (M ((op), (rc)) | ((((unsigned long)(me)) & 0x1f) << 1))
  1293. /* An M_MASK with the MB and ME fields fixed. */
  1294. #define MMBME_MASK (M_MASK | MB_MASK | ME_MASK)
  1295. /* An M_MASK with the SH and ME fields fixed. */
  1296. #define MSHME_MASK (M_MASK | SH_MASK | ME_MASK)
  1297. /* An MD form instruction. */
  1298. #define MD(op, xop, rc) (OP (op) | ((((unsigned long)(xop)) & 0x7) << 2) | ((rc) & 1))
  1299. #define MD_MASK MD (0x3f, 0x7, 1)
  1300. /* An MD_MASK with the MB field fixed. */
  1301. #define MDMB_MASK (MD_MASK | MB6_MASK)
  1302. /* An MD_MASK with the SH field fixed. */
  1303. #define MDSH_MASK (MD_MASK | SH6_MASK)
  1304. /* An MDS form instruction. */
  1305. #define MDS(op, xop, rc) (OP (op) | ((((unsigned long)(xop)) & 0xf) << 1) | ((rc) & 1))
  1306. #define MDS_MASK MDS (0x3f, 0xf, 1)
  1307. /* An MDS_MASK with the MB field fixed. */
  1308. #define MDSMB_MASK (MDS_MASK | MB6_MASK)
  1309. /* An SC form instruction. */
  1310. #define SC(op, sa, lk) (OP (op) | ((((unsigned long)(sa)) & 1) << 1) | ((lk) & 1))
  1311. #define SC_MASK (OP_MASK | (((unsigned long)0x3ff) << 16) | (((unsigned long)1) << 1) | 1)
  1312. /* An VX form instruction. */
  1313. #define VX(op, xop) (OP (op) | (((unsigned long)(xop)) & 0x7ff))
  1314. /* The mask for an VX form instruction. */
  1315. #define VX_MASK VX(0x3f, 0x7ff)
  1316. /* An VA form instruction. */
  1317. #define VXA(op, xop) (OP (op) | (((unsigned long)(xop)) & 0x03f))
  1318. /* The mask for an VA form instruction. */
  1319. #define VXA_MASK VXA(0x3f, 0x3f)
  1320. /* An VXR form instruction. */
  1321. #define VXR(op, xop, rc) (OP (op) | (((rc) & 1) << 10) | (((unsigned long)(xop)) & 0x3ff))
  1322. /* The mask for a VXR form instruction. */
  1323. #define VXR_MASK VXR(0x3f, 0x3ff, 1)
  1324. /* An X form instruction. */
  1325. #define X(op, xop) (OP (op) | ((((unsigned long)(xop)) & 0x3ff) << 1))
  1326. /* An X form instruction with the RC bit specified. */
  1327. #define XRC(op, xop, rc) (X ((op), (xop)) | ((rc) & 1))
  1328. /* The mask for an X form instruction. */
  1329. #define X_MASK XRC (0x3f, 0x3ff, 1)
  1330. /* An X_MASK with the RA field fixed. */
  1331. #define XRA_MASK (X_MASK | RA_MASK)
  1332. /* An X_MASK with the RB field fixed. */
  1333. #define XRB_MASK (X_MASK | RB_MASK)
  1334. /* An X_MASK with the RT field fixed. */
  1335. #define XRT_MASK (X_MASK | RT_MASK)
  1336. /* An X_MASK with the RA and RB fields fixed. */
  1337. #define XRARB_MASK (X_MASK | RA_MASK | RB_MASK)
  1338. /* An XRARB_MASK, but with the L bit clear. */
  1339. #define XRLARB_MASK (XRARB_MASK & ~((unsigned long) 1 << 16))
  1340. /* An X_MASK with the RT and RA fields fixed. */
  1341. #define XRTRA_MASK (X_MASK | RT_MASK | RA_MASK)
  1342. /* An XRTRA_MASK, but with L bit clear. */
  1343. #define XRTLRA_MASK (XRTRA_MASK & ~((unsigned long) 1 << 21))
  1344. /* An X form comparison instruction. */
  1345. #define XCMPL(op, xop, l) (X ((op), (xop)) | ((((unsigned long)(l)) & 1) << 21))
  1346. /* The mask for an X form comparison instruction. */
  1347. #define XCMP_MASK (X_MASK | (((unsigned long)1) << 22))
  1348. /* The mask for an X form comparison instruction with the L field
  1349. fixed. */
  1350. #define XCMPL_MASK (XCMP_MASK | (((unsigned long)1) << 21))
  1351. /* An X form trap instruction with the TO field specified. */
  1352. #define XTO(op, xop, to) (X ((op), (xop)) | ((((unsigned long)(to)) & 0x1f) << 21))
  1353. #define XTO_MASK (X_MASK | TO_MASK)
  1354. /* An X form tlb instruction with the SH field specified. */
  1355. #define XTLB(op, xop, sh) (X ((op), (xop)) | ((((unsigned long)(sh)) & 0x1f) << 11))
  1356. #define XTLB_MASK (X_MASK | SH_MASK)
  1357. /* An X form sync instruction. */
  1358. #define XSYNC(op, xop, l) (X ((op), (xop)) | ((((unsigned long)(l)) & 3) << 21))
  1359. /* An X form sync instruction with everything filled in except the LS field. */
  1360. #define XSYNC_MASK (0xff9fffff)
  1361. /* An X form AltiVec dss instruction. */
  1362. #define XDSS(op, xop, a) (X ((op), (xop)) | ((((unsigned long)(a)) & 1) << 25))
  1363. #define XDSS_MASK XDSS(0x3f, 0x3ff, 1)
  1364. /* An XFL form instruction. */
  1365. #define XFL(op, xop, rc) (OP (op) | ((((unsigned long)(xop)) & 0x3ff) << 1) | (((unsigned long)(rc)) & 1))
  1366. #define XFL_MASK (XFL (0x3f, 0x3ff, 1) | (((unsigned long)1) << 25) | (((unsigned long)1) << 16))
  1367. /* An X form isel instruction. */
  1368. #define XISEL(op, xop) (OP (op) | ((((unsigned long)(xop)) & 0x1f) << 1))
  1369. #define XISEL_MASK XISEL(0x3f, 0x1f)
  1370. /* An XL form instruction with the LK field set to 0. */
  1371. #define XL(op, xop) (OP (op) | ((((unsigned long)(xop)) & 0x3ff) << 1))
  1372. /* An XL form instruction which uses the LK field. */
  1373. #define XLLK(op, xop, lk) (XL ((op), (xop)) | ((lk) & 1))
  1374. /* The mask for an XL form instruction. */
  1375. #define XL_MASK XLLK (0x3f, 0x3ff, 1)
  1376. /* An XL form instruction which explicitly sets the BO field. */
  1377. #define XLO(op, bo, xop, lk) \
  1378. (XLLK ((op), (xop), (lk)) | ((((unsigned long)(bo)) & 0x1f) << 21))
  1379. #define XLO_MASK (XL_MASK | BO_MASK)
  1380. /* An XL form instruction which explicitly sets the y bit of the BO
  1381. field. */
  1382. #define XLYLK(op, xop, y, lk) (XLLK ((op), (xop), (lk)) | ((((unsigned long)(y)) & 1) << 21))
  1383. #define XLYLK_MASK (XL_MASK | Y_MASK)
  1384. /* An XL form instruction which sets the BO field and the condition
  1385. bits of the BI field. */
  1386. #define XLOCB(op, bo, cb, xop, lk) \
  1387. (XLO ((op), (bo), (xop), (lk)) | ((((unsigned long)(cb)) & 3) << 16))
  1388. #define XLOCB_MASK XLOCB (0x3f, 0x1f, 0x3, 0x3ff, 1)
  1389. /* An XL_MASK or XLYLK_MASK or XLOCB_MASK with the BB field fixed. */
  1390. #define XLBB_MASK (XL_MASK | BB_MASK)
  1391. #define XLYBB_MASK (XLYLK_MASK | BB_MASK)
  1392. #define XLBOCBBB_MASK (XLOCB_MASK | BB_MASK)
  1393. /* An XL_MASK with the BO and BB fields fixed. */
  1394. #define XLBOBB_MASK (XL_MASK | BO_MASK | BB_MASK)
  1395. /* An XL_MASK with the BO, BI and BB fields fixed. */
  1396. #define XLBOBIBB_MASK (XL_MASK | BO_MASK | BI_MASK | BB_MASK)
  1397. /* An XO form instruction. */
  1398. #define XO(op, xop, oe, rc) \
  1399. (OP (op) | ((((unsigned long)(xop)) & 0x1ff) << 1) | ((((unsigned long)(oe)) & 1) << 10) | (((unsigned long)(rc)) & 1))
  1400. #define XO_MASK XO (0x3f, 0x1ff, 1, 1)
  1401. /* An XO_MASK with the RB field fixed. */
  1402. #define XORB_MASK (XO_MASK | RB_MASK)
  1403. /* An XS form instruction. */
  1404. #define XS(op, xop, rc) (OP (op) | ((((unsigned long)(xop)) & 0x1ff) << 2) | (((unsigned long)(rc)) & 1))
  1405. #define XS_MASK XS (0x3f, 0x1ff, 1)
  1406. /* A mask for the FXM version of an XFX form instruction. */
  1407. #define XFXFXM_MASK (X_MASK | (1 << 11))
  1408. /* An XFX form instruction with the FXM field filled in. */
  1409. #define XFXM(op, xop, fxm) \
  1410. (X ((op), (xop)) | ((((unsigned long)(fxm)) & 0xff) << 12))
  1411. /* An XFX form instruction with the SPR field filled in. */
  1412. #define XSPR(op, xop, spr) \
  1413. (X ((op), (xop)) | ((((unsigned long)(spr)) & 0x1f) << 16) | ((((unsigned long)(spr)) & 0x3e0) << 6))
  1414. #define XSPR_MASK (X_MASK | SPR_MASK)
  1415. /* An XFX form instruction with the SPR field filled in except for the
  1416. SPRBAT field. */
  1417. #define XSPRBAT_MASK (XSPR_MASK &~ SPRBAT_MASK)
  1418. /* An XFX form instruction with the SPR field filled in except for the
  1419. SPRG field. */
  1420. #define XSPRG_MASK (XSPR_MASK &~ SPRG_MASK)
  1421. /* An X form instruction with everything filled in except the E field. */
  1422. #define XE_MASK (0xffff7fff)
  1423. /* An X form user context instruction. */
  1424. #define XUC(op, xop) (OP (op) | (((unsigned long)(xop)) & 0x1f))
  1425. #define XUC_MASK XUC(0x3f, 0x1f)
  1426. /* The BO encodings used in extended conditional branch mnemonics. */
  1427. #define BODNZF (0x0)
  1428. #define BODNZFP (0x1)
  1429. #define BODZF (0x2)
  1430. #define BODZFP (0x3)
  1431. #define BODNZT (0x8)
  1432. #define BODNZTP (0x9)
  1433. #define BODZT (0xa)
  1434. #define BODZTP (0xb)
  1435. #define BOF (0x4)
  1436. #define BOFP (0x5)
  1437. #define BOFM4 (0x6)
  1438. #define BOFP4 (0x7)
  1439. #define BOT (0xc)
  1440. #define BOTP (0xd)
  1441. #define BOTM4 (0xe)
  1442. #define BOTP4 (0xf)
  1443. #define BODNZ (0x10)
  1444. #define BODNZP (0x11)
  1445. #define BODZ (0x12)
  1446. #define BODZP (0x13)
  1447. #define BODNZM4 (0x18)
  1448. #define BODNZP4 (0x19)
  1449. #define BODZM4 (0x1a)
  1450. #define BODZP4 (0x1b)
  1451. #define BOU (0x14)
  1452. /* The BI condition bit encodings used in extended conditional branch
  1453. mnemonics. */
  1454. #define CBLT (0)
  1455. #define CBGT (1)
  1456. #define CBEQ (2)
  1457. #define CBSO (3)
  1458. /* The TO encodings used in extended trap mnemonics. */
  1459. #define TOLGT (0x1)
  1460. #define TOLLT (0x2)
  1461. #define TOEQ (0x4)
  1462. #define TOLGE (0x5)
  1463. #define TOLNL (0x5)
  1464. #define TOLLE (0x6)
  1465. #define TOLNG (0x6)
  1466. #define TOGT (0x8)
  1467. #define TOGE (0xc)
  1468. #define TONL (0xc)
  1469. #define TOLT (0x10)
  1470. #define TOLE (0x14)
  1471. #define TONG (0x14)
  1472. #define TONE (0x18)
  1473. #define TOU (0x1f)
  1474. /* Smaller names for the flags so each entry in the opcodes table will
  1475. fit on a single line. */
  1476. #undef PPC
  1477. #define PPC PPC_OPCODE_PPC
  1478. #define PPCCOM PPC_OPCODE_PPC | PPC_OPCODE_COMMON
  1479. #define NOPOWER4 PPC_OPCODE_NOPOWER4 | PPCCOM
  1480. #define POWER4 PPC_OPCODE_POWER4
  1481. #define PPC32 PPC_OPCODE_32 | PPC_OPCODE_PPC
  1482. #define PPC64 PPC_OPCODE_64 | PPC_OPCODE_PPC
  1483. #define PPC403 PPC_OPCODE_403
  1484. #define PPC405 PPC403
  1485. #define PPC440 PPC_OPCODE_440
  1486. #define PPC750 PPC
  1487. #define PPC860 PPC
  1488. #define PPCVEC PPC_OPCODE_ALTIVEC | PPC_OPCODE_PPC
  1489. #define POWER PPC_OPCODE_POWER
  1490. #define POWER2 PPC_OPCODE_POWER | PPC_OPCODE_POWER2
  1491. #define PPCPWR2 PPC_OPCODE_PPC | PPC_OPCODE_POWER | PPC_OPCODE_POWER2
  1492. #define POWER32 PPC_OPCODE_POWER | PPC_OPCODE_32
  1493. #define COM PPC_OPCODE_POWER | PPC_OPCODE_PPC | PPC_OPCODE_COMMON
  1494. #define COM32 PPC_OPCODE_POWER | PPC_OPCODE_PPC | PPC_OPCODE_COMMON | PPC_OPCODE_32
  1495. #define M601 PPC_OPCODE_POWER | PPC_OPCODE_601
  1496. #define PWRCOM PPC_OPCODE_POWER | PPC_OPCODE_601 | PPC_OPCODE_COMMON
  1497. #define MFDEC1 PPC_OPCODE_POWER
  1498. #define MFDEC2 PPC_OPCODE_PPC | PPC_OPCODE_601 | PPC_OPCODE_BOOKE
  1499. #define BOOKE PPC_OPCODE_BOOKE
  1500. #define BOOKE64 PPC_OPCODE_BOOKE64
  1501. #define CLASSIC PPC_OPCODE_CLASSIC
  1502. #define PPCSPE PPC_OPCODE_SPE
  1503. #define PPCISEL PPC_OPCODE_ISEL
  1504. #define PPCEFS PPC_OPCODE_EFS
  1505. #define PPCBRLK PPC_OPCODE_BRLOCK
  1506. #define PPCPMR PPC_OPCODE_PMR
  1507. #define PPCCHLK PPC_OPCODE_CACHELCK
  1508. #define PPCCHLK64 PPC_OPCODE_CACHELCK | PPC_OPCODE_BOOKE64
  1509. #define PPCRFMCI PPC_OPCODE_RFMCI
  1510. /* The opcode table.
  1511. The format of the opcode table is:
  1512. NAME OPCODE MASK FLAGS { OPERANDS }
  1513. NAME is the name of the instruction.
  1514. OPCODE is the instruction opcode.
  1515. MASK is the opcode mask; this is used to tell the disassembler
  1516. which bits in the actual opcode must match OPCODE.
  1517. FLAGS are flags indicated what processors support the instruction.
  1518. OPERANDS is the list of operands.
  1519. The disassembler reads the table in order and prints the first
  1520. instruction which matches, so this table is sorted to put more
  1521. specific instructions before more general instructions. It is also
  1522. sorted by major opcode. */
  1523. const struct powerpc_opcode powerpc_opcodes[] = {
  1524. { "attn", X(0,256), X_MASK, POWER4, { 0 } },
  1525. { "tdlgti", OPTO(2,TOLGT), OPTO_MASK, PPC64, { RA, SI } },
  1526. { "tdllti", OPTO(2,TOLLT), OPTO_MASK, PPC64, { RA, SI } },
  1527. { "tdeqi", OPTO(2,TOEQ), OPTO_MASK, PPC64, { RA, SI } },
  1528. { "tdlgei", OPTO(2,TOLGE), OPTO_MASK, PPC64, { RA, SI } },
  1529. { "tdlnli", OPTO(2,TOLNL), OPTO_MASK, PPC64, { RA, SI } },
  1530. { "tdllei", OPTO(2,TOLLE), OPTO_MASK, PPC64, { RA, SI } },
  1531. { "tdlngi", OPTO(2,TOLNG), OPTO_MASK, PPC64, { RA, SI } },
  1532. { "tdgti", OPTO(2,TOGT), OPTO_MASK, PPC64, { RA, SI } },
  1533. { "tdgei", OPTO(2,TOGE), OPTO_MASK, PPC64, { RA, SI } },
  1534. { "tdnli", OPTO(2,TONL), OPTO_MASK, PPC64, { RA, SI } },
  1535. { "tdlti", OPTO(2,TOLT), OPTO_MASK, PPC64, { RA, SI } },
  1536. { "tdlei", OPTO(2,TOLE), OPTO_MASK, PPC64, { RA, SI } },
  1537. { "tdngi", OPTO(2,TONG), OPTO_MASK, PPC64, { RA, SI } },
  1538. { "tdnei", OPTO(2,TONE), OPTO_MASK, PPC64, { RA, SI } },
  1539. { "tdi", OP(2), OP_MASK, PPC64, { TO, RA, SI } },
  1540. { "twlgti", OPTO(3,TOLGT), OPTO_MASK, PPCCOM, { RA, SI } },
  1541. { "tlgti", OPTO(3,TOLGT), OPTO_MASK, PWRCOM, { RA, SI } },
  1542. { "twllti", OPTO(3,TOLLT), OPTO_MASK, PPCCOM, { RA, SI } },
  1543. { "tllti", OPTO(3,TOLLT), OPTO_MASK, PWRCOM, { RA, SI } },
  1544. { "tweqi", OPTO(3,TOEQ), OPTO_MASK, PPCCOM, { RA, SI } },
  1545. { "teqi", OPTO(3,TOEQ), OPTO_MASK, PWRCOM, { RA, SI } },
  1546. { "twlgei", OPTO(3,TOLGE), OPTO_MASK, PPCCOM, { RA, SI } },
  1547. { "tlgei", OPTO(3,TOLGE), OPTO_MASK, PWRCOM, { RA, SI } },
  1548. { "twlnli", OPTO(3,TOLNL), OPTO_MASK, PPCCOM, { RA, SI } },
  1549. { "tlnli", OPTO(3,TOLNL), OPTO_MASK, PWRCOM, { RA, SI } },
  1550. { "twllei", OPTO(3,TOLLE), OPTO_MASK, PPCCOM, { RA, SI } },
  1551. { "tllei", OPTO(3,TOLLE), OPTO_MASK, PWRCOM, { RA, SI } },
  1552. { "twlngi", OPTO(3,TOLNG), OPTO_MASK, PPCCOM, { RA, SI } },
  1553. { "tlngi", OPTO(3,TOLNG), OPTO_MASK, PWRCOM, { RA, SI } },
  1554. { "twgti", OPTO(3,TOGT), OPTO_MASK, PPCCOM, { RA, SI } },
  1555. { "tgti", OPTO(3,TOGT), OPTO_MASK, PWRCOM, { RA, SI } },
  1556. { "twgei", OPTO(3,TOGE), OPTO_MASK, PPCCOM, { RA, SI } },
  1557. { "tgei", OPTO(3,TOGE), OPTO_MASK, PWRCOM, { RA, SI } },
  1558. { "twnli", OPTO(3,TONL), OPTO_MASK, PPCCOM, { RA, SI } },
  1559. { "tnli", OPTO(3,TONL), OPTO_MASK, PWRCOM, { RA, SI } },
  1560. { "twlti", OPTO(3,TOLT), OPTO_MASK, PPCCOM, { RA, SI } },
  1561. { "tlti", OPTO(3,TOLT), OPTO_MASK, PWRCOM, { RA, SI } },
  1562. { "twlei", OPTO(3,TOLE), OPTO_MASK, PPCCOM, { RA, SI } },
  1563. { "tlei", OPTO(3,TOLE), OPTO_MASK, PWRCOM, { RA, SI } },
  1564. { "twngi", OPTO(3,TONG), OPTO_MASK, PPCCOM, { RA, SI } },
  1565. { "tngi", OPTO(3,TONG), OPTO_MASK, PWRCOM, { RA, SI } },
  1566. { "twnei", OPTO(3,TONE), OPTO_MASK, PPCCOM, { RA, SI } },
  1567. { "tnei", OPTO(3,TONE), OPTO_MASK, PWRCOM, { RA, SI } },
  1568. { "twi", OP(3), OP_MASK, PPCCOM, { TO, RA, SI } },
  1569. { "ti", OP(3), OP_MASK, PWRCOM, { TO, RA, SI } },
  1570. { "macchw", XO(4,172,0,0), XO_MASK, PPC405|PPC440, { RT, RA, RB } },
  1571. { "macchw.", XO(4,172,0,1), XO_MASK, PPC405|PPC440, { RT, RA, RB } },
  1572. { "macchwo", XO(4,172,1,0), XO_MASK, PPC405|PPC440, { RT, RA, RB } },
  1573. { "macchwo.", XO(4,172,1,1), XO_MASK, PPC405|PPC440, { RT, RA, RB } },
  1574. { "macchws", XO(4,236,0,0), XO_MASK, PPC405|PPC440, { RT, RA, RB } },
  1575. { "macchws.", XO(4,236,0,1), XO_MASK, PPC405|PPC440, { RT, RA, RB } },
  1576. { "macchwso", XO(4,236,1,0), XO_MASK, PPC405|PPC440, { RT, RA, RB } },
  1577. { "macchwso.", XO(4,236,1,1), XO_MASK, PPC405|PPC440, { RT, RA, RB } },
  1578. { "macchwsu", XO(4,204,0,0), XO_MASK, PPC405|PPC440, { RT, RA, RB } },
  1579. { "macchwsu.", XO(4,204,0,1), XO_MASK, PPC405|PPC440, { RT, RA, RB } },
  1580. { "macchwsuo", XO(4,204,1,0), XO_MASK, PPC405|PPC440, { RT, RA, RB } },
  1581. { "macchwsuo.", XO(4,204,1,1), XO_MASK, PPC405|PPC440, { RT, RA, RB } },
  1582. { "macchwu", XO(4,140,0,0), XO_MASK, PPC405|PPC440, { RT, RA, RB } },
  1583. { "macchwu.", XO(4,140,0,1), XO_MASK, PPC405|PPC440, { RT, RA, RB } },
  1584. { "macchwuo", XO(4,140,1,0), XO_MASK, PPC405|PPC440, { RT, RA, RB } },
  1585. { "macchwuo.", XO(4,140,1,1), XO_MASK, PPC405|PPC440, { RT, RA, RB } },
  1586. { "machhw", XO(4,44,0,0), XO_MASK, PPC405|PPC440, { RT, RA, RB } },
  1587. { "machhw.", XO(4,44,0,1), XO_MASK, PPC405|PPC440, { RT, RA, RB } },
  1588. { "machhwo", XO(4,44,1,0), XO_MASK, PPC405|PPC440, { RT, RA, RB } },
  1589. { "machhwo.", XO(4,44,1,1), XO_MASK, PPC405|PPC440, { RT, RA, RB } },
  1590. { "machhws", XO(4,108,0,0), XO_MASK, PPC405|PPC440, { RT, RA, RB } },
  1591. { "machhws.", XO(4,108,0,1), XO_MASK, PPC405|PPC440, { RT, RA, RB } },
  1592. { "machhwso", XO(4,108,1,0), XO_MASK, PPC405|PPC440, { RT, RA, RB } },
  1593. { "machhwso.", XO(4,108,1,1), XO_MASK, PPC405|PPC440, { RT, RA, RB } },
  1594. { "machhwsu", XO(4,76,0,0), XO_MASK, PPC405|PPC440, { RT, RA, RB } },
  1595. { "machhwsu.", XO(4,76,0,1), XO_MASK, PPC405|PPC440, { RT, RA, RB } },
  1596. { "machhwsuo", XO(4,76,1,0), XO_MASK, PPC405|PPC440, { RT, RA, RB } },
  1597. { "machhwsuo.", XO(4,76,1,1), XO_MASK, PPC405|PPC440, { RT, RA, RB } },
  1598. { "machhwu", XO(4,12,0,0), XO_MASK, PPC405|PPC440, { RT, RA, RB } },
  1599. { "machhwu.", XO(4,12,0,1), XO_MASK, PPC405|PPC440, { RT, RA, RB } },
  1600. { "machhwuo", XO(4,12,1,0), XO_MASK, PPC405|PPC440, { RT, RA, RB } },
  1601. { "machhwuo.", XO(4,12,1,1), XO_MASK, PPC405|PPC440, { RT, RA, RB } },
  1602. { "maclhw", XO(4,428,0,0), XO_MASK, PPC405|PPC440, { RT, RA, RB } },
  1603. { "maclhw.", XO(4,428,0,1), XO_MASK, PPC405|PPC440, { RT, RA, RB } },
  1604. { "maclhwo", XO(4,428,1,0), XO_MASK, PPC405|PPC440, { RT, RA, RB } },
  1605. { "maclhwo.", XO(4,428,1,1), XO_MASK, PPC405|PPC440, { RT, RA, RB } },
  1606. { "maclhws", XO(4,492,0,0), XO_MASK, PPC405|PPC440, { RT, RA, RB } },
  1607. { "maclhws.", XO(4,492,0,1), XO_MASK, PPC405|PPC440, { RT, RA, RB } },
  1608. { "maclhwso", XO(4,492,1,0), XO_MASK, PPC405|PPC440, { RT, RA, RB } },
  1609. { "maclhwso.", XO(4,492,1,1), XO_MASK, PPC405|PPC440, { RT, RA, RB } },
  1610. { "maclhwsu", XO(4,460,0,0), XO_MASK, PPC405|PPC440, { RT, RA, RB } },
  1611. { "maclhwsu.", XO(4,460,0,1), XO_MASK, PPC405|PPC440, { RT, RA, RB } },
  1612. { "maclhwsuo", XO(4,460,1,0), XO_MASK, PPC405|PPC440, { RT, RA, RB } },
  1613. { "maclhwsuo.", XO(4,460,1,1), XO_MASK, PPC405|PPC440, { RT, RA, RB } },
  1614. { "maclhwu", XO(4,396,0,0), XO_MASK, PPC405|PPC440, { RT, RA, RB } },
  1615. { "maclhwu.", XO(4,396,0,1), XO_MASK, PPC405|PPC440, { RT, RA, RB } },
  1616. { "maclhwuo", XO(4,396,1,0), XO_MASK, PPC405|PPC440, { RT, RA, RB } },
  1617. { "maclhwuo.", XO(4,396,1,1), XO_MASK, PPC405|PPC440, { RT, RA, RB } },
  1618. { "mulchw", XRC(4,168,0), X_MASK, PPC405|PPC440, { RT, RA, RB } },
  1619. { "mulchw.", XRC(4,168,1), X_MASK, PPC405|PPC440, { RT, RA, RB } },
  1620. { "mulchwu", XRC(4,136,0), X_MASK, PPC405|PPC440, { RT, RA, RB } },
  1621. { "mulchwu.", XRC(4,136,1), X_MASK, PPC405|PPC440, { RT, RA, RB } },
  1622. { "mulhhw", XRC(4,40,0), X_MASK, PPC405|PPC440, { RT, RA, RB } },
  1623. { "mulhhw.", XRC(4,40,1), X_MASK, PPC405|PPC440, { RT, RA, RB } },
  1624. { "mulhhwu", XRC(4,8,0), X_MASK, PPC405|PPC440, { RT, RA, RB } },
  1625. { "mulhhwu.", XRC(4,8,1), X_MASK, PPC405|PPC440, { RT, RA, RB } },
  1626. { "mullhw", XRC(4,424,0), X_MASK, PPC405|PPC440, { RT, RA, RB } },
  1627. { "mullhw.", XRC(4,424,1), X_MASK, PPC405|PPC440, { RT, RA, RB } },
  1628. { "mullhwu", XRC(4,392,0), X_MASK, PPC405|PPC440, { RT, RA, RB } },
  1629. { "mullhwu.", XRC(4,392,1), X_MASK, PPC405|PPC440, { RT, RA, RB } },
  1630. { "nmacchw", XO(4,174,0,0), XO_MASK, PPC405|PPC440, { RT, RA, RB } },
  1631. { "nmacchw.", XO(4,174,0,1), XO_MASK, PPC405|PPC440, { RT, RA, RB } },
  1632. { "nmacchwo", XO(4,174,1,0), XO_MASK, PPC405|PPC440, { RT, RA, RB } },
  1633. { "nmacchwo.", XO(4,174,1,1), XO_MASK, PPC405|PPC440, { RT, RA, RB } },
  1634. { "nmacchws", XO(4,238,0,0), XO_MASK, PPC405|PPC440, { RT, RA, RB } },
  1635. { "nmacchws.", XO(4,238,0,1), XO_MASK, PPC405|PPC440, { RT, RA, RB } },
  1636. { "nmacchwso", XO(4,238,1,0), XO_MASK, PPC405|PPC440, { RT, RA, RB } },
  1637. { "nmacchwso.", XO(4,238,1,1), XO_MASK, PPC405|PPC440, { RT, RA, RB } },
  1638. { "nmachhw", XO(4,46,0,0), XO_MASK, PPC405|PPC440, { RT, RA, RB } },
  1639. { "nmachhw.", XO(4,46,0,1), XO_MASK, PPC405|PPC440, { RT, RA, RB } },
  1640. { "nmachhwo", XO(4,46,1,0), XO_MASK, PPC405|PPC440, { RT, RA, RB } },
  1641. { "nmachhwo.", XO(4,46,1,1), XO_MASK, PPC405|PPC440, { RT, RA, RB } },
  1642. { "nmachhws", XO(4,110,0,0), XO_MASK, PPC405|PPC440, { RT, RA, RB } },
  1643. { "nmachhws.", XO(4,110,0,1), XO_MASK, PPC405|PPC440, { RT, RA, RB } },
  1644. { "nmachhwso", XO(4,110,1,0), XO_MASK, PPC405|PPC440, { RT, RA, RB } },
  1645. { "nmachhwso.", XO(4,110,1,1), XO_MASK, PPC405|PPC440, { RT, RA, RB } },
  1646. { "nmaclhw", XO(4,430,0,0), XO_MASK, PPC405|PPC440, { RT, RA, RB } },
  1647. { "nmaclhw.", XO(4,430,0,1), XO_MASK, PPC405|PPC440, { RT, RA, RB } },
  1648. { "nmaclhwo", XO(4,430,1,0), XO_MASK, PPC405|PPC440, { RT, RA, RB } },
  1649. { "nmaclhwo.", XO(4,430,1,1), XO_MASK, PPC405|PPC440, { RT, RA, RB } },
  1650. { "nmaclhws", XO(4,494,0,0), XO_MASK, PPC405|PPC440, { RT, RA, RB } },
  1651. { "nmaclhws.", XO(4,494,0,1), XO_MASK, PPC405|PPC440, { RT, RA, RB } },
  1652. { "nmaclhwso", XO(4,494,1,0), XO_MASK, PPC405|PPC440, { RT, RA, RB } },
  1653. { "nmaclhwso.", XO(4,494,1,1), XO_MASK, PPC405|PPC440, { RT, RA, RB } },
  1654. { "mfvscr", VX(4, 1540), VX_MASK, PPCVEC, { VD } },
  1655. { "mtvscr", VX(4, 1604), VX_MASK, PPCVEC, { VB } },
  1656. { "vaddcuw", VX(4, 384), VX_MASK, PPCVEC, { VD, VA, VB } },
  1657. { "vaddfp", VX(4, 10), VX_MASK, PPCVEC, { VD, VA, VB } },
  1658. { "vaddsbs", VX(4, 768), VX_MASK, PPCVEC, { VD, VA, VB } },
  1659. { "vaddshs", VX(4, 832), VX_MASK, PPCVEC, { VD, VA, VB } },
  1660. { "vaddsws", VX(4, 896), VX_MASK, PPCVEC, { VD, VA, VB } },
  1661. { "vaddubm", VX(4, 0), VX_MASK, PPCVEC, { VD, VA, VB } },
  1662. { "vaddubs", VX(4, 512), VX_MASK, PPCVEC, { VD, VA, VB } },
  1663. { "vadduhm", VX(4, 64), VX_MASK, PPCVEC, { VD, VA, VB } },
  1664. { "vadduhs", VX(4, 576), VX_MASK, PPCVEC, { VD, VA, VB } },
  1665. { "vadduwm", VX(4, 128), VX_MASK, PPCVEC, { VD, VA, VB } },
  1666. { "vadduws", VX(4, 640), VX_MASK, PPCVEC, { VD, VA, VB } },
  1667. { "vand", VX(4, 1028), VX_MASK, PPCVEC, { VD, VA, VB } },
  1668. { "vandc", VX(4, 1092), VX_MASK, PPCVEC, { VD, VA, VB } },
  1669. { "vavgsb", VX(4, 1282), VX_MASK, PPCVEC, { VD, VA, VB } },
  1670. { "vavgsh", VX(4, 1346), VX_MASK, PPCVEC, { VD, VA, VB } },
  1671. { "vavgsw", VX(4, 1410), VX_MASK, PPCVEC, { VD, VA, VB } },
  1672. { "vavgub", VX(4, 1026), VX_MASK, PPCVEC, { VD, VA, VB } },
  1673. { "vavguh", VX(4, 1090), VX_MASK, PPCVEC, { VD, VA, VB } },
  1674. { "vavguw", VX(4, 1154), VX_MASK, PPCVEC, { VD, VA, VB } },
  1675. { "vcfsx", VX(4, 842), VX_MASK, PPCVEC, { VD, VB, UIMM } },
  1676. { "vcfux", VX(4, 778), VX_MASK, PPCVEC, { VD, VB, UIMM } },
  1677. { "vcmpbfp", VXR(4, 966, 0), VXR_MASK, PPCVEC, { VD, VA, VB } },
  1678. { "vcmpbfp.", VXR(4, 966, 1), VXR_MASK, PPCVEC, { VD, VA, VB } },
  1679. { "vcmpeqfp", VXR(4, 198, 0), VXR_MASK, PPCVEC, { VD, VA, VB } },
  1680. { "vcmpeqfp.", VXR(4, 198, 1), VXR_MASK, PPCVEC, { VD, VA, VB } },
  1681. { "vcmpequb", VXR(4, 6, 0), VXR_MASK, PPCVEC, { VD, VA, VB } },
  1682. { "vcmpequb.", VXR(4, 6, 1), VXR_MASK, PPCVEC, { VD, VA, VB } },
  1683. { "vcmpequh", VXR(4, 70, 0), VXR_MASK, PPCVEC, { VD, VA, VB } },
  1684. { "vcmpequh.", VXR(4, 70, 1), VXR_MASK, PPCVEC, { VD, VA, VB } },
  1685. { "vcmpequw", VXR(4, 134, 0), VXR_MASK, PPCVEC, { VD, VA, VB } },
  1686. { "vcmpequw.", VXR(4, 134, 1), VXR_MASK, PPCVEC, { VD, VA, VB } },
  1687. { "vcmpgefp", VXR(4, 454, 0), VXR_MASK, PPCVEC, { VD, VA, VB } },
  1688. { "vcmpgefp.", VXR(4, 454, 1), VXR_MASK, PPCVEC, { VD, VA, VB } },
  1689. { "vcmpgtfp", VXR(4, 710, 0), VXR_MASK, PPCVEC, { VD, VA, VB } },
  1690. { "vcmpgtfp.", VXR(4, 710, 1), VXR_MASK, PPCVEC, { VD, VA, VB } },
  1691. { "vcmpgtsb", VXR(4, 774, 0), VXR_MASK, PPCVEC, { VD, VA, VB } },
  1692. { "vcmpgtsb.", VXR(4, 774, 1), VXR_MASK, PPCVEC, { VD, VA, VB } },
  1693. { "vcmpgtsh", VXR(4, 838, 0), VXR_MASK, PPCVEC, { VD, VA, VB } },
  1694. { "vcmpgtsh.", VXR(4, 838, 1), VXR_MASK, PPCVEC, { VD, VA, VB } },
  1695. { "vcmpgtsw", VXR(4, 902, 0), VXR_MASK, PPCVEC, { VD, VA, VB } },
  1696. { "vcmpgtsw.", VXR(4, 902, 1), VXR_MASK, PPCVEC, { VD, VA, VB } },
  1697. { "vcmpgtub", VXR(4, 518, 0), VXR_MASK, PPCVEC, { VD, VA, VB } },
  1698. { "vcmpgtub.", VXR(4, 518, 1), VXR_MASK, PPCVEC, { VD, VA, VB } },
  1699. { "vcmpgtuh", VXR(4, 582, 0), VXR_MASK, PPCVEC, { VD, VA, VB } },
  1700. { "vcmpgtuh.", VXR(4, 582, 1), VXR_MASK, PPCVEC, { VD, VA, VB } },
  1701. { "vcmpgtuw", VXR(4, 646, 0), VXR_MASK, PPCVEC, { VD, VA, VB } },
  1702. { "vcmpgtuw.", VXR(4, 646, 1), VXR_MASK, PPCVEC, { VD, VA, VB } },
  1703. { "vctsxs", VX(4, 970), VX_MASK, PPCVEC, { VD, VB, UIMM } },
  1704. { "vctuxs", VX(4, 906), VX_MASK, PPCVEC, { VD, VB, UIMM } },
  1705. { "vexptefp", VX(4, 394), VX_MASK, PPCVEC, { VD, VB } },
  1706. { "vlogefp", VX(4, 458), VX_MASK, PPCVEC, { VD, VB } },
  1707. { "vmaddfp", VXA(4, 46), VXA_MASK, PPCVEC, { VD, VA, VC, VB } },
  1708. { "vmaxfp", VX(4, 1034), VX_MASK, PPCVEC, { VD, VA, VB } },
  1709. { "vmaxsb", VX(4, 258), VX_MASK, PPCVEC, { VD, VA, VB } },
  1710. { "vmaxsh", VX(4, 322), VX_MASK, PPCVEC, { VD, VA, VB } },
  1711. { "vmaxsw", VX(4, 386), VX_MASK, PPCVEC, { VD, VA, VB } },
  1712. { "vmaxub", VX(4, 2), VX_MASK, PPCVEC, { VD, VA, VB } },
  1713. { "vmaxuh", VX(4, 66), VX_MASK, PPCVEC, { VD, VA, VB } },
  1714. { "vmaxuw", VX(4, 130), VX_MASK, PPCVEC, { VD, VA, VB } },
  1715. { "vmhaddshs", VXA(4, 32), VXA_MASK, PPCVEC, { VD, VA, VB, VC } },
  1716. { "vmhraddshs", VXA(4, 33), VXA_MASK, PPCVEC, { VD, VA, VB, VC } },
  1717. { "vminfp", VX(4, 1098), VX_MASK, PPCVEC, { VD, VA, VB } },
  1718. { "vminsb", VX(4, 770), VX_MASK, PPCVEC, { VD, VA, VB } },
  1719. { "vminsh", VX(4, 834), VX_MASK, PPCVEC, { VD, VA, VB } },
  1720. { "vminsw", VX(4, 898), VX_MASK, PPCVEC, { VD, VA, VB } },
  1721. { "vminub", VX(4, 514), VX_MASK, PPCVEC, { VD, VA, VB } },
  1722. { "vminuh", VX(4, 578), VX_MASK, PPCVEC, { VD, VA, VB } },
  1723. { "vminuw", VX(4, 642), VX_MASK, PPCVEC, { VD, VA, VB } },
  1724. { "vmladduhm", VXA(4, 34), VXA_MASK, PPCVEC, { VD, VA, VB, VC } },
  1725. { "vmrghb", VX(4, 12), VX_MASK, PPCVEC, { VD, VA, VB } },
  1726. { "vmrghh", VX(4, 76), VX_MASK, PPCVEC, { VD, VA, VB } },
  1727. { "vmrghw", VX(4, 140), VX_MASK, PPCVEC, { VD, VA, VB } },
  1728. { "vmrglb", VX(4, 268), VX_MASK, PPCVEC, { VD, VA, VB } },
  1729. { "vmrglh", VX(4, 332), VX_MASK, PPCVEC, { VD, VA, VB } },
  1730. { "vmrglw", VX(4, 396), VX_MASK, PPCVEC, { VD, VA, VB } },
  1731. { "vmsummbm", VXA(4, 37), VXA_MASK, PPCVEC, { VD, VA, VB, VC } },
  1732. { "vmsumshm", VXA(4, 40), VXA_MASK, PPCVEC, { VD, VA, VB, VC } },
  1733. { "vmsumshs", VXA(4, 41), VXA_MASK, PPCVEC, { VD, VA, VB, VC } },
  1734. { "vmsumubm", VXA(4, 36), VXA_MASK, PPCVEC, { VD, VA, VB, VC } },
  1735. { "vmsumuhm", VXA(4, 38), VXA_MASK, PPCVEC, { VD, VA, VB, VC } },
  1736. { "vmsumuhs", VXA(4, 39), VXA_MASK, PPCVEC, { VD, VA, VB, VC } },
  1737. { "vmulesb", VX(4, 776), VX_MASK, PPCVEC, { VD, VA, VB } },
  1738. { "vmulesh", VX(4, 840), VX_MASK, PPCVEC, { VD, VA, VB } },
  1739. { "vmuleub", VX(4, 520), VX_MASK, PPCVEC, { VD, VA, VB } },
  1740. { "vmuleuh", VX(4, 584), VX_MASK, PPCVEC, { VD, VA, VB } },
  1741. { "vmulosb", VX(4, 264), VX_MASK, PPCVEC, { VD, VA, VB } },
  1742. { "vmulosh", VX(4, 328), VX_MASK, PPCVEC, { VD, VA, VB } },
  1743. { "vmuloub", VX(4, 8), VX_MASK, PPCVEC, { VD, VA, VB } },
  1744. { "vmulouh", VX(4, 72), VX_MASK, PPCVEC, { VD, VA, VB } },
  1745. { "vnmsubfp", VXA(4, 47), VXA_MASK, PPCVEC, { VD, VA, VC, VB } },
  1746. { "vnor", VX(4, 1284), VX_MASK, PPCVEC, { VD, VA, VB } },
  1747. { "vor", VX(4, 1156), VX_MASK, PPCVEC, { VD, VA, VB } },
  1748. { "vperm", VXA(4, 43), VXA_MASK, PPCVEC, { VD, VA, VB, VC } },
  1749. { "vpkpx", VX(4, 782), VX_MASK, PPCVEC, { VD, VA, VB } },
  1750. { "vpkshss", VX(4, 398), VX_MASK, PPCVEC, { VD, VA, VB } },
  1751. { "vpkshus", VX(4, 270), VX_MASK, PPCVEC, { VD, VA, VB } },
  1752. { "vpkswss", VX(4, 462), VX_MASK, PPCVEC, { VD, VA, VB } },
  1753. { "vpkswus", VX(4, 334), VX_MASK, PPCVEC, { VD, VA, VB } },
  1754. { "vpkuhum", VX(4, 14), VX_MASK, PPCVEC, { VD, VA, VB } },
  1755. { "vpkuhus", VX(4, 142), VX_MASK, PPCVEC, { VD, VA, VB } },
  1756. { "vpkuwum", VX(4, 78), VX_MASK, PPCVEC, { VD, VA, VB } },
  1757. { "vpkuwus", VX(4, 206), VX_MASK, PPCVEC, { VD, VA, VB } },
  1758. { "vrefp", VX(4, 266), VX_MASK, PPCVEC, { VD, VB } },
  1759. { "vrfim", VX(4, 714), VX_MASK, PPCVEC, { VD, VB } },
  1760. { "vrfin", VX(4, 522), VX_MASK, PPCVEC, { VD, VB } },
  1761. { "vrfip", VX(4, 650), VX_MASK, PPCVEC, { VD, VB } },
  1762. { "vrfiz", VX(4, 586), VX_MASK, PPCVEC, { VD, VB } },
  1763. { "vrlb", VX(4, 4), VX_MASK, PPCVEC, { VD, VA, VB } },
  1764. { "vrlh", VX(4, 68), VX_MASK, PPCVEC, { VD, VA, VB } },
  1765. { "vrlw", VX(4, 132), VX_MASK, PPCVEC, { VD, VA, VB } },
  1766. { "vrsqrtefp", VX(4, 330), VX_MASK, PPCVEC, { VD, VB } },
  1767. { "vsel", VXA(4, 42), VXA_MASK, PPCVEC, { VD, VA, VB, VC } },
  1768. { "vsl", VX(4, 452), VX_MASK, PPCVEC, { VD, VA, VB } },
  1769. { "vslb", VX(4, 260), VX_MASK, PPCVEC, { VD, VA, VB } },
  1770. { "vsldoi", VXA(4, 44), VXA_MASK, PPCVEC, { VD, VA, VB, SHB } },
  1771. { "vslh", VX(4, 324), VX_MASK, PPCVEC, { VD, VA, VB } },
  1772. { "vslo", VX(4, 1036), VX_MASK, PPCVEC, { VD, VA, VB } },
  1773. { "vslw", VX(4, 388), VX_MASK, PPCVEC, { VD, VA, VB } },
  1774. { "vspltb", VX(4, 524), VX_MASK, PPCVEC, { VD, VB, UIMM } },
  1775. { "vsplth", VX(4, 588), VX_MASK, PPCVEC, { VD, VB, UIMM } },
  1776. { "vspltisb", VX(4, 780), VX_MASK, PPCVEC, { VD, SIMM } },
  1777. { "vspltish", VX(4, 844), VX_MASK, PPCVEC, { VD, SIMM } },
  1778. { "vspltisw", VX(4, 908), VX_MASK, PPCVEC, { VD, SIMM } },
  1779. { "vspltw", VX(4, 652), VX_MASK, PPCVEC, { VD, VB, UIMM } },
  1780. { "vsr", VX(4, 708), VX_MASK, PPCVEC, { VD, VA, VB } },
  1781. { "vsrab", VX(4, 772), VX_MASK, PPCVEC, { VD, VA, VB } },
  1782. { "vsrah", VX(4, 836), VX_MASK, PPCVEC, { VD, VA, VB } },
  1783. { "vsraw", VX(4, 900), VX_MASK, PPCVEC, { VD, VA, VB } },
  1784. { "vsrb", VX(4, 516), VX_MASK, PPCVEC, { VD, VA, VB } },
  1785. { "vsrh", VX(4, 580), VX_MASK, PPCVEC, { VD, VA, VB } },
  1786. { "vsro", VX(4, 1100), VX_MASK, PPCVEC, { VD, VA, VB } },
  1787. { "vsrw", VX(4, 644), VX_MASK, PPCVEC, { VD, VA, VB } },
  1788. { "vsubcuw", VX(4, 1408), VX_MASK, PPCVEC, { VD, VA, VB } },
  1789. { "vsubfp", VX(4, 74), VX_MASK, PPCVEC, { VD, VA, VB } },
  1790. { "vsubsbs", VX(4, 1792), VX_MASK, PPCVEC, { VD, VA, VB } },
  1791. { "vsubshs", VX(4, 1856), VX_MASK, PPCVEC, { VD, VA, VB } },
  1792. { "vsubsws", VX(4, 1920), VX_MASK, PPCVEC, { VD, VA, VB } },
  1793. { "vsububm", VX(4, 1024), VX_MASK, PPCVEC, { VD, VA, VB } },
  1794. { "vsububs", VX(4, 1536), VX_MASK, PPCVEC, { VD, VA, VB } },
  1795. { "vsubuhm", VX(4, 1088), VX_MASK, PPCVEC, { VD, VA, VB } },
  1796. { "vsubuhs", VX(4, 1600), VX_MASK, PPCVEC, { VD, VA, VB } },
  1797. { "vsubuwm", VX(4, 1152), VX_MASK, PPCVEC, { VD, VA, VB } },
  1798. { "vsubuws", VX(4, 1664), VX_MASK, PPCVEC, { VD, VA, VB } },
  1799. { "vsumsws", VX(4, 1928), VX_MASK, PPCVEC, { VD, VA, VB } },
  1800. { "vsum2sws", VX(4, 1672), VX_MASK, PPCVEC, { VD, VA, VB } },
  1801. { "vsum4sbs", VX(4, 1800), VX_MASK, PPCVEC, { VD, VA, VB } },
  1802. { "vsum4shs", VX(4, 1608), VX_MASK, PPCVEC, { VD, VA, VB } },
  1803. { "vsum4ubs", VX(4, 1544), VX_MASK, PPCVEC, { VD, VA, VB } },
  1804. { "vupkhpx", VX(4, 846), VX_MASK, PPCVEC, { VD, VB } },
  1805. { "vupkhsb", VX(4, 526), VX_MASK, PPCVEC, { VD, VB } },
  1806. { "vupkhsh", VX(4, 590), VX_MASK, PPCVEC, { VD, VB } },
  1807. { "vupklpx", VX(4, 974), VX_MASK, PPCVEC, { VD, VB } },
  1808. { "vupklsb", VX(4, 654), VX_MASK, PPCVEC, { VD, VB } },
  1809. { "vupklsh", VX(4, 718), VX_MASK, PPCVEC, { VD, VB } },
  1810. { "vxor", VX(4, 1220), VX_MASK, PPCVEC, { VD, VA, VB } },
  1811. { "evaddw", VX(4, 512), VX_MASK, PPCSPE, { RS, RA, RB } },
  1812. { "evaddiw", VX(4, 514), VX_MASK, PPCSPE, { RS, RB, UIMM } },
  1813. { "evsubfw", VX(4, 516), VX_MASK, PPCSPE, { RS, RA, RB } },
  1814. { "evsubw", VX(4, 516), VX_MASK, PPCSPE, { RS, RB, RA } },
  1815. { "evsubifw", VX(4, 518), VX_MASK, PPCSPE, { RS, UIMM, RB } },
  1816. { "evsubiw", VX(4, 518), VX_MASK, PPCSPE, { RS, RB, UIMM } },
  1817. { "evabs", VX(4, 520), VX_MASK, PPCSPE, { RS, RA } },
  1818. { "evneg", VX(4, 521), VX_MASK, PPCSPE, { RS, RA } },
  1819. { "evextsb", VX(4, 522), VX_MASK, PPCSPE, { RS, RA } },
  1820. { "evextsh", VX(4, 523), VX_MASK, PPCSPE, { RS, RA } },
  1821. { "evrndw", VX(4, 524), VX_MASK, PPCSPE, { RS, RA } },
  1822. { "evcntlzw", VX(4, 525), VX_MASK, PPCSPE, { RS, RA } },
  1823. { "evcntlsw", VX(4, 526), VX_MASK, PPCSPE, { RS, RA } },
  1824. { "brinc", VX(4, 527), VX_MASK, PPCSPE, { RS, RA, RB } },
  1825. { "evand", VX(4, 529), VX_MASK, PPCSPE, { RS, RA, RB } },
  1826. { "evandc", VX(4, 530), VX_MASK, PPCSPE, { RS, RA, RB } },
  1827. { "evmr", VX(4, 535), VX_MASK, PPCSPE, { RS, RA, BBA } },
  1828. { "evor", VX(4, 535), VX_MASK, PPCSPE, { RS, RA, RB } },
  1829. { "evorc", VX(4, 539), VX_MASK, PPCSPE, { RS, RA, RB } },
  1830. { "evxor", VX(4, 534), VX_MASK, PPCSPE, { RS, RA, RB } },
  1831. { "eveqv", VX(4, 537), VX_MASK, PPCSPE, { RS, RA, RB } },
  1832. { "evnand", VX(4, 542), VX_MASK, PPCSPE, { RS, RA, RB } },
  1833. { "evnot", VX(4, 536), VX_MASK, PPCSPE, { RS, RA, BBA } },
  1834. { "evnor", VX(4, 536), VX_MASK, PPCSPE, { RS, RA, RB } },
  1835. { "evrlw", VX(4, 552), VX_MASK, PPCSPE, { RS, RA, RB } },
  1836. { "evrlwi", VX(4, 554), VX_MASK, PPCSPE, { RS, RA, EVUIMM } },
  1837. { "evslw", VX(4, 548), VX_MASK, PPCSPE, { RS, RA, RB } },
  1838. { "evslwi", VX(4, 550), VX_MASK, PPCSPE, { RS, RA, EVUIMM } },
  1839. { "evsrws", VX(4, 545), VX_MASK, PPCSPE, { RS, RA, RB } },
  1840. { "evsrwu", VX(4, 544), VX_MASK, PPCSPE, { RS, RA, RB } },
  1841. { "evsrwis", VX(4, 547), VX_MASK, PPCSPE, { RS, RA, EVUIMM } },
  1842. { "evsrwiu", VX(4, 546), VX_MASK, PPCSPE, { RS, RA, EVUIMM } },
  1843. { "evsplati", VX(4, 553), VX_MASK, PPCSPE, { RS, SIMM } },
  1844. { "evsplatfi", VX(4, 555), VX_MASK, PPCSPE, { RS, SIMM } },
  1845. { "evmergehi", VX(4, 556), VX_MASK, PPCSPE, { RS, RA, RB } },
  1846. { "evmergelo", VX(4, 557), VX_MASK, PPCSPE, { RS, RA, RB } },
  1847. { "evmergehilo",VX(4,558), VX_MASK, PPCSPE, { RS, RA, RB } },
  1848. { "evmergelohi",VX(4,559), VX_MASK, PPCSPE, { RS, RA, RB } },
  1849. { "evcmpgts", VX(4, 561), VX_MASK, PPCSPE, { CRFD, RA, RB } },
  1850. { "evcmpgtu", VX(4, 560), VX_MASK, PPCSPE, { CRFD, RA, RB } },
  1851. { "evcmplts", VX(4, 563), VX_MASK, PPCSPE, { CRFD, RA, RB } },
  1852. { "evcmpltu", VX(4, 562), VX_MASK, PPCSPE, { CRFD, RA, RB } },
  1853. { "evcmpeq", VX(4, 564), VX_MASK, PPCSPE, { CRFD, RA, RB } },
  1854. { "evsel", EVSEL(4,79),EVSEL_MASK, PPCSPE, { RS, RA, RB, CRFS } },
  1855. { "evldd", VX(4, 769), VX_MASK, PPCSPE, { RS, EVUIMM_8, RA } },
  1856. { "evlddx", VX(4, 768), VX_MASK, PPCSPE, { RS, RA, RB } },
  1857. { "evldw", VX(4, 771), VX_MASK, PPCSPE, { RS, EVUIMM_8, RA } },
  1858. { "evldwx", VX(4, 770), VX_MASK, PPCSPE, { RS, RA, RB } },
  1859. { "evldh", VX(4, 773), VX_MASK, PPCSPE, { RS, EVUIMM_8, RA } },
  1860. { "evldhx", VX(4, 772), VX_MASK, PPCSPE, { RS, RA, RB } },
  1861. { "evlwhe", VX(4, 785), VX_MASK, PPCSPE, { RS, EVUIMM_4, RA } },
  1862. { "evlwhex", VX(4, 784), VX_MASK, PPCSPE, { RS, RA, RB } },
  1863. { "evlwhou", VX(4, 789), VX_MASK, PPCSPE, { RS, EVUIMM_4, RA } },
  1864. { "evlwhoux", VX(4, 788), VX_MASK, PPCSPE, { RS, RA, RB } },
  1865. { "evlwhos", VX(4, 791), VX_MASK, PPCSPE, { RS, EVUIMM_4, RA } },
  1866. { "evlwhosx", VX(4, 790), VX_MASK, PPCSPE, { RS, RA, RB } },
  1867. { "evlwwsplat",VX(4, 793), VX_MASK, PPCSPE, { RS, EVUIMM_4, RA } },
  1868. { "evlwwsplatx",VX(4, 792), VX_MASK, PPCSPE, { RS, RA, RB } },
  1869. { "evlwhsplat",VX(4, 797), VX_MASK, PPCSPE, { RS, EVUIMM_4, RA } },
  1870. { "evlwhsplatx",VX(4, 796), VX_MASK, PPCSPE, { RS, RA, RB } },
  1871. { "evlhhesplat",VX(4, 777), VX_MASK, PPCSPE, { RS, EVUIMM_2, RA } },
  1872. { "evlhhesplatx",VX(4, 776), VX_MASK, PPCSPE, { RS, RA, RB } },
  1873. { "evlhhousplat",VX(4, 781), VX_MASK, PPCSPE, { RS, EVUIMM_2, RA } },
  1874. { "evlhhousplatx",VX(4, 780), VX_MASK, PPCSPE, { RS, RA, RB } },
  1875. { "evlhhossplat",VX(4, 783), VX_MASK, PPCSPE, { RS, EVUIMM_2, RA } },
  1876. { "evlhhossplatx",VX(4, 782), VX_MASK, PPCSPE, { RS, RA, RB } },
  1877. { "evstdd", VX(4, 801), VX_MASK, PPCSPE, { RS, EVUIMM_8, RA } },
  1878. { "evstddx", VX(4, 800), VX_MASK, PPCSPE, { RS, RA, RB } },
  1879. { "evstdw", VX(4, 803), VX_MASK, PPCSPE, { RS, EVUIMM_8, RA } },
  1880. { "evstdwx", VX(4, 802), VX_MASK, PPCSPE, { RS, RA, RB } },
  1881. { "evstdh", VX(4, 805), VX_MASK, PPCSPE, { RS, EVUIMM_8, RA } },
  1882. { "evstdhx", VX(4, 804), VX_MASK, PPCSPE, { RS, RA, RB } },
  1883. { "evstwwe", VX(4, 825), VX_MASK, PPCSPE, { RS, EVUIMM_4, RA } },
  1884. { "evstwwex", VX(4, 824), VX_MASK, PPCSPE, { RS, RA, RB } },
  1885. { "evstwwo", VX(4, 829), VX_MASK, PPCSPE, { RS, EVUIMM_4, RA } },
  1886. { "evstwwox", VX(4, 828), VX_MASK, PPCSPE, { RS, RA, RB } },
  1887. { "evstwhe", VX(4, 817), VX_MASK, PPCSPE, { RS, EVUIMM_4, RA } },
  1888. { "evstwhex", VX(4, 816), VX_MASK, PPCSPE, { RS, RA, RB } },
  1889. { "evstwho", VX(4, 821), VX_MASK, PPCSPE, { RS, EVUIMM_4, RA } },
  1890. { "evstwhox", VX(4, 820), VX_MASK, PPCSPE, { RS, RA, RB } },
  1891. { "evfsabs", VX(4, 644), VX_MASK, PPCSPE, { RS, RA } },
  1892. { "evfsnabs", VX(4, 645), VX_MASK, PPCSPE, { RS, RA } },
  1893. { "evfsneg", VX(4, 646), VX_MASK, PPCSPE, { RS, RA } },
  1894. { "evfsadd", VX(4, 640), VX_MASK, PPCSPE, { RS, RA, RB } },
  1895. { "evfssub", VX(4, 641), VX_MASK, PPCSPE, { RS, RA, RB } },
  1896. { "evfsmul", VX(4, 648), VX_MASK, PPCSPE, { RS, RA, RB } },
  1897. { "evfsdiv", VX(4, 649), VX_MASK, PPCSPE, { RS, RA, RB } },
  1898. { "evfscmpgt", VX(4, 652), VX_MASK, PPCSPE, { CRFD, RA, RB } },
  1899. { "evfscmplt", VX(4, 653), VX_MASK, PPCSPE, { CRFD, RA, RB } },
  1900. { "evfscmpeq", VX(4, 654), VX_MASK, PPCSPE, { CRFD, RA, RB } },
  1901. { "evfststgt", VX(4, 668), VX_MASK, PPCSPE, { CRFD, RA, RB } },
  1902. { "evfststlt", VX(4, 669), VX_MASK, PPCSPE, { CRFD, RA, RB } },
  1903. { "evfststeq", VX(4, 670), VX_MASK, PPCSPE, { CRFD, RA, RB } },
  1904. { "evfscfui", VX(4, 656), VX_MASK, PPCSPE, { RS, RB } },
  1905. { "evfsctuiz", VX(4, 664), VX_MASK, PPCSPE, { RS, RB } },
  1906. { "evfscfsi", VX(4, 657), VX_MASK, PPCSPE, { RS, RB } },
  1907. { "evfscfuf", VX(4, 658), VX_MASK, PPCSPE, { RS, RB } },
  1908. { "evfscfsf", VX(4, 659), VX_MASK, PPCSPE, { RS, RB } },
  1909. { "evfsctui", VX(4, 660), VX_MASK, PPCSPE, { RS, RB } },
  1910. { "evfsctsi", VX(4, 661), VX_MASK, PPCSPE, { RS, RB } },
  1911. { "evfsctsiz", VX(4, 666), VX_MASK, PPCSPE, { RS, RB } },
  1912. { "evfsctuf", VX(4, 662), VX_MASK, PPCSPE, { RS, RB } },
  1913. { "evfsctsf", VX(4, 663), VX_MASK, PPCSPE, { RS, RB } },
  1914. { "efsabs", VX(4, 708), VX_MASK, PPCEFS, { RS, RA } },
  1915. { "efsnabs", VX(4, 709), VX_MASK, PPCEFS, { RS, RA } },
  1916. { "efsneg", VX(4, 710), VX_MASK, PPCEFS, { RS, RA } },
  1917. { "efsadd", VX(4, 704), VX_MASK, PPCEFS, { RS, RA, RB } },
  1918. { "efssub", VX(4, 705), VX_MASK, PPCEFS, { RS, RA, RB } },
  1919. { "efsmul", VX(4, 712), VX_MASK, PPCEFS, { RS, RA, RB } },
  1920. { "efsdiv", VX(4, 713), VX_MASK, PPCEFS, { RS, RA, RB } },
  1921. { "efscmpgt", VX(4, 716), VX_MASK, PPCEFS, { CRFD, RA, RB } },
  1922. { "efscmplt", VX(4, 717), VX_MASK, PPCEFS, { CRFD, RA, RB } },
  1923. { "efscmpeq", VX(4, 718), VX_MASK, PPCEFS, { CRFD, RA, RB } },
  1924. { "efststgt", VX(4, 732), VX_MASK, PPCEFS, { CRFD, RA, RB } },
  1925. { "efststlt", VX(4, 733), VX_MASK, PPCEFS, { CRFD, RA, RB } },
  1926. { "efststeq", VX(4, 734), VX_MASK, PPCEFS, { CRFD, RA, RB } },
  1927. { "efscfui", VX(4, 720), VX_MASK, PPCEFS, { RS, RB } },
  1928. { "efsctuiz", VX(4, 728), VX_MASK, PPCEFS, { RS, RB } },
  1929. { "efscfsi", VX(4, 721), VX_MASK, PPCEFS, { RS, RB } },
  1930. { "efscfuf", VX(4, 722), VX_MASK, PPCEFS, { RS, RB } },
  1931. { "efscfsf", VX(4, 723), VX_MASK, PPCEFS, { RS, RB } },
  1932. { "efsctui", VX(4, 724), VX_MASK, PPCEFS, { RS, RB } },
  1933. { "efsctsi", VX(4, 725), VX_MASK, PPCEFS, { RS, RB } },
  1934. { "efsctsiz", VX(4, 730), VX_MASK, PPCEFS, { RS, RB } },
  1935. { "efsctuf", VX(4, 726), VX_MASK, PPCEFS, { RS, RB } },
  1936. { "efsctsf", VX(4, 727), VX_MASK, PPCEFS, { RS, RB } },
  1937. { "evmhossf", VX(4, 1031), VX_MASK, PPCSPE, { RS, RA, RB } },
  1938. { "evmhossfa", VX(4, 1063), VX_MASK, PPCSPE, { RS, RA, RB } },
  1939. { "evmhosmf", VX(4, 1039), VX_MASK, PPCSPE, { RS, RA, RB } },
  1940. { "evmhosmfa", VX(4, 1071), VX_MASK, PPCSPE, { RS, RA, RB } },
  1941. { "evmhosmi", VX(4, 1037), VX_MASK, PPCSPE, { RS, RA, RB } },
  1942. { "evmhosmia", VX(4, 1069), VX_MASK, PPCSPE, { RS, RA, RB } },
  1943. { "evmhoumi", VX(4, 1036), VX_MASK, PPCSPE, { RS, RA, RB } },
  1944. { "evmhoumia", VX(4, 1068), VX_MASK, PPCSPE, { RS, RA, RB } },
  1945. { "evmhessf", VX(4, 1027), VX_MASK, PPCSPE, { RS, RA, RB } },
  1946. { "evmhessfa", VX(4, 1059), VX_MASK, PPCSPE, { RS, RA, RB } },
  1947. { "evmhesmf", VX(4, 1035), VX_MASK, PPCSPE, { RS, RA, RB } },
  1948. { "evmhesmfa", VX(4, 1067), VX_MASK, PPCSPE, { RS, RA, RB } },
  1949. { "evmhesmi", VX(4, 1033), VX_MASK, PPCSPE, { RS, RA, RB } },
  1950. { "evmhesmia", VX(4, 1065), VX_MASK, PPCSPE, { RS, RA, RB } },
  1951. { "evmheumi", VX(4, 1032), VX_MASK, PPCSPE, { RS, RA, RB } },
  1952. { "evmheumia", VX(4, 1064), VX_MASK, PPCSPE, { RS, RA, RB } },
  1953. { "evmhossfaaw",VX(4, 1287), VX_MASK, PPCSPE, { RS, RA, RB } },
  1954. { "evmhossiaaw",VX(4, 1285), VX_MASK, PPCSPE, { RS, RA, RB } },
  1955. { "evmhosmfaaw",VX(4, 1295), VX_MASK, PPCSPE, { RS, RA, RB } },
  1956. { "evmhosmiaaw",VX(4, 1293), VX_MASK, PPCSPE, { RS, RA, RB } },
  1957. { "evmhousiaaw",VX(4, 1284), VX_MASK, PPCSPE, { RS, RA, RB } },
  1958. { "evmhoumiaaw",VX(4, 1292), VX_MASK, PPCSPE, { RS, RA, RB } },
  1959. { "evmhessfaaw",VX(4, 1283), VX_MASK, PPCSPE, { RS, RA, RB } },
  1960. { "evmhessiaaw",VX(4, 1281), VX_MASK, PPCSPE, { RS, RA, RB } },
  1961. { "evmhesmfaaw",VX(4, 1291), VX_MASK, PPCSPE, { RS, RA, RB } },
  1962. { "evmhesmiaaw",VX(4, 1289), VX_MASK, PPCSPE, { RS, RA, RB } },
  1963. { "evmheusiaaw",VX(4, 1280), VX_MASK, PPCSPE, { RS, RA, RB } },
  1964. { "evmheumiaaw",VX(4, 1288), VX_MASK, PPCSPE, { RS, RA, RB } },
  1965. { "evmhossfanw",VX(4, 1415), VX_MASK, PPCSPE, { RS, RA, RB } },
  1966. { "evmhossianw",VX(4, 1413), VX_MASK, PPCSPE, { RS, RA, RB } },
  1967. { "evmhosmfanw",VX(4, 1423), VX_MASK, PPCSPE, { RS, RA, RB } },
  1968. { "evmhosmianw",VX(4, 1421), VX_MASK, PPCSPE, { RS, RA, RB } },
  1969. { "evmhousianw",VX(4, 1412), VX_MASK, PPCSPE, { RS, RA, RB } },
  1970. { "evmhoumianw",VX(4, 1420), VX_MASK, PPCSPE, { RS, RA, RB } },
  1971. { "evmhessfanw",VX(4, 1411), VX_MASK, PPCSPE, { RS, RA, RB } },
  1972. { "evmhessianw",VX(4, 1409), VX_MASK, PPCSPE, { RS, RA, RB } },
  1973. { "evmhesmfanw",VX(4, 1419), VX_MASK, PPCSPE, { RS, RA, RB } },
  1974. { "evmhesmianw",VX(4, 1417), VX_MASK, PPCSPE, { RS, RA, RB } },
  1975. { "evmheusianw",VX(4, 1408), VX_MASK, PPCSPE, { RS, RA, RB } },
  1976. { "evmheumianw",VX(4, 1416), VX_MASK, PPCSPE, { RS, RA, RB } },
  1977. { "evmhogsmfaa",VX(4, 1327), VX_MASK, PPCSPE, { RS, RA, RB } },
  1978. { "evmhogsmiaa",VX(4, 1325), VX_MASK, PPCSPE, { RS, RA, RB } },
  1979. { "evmhogumiaa",VX(4, 1324), VX_MASK, PPCSPE, { RS, RA, RB } },
  1980. { "evmhegsmfaa",VX(4, 1323), VX_MASK, PPCSPE, { RS, RA, RB } },
  1981. { "evmhegsmiaa",VX(4, 1321), VX_MASK, PPCSPE, { RS, RA, RB } },
  1982. { "evmhegumiaa",VX(4, 1320), VX_MASK, PPCSPE, { RS, RA, RB } },
  1983. { "evmhogsmfan",VX(4, 1455), VX_MASK, PPCSPE, { RS, RA, RB } },
  1984. { "evmhogsmian",VX(4, 1453), VX_MASK, PPCSPE, { RS, RA, RB } },
  1985. { "evmhogumian",VX(4, 1452), VX_MASK, PPCSPE, { RS, RA, RB } },
  1986. { "evmhegsmfan",VX(4, 1451), VX_MASK, PPCSPE, { RS, RA, RB } },
  1987. { "evmhegsmian",VX(4, 1449), VX_MASK, PPCSPE, { RS, RA, RB } },
  1988. { "evmhegumian",VX(4, 1448), VX_MASK, PPCSPE, { RS, RA, RB } },
  1989. { "evmwhssf", VX(4, 1095), VX_MASK, PPCSPE, { RS, RA, RB } },
  1990. { "evmwhssfa", VX(4, 1127), VX_MASK, PPCSPE, { RS, RA, RB } },
  1991. { "evmwhsmf", VX(4, 1103), VX_MASK, PPCSPE, { RS, RA, RB } },
  1992. { "evmwhsmfa", VX(4, 1135), VX_MASK, PPCSPE, { RS, RA, RB } },
  1993. { "evmwhsmi", VX(4, 1101), VX_MASK, PPCSPE, { RS, RA, RB } },
  1994. { "evmwhsmia", VX(4, 1133), VX_MASK, PPCSPE, { RS, RA, RB } },
  1995. { "evmwhumi", VX(4, 1100), VX_MASK, PPCSPE, { RS, RA, RB } },
  1996. { "evmwhumia", VX(4, 1132), VX_MASK, PPCSPE, { RS, RA, RB } },
  1997. { "evmwlumi", VX(4, 1096), VX_MASK, PPCSPE, { RS, RA, RB } },
  1998. { "evmwlumia", VX(4, 1128), VX_MASK, PPCSPE, { RS, RA, RB } },
  1999. { "evmwlssiaaw",VX(4, 1345), VX_MASK, PPCSPE, { RS, RA, RB } },
  2000. { "evmwlsmiaaw",VX(4, 1353), VX_MASK, PPCSPE, { RS, RA, RB } },
  2001. { "evmwlusiaaw",VX(4, 1344), VX_MASK, PPCSPE, { RS, RA, RB } },
  2002. { "evmwlumiaaw",VX(4, 1352), VX_MASK, PPCSPE, { RS, RA, RB } },
  2003. { "evmwlssianw",VX(4, 1473), VX_MASK, PPCSPE, { RS, RA, RB } },
  2004. { "evmwlsmianw",VX(4, 1481), VX_MASK, PPCSPE, { RS, RA, RB } },
  2005. { "evmwlusianw",VX(4, 1472), VX_MASK, PPCSPE, { RS, RA, RB } },
  2006. { "evmwlumianw",VX(4, 1480), VX_MASK, PPCSPE, { RS, RA, RB } },
  2007. { "evmwssf", VX(4, 1107), VX_MASK, PPCSPE, { RS, RA, RB } },
  2008. { "evmwssfa", VX(4, 1139), VX_MASK, PPCSPE, { RS, RA, RB } },
  2009. { "evmwsmf", VX(4, 1115), VX_MASK, PPCSPE, { RS, RA, RB } },
  2010. { "evmwsmfa", VX(4, 1147), VX_MASK, PPCSPE, { RS, RA, RB } },
  2011. { "evmwsmi", VX(4, 1113), VX_MASK, PPCSPE, { RS, RA, RB } },
  2012. { "evmwsmia", VX(4, 1145), VX_MASK, PPCSPE, { RS, RA, RB } },
  2013. { "evmwumi", VX(4, 1112), VX_MASK, PPCSPE, { RS, RA, RB } },
  2014. { "evmwumia", VX(4, 1144), VX_MASK, PPCSPE, { RS, RA, RB } },
  2015. { "evmwssfaa", VX(4, 1363), VX_MASK, PPCSPE, { RS, RA, RB } },
  2016. { "evmwsmfaa", VX(4, 1371), VX_MASK, PPCSPE, { RS, RA, RB } },
  2017. { "evmwsmiaa", VX(4, 1369), VX_MASK, PPCSPE, { RS, RA, RB } },
  2018. { "evmwumiaa", VX(4, 1368), VX_MASK, PPCSPE, { RS, RA, RB } },
  2019. { "evmwssfan", VX(4, 1491), VX_MASK, PPCSPE, { RS, RA, RB } },
  2020. { "evmwsmfan", VX(4, 1499), VX_MASK, PPCSPE, { RS, RA, RB } },
  2021. { "evmwsmian", VX(4, 1497), VX_MASK, PPCSPE, { RS, RA, RB } },
  2022. { "evmwumian", VX(4, 1496), VX_MASK, PPCSPE, { RS, RA, RB } },
  2023. { "evaddssiaaw",VX(4, 1217), VX_MASK, PPCSPE, { RS, RA } },
  2024. { "evaddsmiaaw",VX(4, 1225), VX_MASK, PPCSPE, { RS, RA } },
  2025. { "evaddusiaaw",VX(4, 1216), VX_MASK, PPCSPE, { RS, RA } },
  2026. { "evaddumiaaw",VX(4, 1224), VX_MASK, PPCSPE, { RS, RA } },
  2027. { "evsubfssiaaw",VX(4, 1219), VX_MASK, PPCSPE, { RS, RA } },
  2028. { "evsubfsmiaaw",VX(4, 1227), VX_MASK, PPCSPE, { RS, RA } },
  2029. { "evsubfusiaaw",VX(4, 1218), VX_MASK, PPCSPE, { RS, RA } },
  2030. { "evsubfumiaaw",VX(4, 1226), VX_MASK, PPCSPE, { RS, RA } },
  2031. { "evmra", VX(4, 1220), VX_MASK, PPCSPE, { RS, RA } },
  2032. { "evdivws", VX(4, 1222), VX_MASK, PPCSPE, { RS, RA, RB } },
  2033. { "evdivwu", VX(4, 1223), VX_MASK, PPCSPE, { RS, RA, RB } },
  2034. { "mulli", OP(7), OP_MASK, PPCCOM, { RT, RA, SI } },
  2035. { "muli", OP(7), OP_MASK, PWRCOM, { RT, RA, SI } },
  2036. { "subfic", OP(8), OP_MASK, PPCCOM, { RT, RA, SI } },
  2037. { "sfi", OP(8), OP_MASK, PWRCOM, { RT, RA, SI } },
  2038. { "dozi", OP(9), OP_MASK, M601, { RT, RA, SI } },
  2039. { "bce", B(9,0,0), B_MASK, BOOKE64, { BO, BI, BD } },
  2040. { "bcel", B(9,0,1), B_MASK, BOOKE64, { BO, BI, BD } },
  2041. { "bcea", B(9,1,0), B_MASK, BOOKE64, { BO, BI, BDA } },
  2042. { "bcela", B(9,1,1), B_MASK, BOOKE64, { BO, BI, BDA } },
  2043. { "cmplwi", OPL(10,0), OPL_MASK, PPCCOM, { OBF, RA, UI } },
  2044. { "cmpldi", OPL(10,1), OPL_MASK, PPC64, { OBF, RA, UI } },
  2045. { "cmpli", OP(10), OP_MASK, PPC, { BF, L, RA, UI } },
  2046. { "cmpli", OP(10), OP_MASK, PWRCOM, { BF, RA, UI } },
  2047. { "cmpwi", OPL(11,0), OPL_MASK, PPCCOM, { OBF, RA, SI } },
  2048. { "cmpdi", OPL(11,1), OPL_MASK, PPC64, { OBF, RA, SI } },
  2049. { "cmpi", OP(11), OP_MASK, PPC, { BF, L, RA, SI } },
  2050. { "cmpi", OP(11), OP_MASK, PWRCOM, { BF, RA, SI } },
  2051. { "addic", OP(12), OP_MASK, PPCCOM, { RT, RA, SI } },
  2052. { "ai", OP(12), OP_MASK, PWRCOM, { RT, RA, SI } },
  2053. { "subic", OP(12), OP_MASK, PPCCOM, { RT, RA, NSI } },
  2054. { "addic.", OP(13), OP_MASK, PPCCOM, { RT, RA, SI } },
  2055. { "ai.", OP(13), OP_MASK, PWRCOM, { RT, RA, SI } },
  2056. { "subic.", OP(13), OP_MASK, PPCCOM, { RT, RA, NSI } },
  2057. { "li", OP(14), DRA_MASK, PPCCOM, { RT, SI } },
  2058. { "lil", OP(14), DRA_MASK, PWRCOM, { RT, SI } },
  2059. { "addi", OP(14), OP_MASK, PPCCOM, { RT, RA, SI } },
  2060. { "cal", OP(14), OP_MASK, PWRCOM, { RT, D, RA } },
  2061. { "subi", OP(14), OP_MASK, PPCCOM, { RT, RA, NSI } },
  2062. { "la", OP(14), OP_MASK, PPCCOM, { RT, D, RA } },
  2063. { "lis", OP(15), DRA_MASK, PPCCOM, { RT, SISIGNOPT } },
  2064. { "liu", OP(15), DRA_MASK, PWRCOM, { RT, SISIGNOPT } },
  2065. { "addis", OP(15), OP_MASK, PPCCOM, { RT,RA,SISIGNOPT } },
  2066. { "cau", OP(15), OP_MASK, PWRCOM, { RT,RA,SISIGNOPT } },
  2067. { "subis", OP(15), OP_MASK, PPCCOM, { RT, RA, NSI } },
  2068. { "bdnz-", BBO(16,BODNZ,0,0), BBOATBI_MASK, PPCCOM, { BDM } },
  2069. { "bdnz+", BBO(16,BODNZ,0,0), BBOATBI_MASK, PPCCOM, { BDP } },
  2070. { "bdnz", BBO(16,BODNZ,0,0), BBOATBI_MASK, PPCCOM, { BD } },
  2071. { "bdn", BBO(16,BODNZ,0,0), BBOATBI_MASK, PWRCOM, { BD } },
  2072. { "bdnzl-", BBO(16,BODNZ,0,1), BBOATBI_MASK, PPCCOM, { BDM } },
  2073. { "bdnzl+", BBO(16,BODNZ,0,1), BBOATBI_MASK, PPCCOM, { BDP } },
  2074. { "bdnzl", BBO(16,BODNZ,0,1), BBOATBI_MASK, PPCCOM, { BD } },
  2075. { "bdnl", BBO(16,BODNZ,0,1), BBOATBI_MASK, PWRCOM, { BD } },
  2076. { "bdnza-", BBO(16,BODNZ,1,0), BBOATBI_MASK, PPCCOM, { BDMA } },
  2077. { "bdnza+", BBO(16,BODNZ,1,0), BBOATBI_MASK, PPCCOM, { BDPA } },
  2078. { "bdnza", BBO(16,BODNZ,1,0), BBOATBI_MASK, PPCCOM, { BDA } },
  2079. { "bdna", BBO(16,BODNZ,1,0), BBOATBI_MASK, PWRCOM, { BDA } },
  2080. { "bdnzla-", BBO(16,BODNZ,1,1), BBOATBI_MASK, PPCCOM, { BDMA } },
  2081. { "bdnzla+", BBO(16,BODNZ,1,1), BBOATBI_MASK, PPCCOM, { BDPA } },
  2082. { "bdnzla", BBO(16,BODNZ,1,1), BBOATBI_MASK, PPCCOM, { BDA } },
  2083. { "bdnla", BBO(16,BODNZ,1,1), BBOATBI_MASK, PWRCOM, { BDA } },
  2084. { "bdz-", BBO(16,BODZ,0,0), BBOATBI_MASK, PPCCOM, { BDM } },
  2085. { "bdz+", BBO(16,BODZ,0,0), BBOATBI_MASK, PPCCOM, { BDP } },
  2086. { "bdz", BBO(16,BODZ,0,0), BBOATBI_MASK, COM, { BD } },
  2087. { "bdzl-", BBO(16,BODZ,0,1), BBOATBI_MASK, PPCCOM, { BDM } },
  2088. { "bdzl+", BBO(16,BODZ,0,1), BBOATBI_MASK, PPCCOM, { BDP } },
  2089. { "bdzl", BBO(16,BODZ,0,1), BBOATBI_MASK, COM, { BD } },
  2090. { "bdza-", BBO(16,BODZ,1,0), BBOATBI_MASK, PPCCOM, { BDMA } },
  2091. { "bdza+", BBO(16,BODZ,1,0), BBOATBI_MASK, PPCCOM, { BDPA } },
  2092. { "bdza", BBO(16,BODZ,1,0), BBOATBI_MASK, COM, { BDA } },
  2093. { "bdzla-", BBO(16,BODZ,1,1), BBOATBI_MASK, PPCCOM, { BDMA } },
  2094. { "bdzla+", BBO(16,BODZ,1,1), BBOATBI_MASK, PPCCOM, { BDPA } },
  2095. { "bdzla", BBO(16,BODZ,1,1), BBOATBI_MASK, COM, { BDA } },
  2096. { "blt-", BBOCB(16,BOT,CBLT,0,0), BBOATCB_MASK, PPCCOM, { CR, BDM } },
  2097. { "blt+", BBOCB(16,BOT,CBLT,0,0), BBOATCB_MASK, PPCCOM, { CR, BDP } },
  2098. { "blt", BBOCB(16,BOT,CBLT,0,0), BBOATCB_MASK, COM, { CR, BD } },
  2099. { "bltl-", BBOCB(16,BOT,CBLT,0,1), BBOATCB_MASK, PPCCOM, { CR, BDM } },
  2100. { "bltl+", BBOCB(16,BOT,CBLT,0,1), BBOATCB_MASK, PPCCOM, { CR, BDP } },
  2101. { "bltl", BBOCB(16,BOT,CBLT,0,1), BBOATCB_MASK, COM, { CR, BD } },
  2102. { "blta-", BBOCB(16,BOT,CBLT,1,0), BBOATCB_MASK, PPCCOM, { CR, BDMA } },
  2103. { "blta+", BBOCB(16,BOT,CBLT,1,0), BBOATCB_MASK, PPCCOM, { CR, BDPA } },
  2104. { "blta", BBOCB(16,BOT,CBLT,1,0), BBOATCB_MASK, COM, { CR, BDA } },
  2105. { "bltla-", BBOCB(16,BOT,CBLT,1,1), BBOATCB_MASK, PPCCOM, { CR, BDMA } },
  2106. { "bltla+", BBOCB(16,BOT,CBLT,1,1), BBOATCB_MASK, PPCCOM, { CR, BDPA } },
  2107. { "bltla", BBOCB(16,BOT,CBLT,1,1), BBOATCB_MASK, COM, { CR, BDA } },
  2108. { "bgt-", BBOCB(16,BOT,CBGT,0,0), BBOATCB_MASK, PPCCOM, { CR, BDM } },
  2109. { "bgt+", BBOCB(16,BOT,CBGT,0,0), BBOATCB_MASK, PPCCOM, { CR, BDP } },
  2110. { "bgt", BBOCB(16,BOT,CBGT,0,0), BBOATCB_MASK, COM, { CR, BD } },
  2111. { "bgtl-", BBOCB(16,BOT,CBGT,0,1), BBOATCB_MASK, PPCCOM, { CR, BDM } },
  2112. { "bgtl+", BBOCB(16,BOT,CBGT,0,1), BBOATCB_MASK, PPCCOM, { CR, BDP } },
  2113. { "bgtl", BBOCB(16,BOT,CBGT,0,1), BBOATCB_MASK, COM, { CR, BD } },
  2114. { "bgta-", BBOCB(16,BOT,CBGT,1,0), BBOATCB_MASK, PPCCOM, { CR, BDMA } },
  2115. { "bgta+", BBOCB(16,BOT,CBGT,1,0), BBOATCB_MASK, PPCCOM, { CR, BDPA } },
  2116. { "bgta", BBOCB(16,BOT,CBGT,1,0), BBOATCB_MASK, COM, { CR, BDA } },
  2117. { "bgtla-", BBOCB(16,BOT,CBGT,1,1), BBOATCB_MASK, PPCCOM, { CR, BDMA } },
  2118. { "bgtla+", BBOCB(16,BOT,CBGT,1,1), BBOATCB_MASK, PPCCOM, { CR, BDPA } },
  2119. { "bgtla", BBOCB(16,BOT,CBGT,1,1), BBOATCB_MASK, COM, { CR, BDA } },
  2120. { "beq-", BBOCB(16,BOT,CBEQ,0,0), BBOATCB_MASK, PPCCOM, { CR, BDM } },
  2121. { "beq+", BBOCB(16,BOT,CBEQ,0,0), BBOATCB_MASK, PPCCOM, { CR, BDP } },
  2122. { "beq", BBOCB(16,BOT,CBEQ,0,0), BBOATCB_MASK, COM, { CR, BD } },
  2123. { "beql-", BBOCB(16,BOT,CBEQ,0,1), BBOATCB_MASK, PPCCOM, { CR, BDM } },
  2124. { "beql+", BBOCB(16,BOT,CBEQ,0,1), BBOATCB_MASK, PPCCOM, { CR, BDP } },
  2125. { "beql", BBOCB(16,BOT,CBEQ,0,1), BBOATCB_MASK, COM, { CR, BD } },
  2126. { "beqa-", BBOCB(16,BOT,CBEQ,1,0), BBOATCB_MASK, PPCCOM, { CR, BDMA } },
  2127. { "beqa+", BBOCB(16,BOT,CBEQ,1,0), BBOATCB_MASK, PPCCOM, { CR, BDPA } },
  2128. { "beqa", BBOCB(16,BOT,CBEQ,1,0), BBOATCB_MASK, COM, { CR, BDA } },
  2129. { "beqla-", BBOCB(16,BOT,CBEQ,1,1), BBOATCB_MASK, PPCCOM, { CR, BDMA } },
  2130. { "beqla+", BBOCB(16,BOT,CBEQ,1,1), BBOATCB_MASK, PPCCOM, { CR, BDPA } },
  2131. { "beqla", BBOCB(16,BOT,CBEQ,1,1), BBOATCB_MASK, COM, { CR, BDA } },
  2132. { "bso-", BBOCB(16,BOT,CBSO,0,0), BBOATCB_MASK, PPCCOM, { CR, BDM } },
  2133. { "bso+", BBOCB(16,BOT,CBSO,0,0), BBOATCB_MASK, PPCCOM, { CR, BDP } },
  2134. { "bso", BBOCB(16,BOT,CBSO,0,0), BBOATCB_MASK, COM, { CR, BD } },
  2135. { "bsol-", BBOCB(16,BOT,CBSO,0,1), BBOATCB_MASK, PPCCOM, { CR, BDM } },
  2136. { "bsol+", BBOCB(16,BOT,CBSO,0,1), BBOATCB_MASK, PPCCOM, { CR, BDP } },
  2137. { "bsol", BBOCB(16,BOT,CBSO,0,1), BBOATCB_MASK, COM, { CR, BD } },
  2138. { "bsoa-", BBOCB(16,BOT,CBSO,1,0), BBOATCB_MASK, PPCCOM, { CR, BDMA } },
  2139. { "bsoa+", BBOCB(16,BOT,CBSO,1,0), BBOATCB_MASK, PPCCOM, { CR, BDPA } },
  2140. { "bsoa", BBOCB(16,BOT,CBSO,1,0), BBOATCB_MASK, COM, { CR, BDA } },
  2141. { "bsola-", BBOCB(16,BOT,CBSO,1,1), BBOATCB_MASK, PPCCOM, { CR, BDMA } },
  2142. { "bsola+", BBOCB(16,BOT,CBSO,1,1), BBOATCB_MASK, PPCCOM, { CR, BDPA } },
  2143. { "bsola", BBOCB(16,BOT,CBSO,1,1), BBOATCB_MASK, COM, { CR, BDA } },
  2144. { "bun-", BBOCB(16,BOT,CBSO,0,0), BBOATCB_MASK, PPCCOM, { CR, BDM } },
  2145. { "bun+", BBOCB(16,BOT,CBSO,0,0), BBOATCB_MASK, PPCCOM, { CR, BDP } },
  2146. { "bun", BBOCB(16,BOT,CBSO,0,0), BBOATCB_MASK, PPCCOM, { CR, BD } },
  2147. { "bunl-", BBOCB(16,BOT,CBSO,0,1), BBOATCB_MASK, PPCCOM, { CR, BDM } },
  2148. { "bunl+", BBOCB(16,BOT,CBSO,0,1), BBOATCB_MASK, PPCCOM, { CR, BDP } },
  2149. { "bunl", BBOCB(16,BOT,CBSO,0,1), BBOATCB_MASK, PPCCOM, { CR, BD } },
  2150. { "buna-", BBOCB(16,BOT,CBSO,1,0), BBOATCB_MASK, PPCCOM, { CR, BDMA } },
  2151. { "buna+", BBOCB(16,BOT,CBSO,1,0), BBOATCB_MASK, PPCCOM, { CR, BDPA } },
  2152. { "buna", BBOCB(16,BOT,CBSO,1,0), BBOATCB_MASK, PPCCOM, { CR, BDA } },
  2153. { "bunla-", BBOCB(16,BOT,CBSO,1,1), BBOATCB_MASK, PPCCOM, { CR, BDMA } },
  2154. { "bunla+", BBOCB(16,BOT,CBSO,1,1), BBOATCB_MASK, PPCCOM, { CR, BDPA } },
  2155. { "bunla", BBOCB(16,BOT,CBSO,1,1), BBOATCB_MASK, PPCCOM, { CR, BDA } },
  2156. { "bge-", BBOCB(16,BOF,CBLT,0,0), BBOATCB_MASK, PPCCOM, { CR, BDM } },
  2157. { "bge+", BBOCB(16,BOF,CBLT,0,0), BBOATCB_MASK, PPCCOM, { CR, BDP } },
  2158. { "bge", BBOCB(16,BOF,CBLT,0,0), BBOATCB_MASK, COM, { CR, BD } },
  2159. { "bgel-", BBOCB(16,BOF,CBLT,0,1), BBOATCB_MASK, PPCCOM, { CR, BDM } },
  2160. { "bgel+", BBOCB(16,BOF,CBLT,0,1), BBOATCB_MASK, PPCCOM, { CR, BDP } },
  2161. { "bgel", BBOCB(16,BOF,CBLT,0,1), BBOATCB_MASK, COM, { CR, BD } },
  2162. { "bgea-", BBOCB(16,BOF,CBLT,1,0), BBOATCB_MASK, PPCCOM, { CR, BDMA } },
  2163. { "bgea+", BBOCB(16,BOF,CBLT,1,0), BBOATCB_MASK, PPCCOM, { CR, BDPA } },
  2164. { "bgea", BBOCB(16,BOF,CBLT,1,0), BBOATCB_MASK, COM, { CR, BDA } },
  2165. { "bgela-", BBOCB(16,BOF,CBLT,1,1), BBOATCB_MASK, PPCCOM, { CR, BDMA } },
  2166. { "bgela+", BBOCB(16,BOF,CBLT,1,1), BBOATCB_MASK, PPCCOM, { CR, BDPA } },
  2167. { "bgela", BBOCB(16,BOF,CBLT,1,1), BBOATCB_MASK, COM, { CR, BDA } },
  2168. { "bnl-", BBOCB(16,BOF,CBLT,0,0), BBOATCB_MASK, PPCCOM, { CR, BDM } },
  2169. { "bnl+", BBOCB(16,BOF,CBLT,0,0), BBOATCB_MASK, PPCCOM, { CR, BDP } },
  2170. { "bnl", BBOCB(16,BOF,CBLT,0,0), BBOATCB_MASK, COM, { CR, BD } },
  2171. { "bnll-", BBOCB(16,BOF,CBLT,0,1), BBOATCB_MASK, PPCCOM, { CR, BDM } },
  2172. { "bnll+", BBOCB(16,BOF,CBLT,0,1), BBOATCB_MASK, PPCCOM, { CR, BDP } },
  2173. { "bnll", BBOCB(16,BOF,CBLT,0,1), BBOATCB_MASK, COM, { CR, BD } },
  2174. { "bnla-", BBOCB(16,BOF,CBLT,1,0), BBOATCB_MASK, PPCCOM, { CR, BDMA } },
  2175. { "bnla+", BBOCB(16,BOF,CBLT,1,0), BBOATCB_MASK, PPCCOM, { CR, BDPA } },
  2176. { "bnla", BBOCB(16,BOF,CBLT,1,0), BBOATCB_MASK, COM, { CR, BDA } },
  2177. { "bnlla-", BBOCB(16,BOF,CBLT,1,1), BBOATCB_MASK, PPCCOM, { CR, BDMA } },
  2178. { "bnlla+", BBOCB(16,BOF,CBLT,1,1), BBOATCB_MASK, PPCCOM, { CR, BDPA } },
  2179. { "bnlla", BBOCB(16,BOF,CBLT,1,1), BBOATCB_MASK, COM, { CR, BDA } },
  2180. { "ble-", BBOCB(16,BOF,CBGT,0,0), BBOATCB_MASK, PPCCOM, { CR, BDM } },
  2181. { "ble+", BBOCB(16,BOF,CBGT,0,0), BBOATCB_MASK, PPCCOM, { CR, BDP } },
  2182. { "ble", BBOCB(16,BOF,CBGT,0,0), BBOATCB_MASK, COM, { CR, BD } },
  2183. { "blel-", BBOCB(16,BOF,CBGT,0,1), BBOATCB_MASK, PPCCOM, { CR, BDM } },
  2184. { "blel+", BBOCB(16,BOF,CBGT,0,1), BBOATCB_MASK, PPCCOM, { CR, BDP } },
  2185. { "blel", BBOCB(16,BOF,CBGT,0,1), BBOATCB_MASK, COM, { CR, BD } },
  2186. { "blea-", BBOCB(16,BOF,CBGT,1,0), BBOATCB_MASK, PPCCOM, { CR, BDMA } },
  2187. { "blea+", BBOCB(16,BOF,CBGT,1,0), BBOATCB_MASK, PPCCOM, { CR, BDPA } },
  2188. { "blea", BBOCB(16,BOF,CBGT,1,0), BBOATCB_MASK, COM, { CR, BDA } },
  2189. { "blela-", BBOCB(16,BOF,CBGT,1,1), BBOATCB_MASK, PPCCOM, { CR, BDMA } },
  2190. { "blela+", BBOCB(16,BOF,CBGT,1,1), BBOATCB_MASK, PPCCOM, { CR, BDPA } },
  2191. { "blela", BBOCB(16,BOF,CBGT,1,1), BBOATCB_MASK, COM, { CR, BDA } },
  2192. { "bng-", BBOCB(16,BOF,CBGT,0,0), BBOATCB_MASK, PPCCOM, { CR, BDM } },
  2193. { "bng+", BBOCB(16,BOF,CBGT,0,0), BBOATCB_MASK, PPCCOM, { CR, BDP } },
  2194. { "bng", BBOCB(16,BOF,CBGT,0,0), BBOATCB_MASK, COM, { CR, BD } },
  2195. { "bngl-", BBOCB(16,BOF,CBGT,0,1), BBOATCB_MASK, PPCCOM, { CR, BDM } },
  2196. { "bngl+", BBOCB(16,BOF,CBGT,0,1), BBOATCB_MASK, PPCCOM, { CR, BDP } },
  2197. { "bngl", BBOCB(16,BOF,CBGT,0,1), BBOATCB_MASK, COM, { CR, BD } },
  2198. { "bnga-", BBOCB(16,BOF,CBGT,1,0), BBOATCB_MASK, PPCCOM, { CR, BDMA } },
  2199. { "bnga+", BBOCB(16,BOF,CBGT,1,0), BBOATCB_MASK, PPCCOM, { CR, BDPA } },
  2200. { "bnga", BBOCB(16,BOF,CBGT,1,0), BBOATCB_MASK, COM, { CR, BDA } },
  2201. { "bngla-", BBOCB(16,BOF,CBGT,1,1), BBOATCB_MASK, PPCCOM, { CR, BDMA } },
  2202. { "bngla+", BBOCB(16,BOF,CBGT,1,1), BBOATCB_MASK, PPCCOM, { CR, BDPA } },
  2203. { "bngla", BBOCB(16,BOF,CBGT,1,1), BBOATCB_MASK, COM, { CR, BDA } },
  2204. { "bne-", BBOCB(16,BOF,CBEQ,0,0), BBOATCB_MASK, PPCCOM, { CR, BDM } },
  2205. { "bne+", BBOCB(16,BOF,CBEQ,0,0), BBOATCB_MASK, PPCCOM, { CR, BDP } },
  2206. { "bne", BBOCB(16,BOF,CBEQ,0,0), BBOATCB_MASK, COM, { CR, BD } },
  2207. { "bnel-", BBOCB(16,BOF,CBEQ,0,1), BBOATCB_MASK, PPCCOM, { CR, BDM } },
  2208. { "bnel+", BBOCB(16,BOF,CBEQ,0,1), BBOATCB_MASK, PPCCOM, { CR, BDP } },
  2209. { "bnel", BBOCB(16,BOF,CBEQ,0,1), BBOATCB_MASK, COM, { CR, BD } },
  2210. { "bnea-", BBOCB(16,BOF,CBEQ,1,0), BBOATCB_MASK, PPCCOM, { CR, BDMA } },
  2211. { "bnea+", BBOCB(16,BOF,CBEQ,1,0), BBOATCB_MASK, PPCCOM, { CR, BDPA } },
  2212. { "bnea", BBOCB(16,BOF,CBEQ,1,0), BBOATCB_MASK, COM, { CR, BDA } },
  2213. { "bnela-", BBOCB(16,BOF,CBEQ,1,1), BBOATCB_MASK, PPCCOM, { CR, BDMA } },
  2214. { "bnela+", BBOCB(16,BOF,CBEQ,1,1), BBOATCB_MASK, PPCCOM, { CR, BDPA } },
  2215. { "bnela", BBOCB(16,BOF,CBEQ,1,1), BBOATCB_MASK, COM, { CR, BDA } },
  2216. { "bns-", BBOCB(16,BOF,CBSO,0,0), BBOATCB_MASK, PPCCOM, { CR, BDM } },
  2217. { "bns+", BBOCB(16,BOF,CBSO,0,0), BBOATCB_MASK, PPCCOM, { CR, BDP } },
  2218. { "bns", BBOCB(16,BOF,CBSO,0,0), BBOATCB_MASK, COM, { CR, BD } },
  2219. { "bnsl-", BBOCB(16,BOF,CBSO,0,1), BBOATCB_MASK, PPCCOM, { CR, BDM } },
  2220. { "bnsl+", BBOCB(16,BOF,CBSO,0,1), BBOATCB_MASK, PPCCOM, { CR, BDP } },
  2221. { "bnsl", BBOCB(16,BOF,CBSO,0,1), BBOATCB_MASK, COM, { CR, BD } },
  2222. { "bnsa-", BBOCB(16,BOF,CBSO,1,0), BBOATCB_MASK, PPCCOM, { CR, BDMA } },
  2223. { "bnsa+", BBOCB(16,BOF,CBSO,1,0), BBOATCB_MASK, PPCCOM, { CR, BDPA } },
  2224. { "bnsa", BBOCB(16,BOF,CBSO,1,0), BBOATCB_MASK, COM, { CR, BDA } },
  2225. { "bnsla-", BBOCB(16,BOF,CBSO,1,1), BBOATCB_MASK, PPCCOM, { CR, BDMA } },
  2226. { "bnsla+", BBOCB(16,BOF,CBSO,1,1), BBOATCB_MASK, PPCCOM, { CR, BDPA } },
  2227. { "bnsla", BBOCB(16,BOF,CBSO,1,1), BBOATCB_MASK, COM, { CR, BDA } },
  2228. { "bnu-", BBOCB(16,BOF,CBSO,0,0), BBOATCB_MASK, PPCCOM, { CR, BDM } },
  2229. { "bnu+", BBOCB(16,BOF,CBSO,0,0), BBOATCB_MASK, PPCCOM, { CR, BDP } },
  2230. { "bnu", BBOCB(16,BOF,CBSO,0,0), BBOATCB_MASK, PPCCOM, { CR, BD } },
  2231. { "bnul-", BBOCB(16,BOF,CBSO,0,1), BBOATCB_MASK, PPCCOM, { CR, BDM } },
  2232. { "bnul+", BBOCB(16,BOF,CBSO,0,1), BBOATCB_MASK, PPCCOM, { CR, BDP } },
  2233. { "bnul", BBOCB(16,BOF,CBSO,0,1), BBOATCB_MASK, PPCCOM, { CR, BD } },
  2234. { "bnua-", BBOCB(16,BOF,CBSO,1,0), BBOATCB_MASK, PPCCOM, { CR, BDMA } },
  2235. { "bnua+", BBOCB(16,BOF,CBSO,1,0), BBOATCB_MASK, PPCCOM, { CR, BDPA } },
  2236. { "bnua", BBOCB(16,BOF,CBSO,1,0), BBOATCB_MASK, PPCCOM, { CR, BDA } },
  2237. { "bnula-", BBOCB(16,BOF,CBSO,1,1), BBOATCB_MASK, PPCCOM, { CR, BDMA } },
  2238. { "bnula+", BBOCB(16,BOF,CBSO,1,1), BBOATCB_MASK, PPCCOM, { CR, BDPA } },
  2239. { "bnula", BBOCB(16,BOF,CBSO,1,1), BBOATCB_MASK, PPCCOM, { CR, BDA } },
  2240. { "bdnzt-", BBO(16,BODNZT,0,0), BBOY_MASK, NOPOWER4, { BI, BDM } },
  2241. { "bdnzt+", BBO(16,BODNZT,0,0), BBOY_MASK, NOPOWER4, { BI, BDP } },
  2242. { "bdnzt", BBO(16,BODNZT,0,0), BBOY_MASK, PPCCOM, { BI, BD } },
  2243. { "bdnztl-", BBO(16,BODNZT,0,1), BBOY_MASK, NOPOWER4, { BI, BDM } },
  2244. { "bdnztl+", BBO(16,BODNZT,0,1), BBOY_MASK, NOPOWER4, { BI, BDP } },
  2245. { "bdnztl", BBO(16,BODNZT,0,1), BBOY_MASK, PPCCOM, { BI, BD } },
  2246. { "bdnzta-", BBO(16,BODNZT,1,0), BBOY_MASK, NOPOWER4, { BI, BDMA } },
  2247. { "bdnzta+", BBO(16,BODNZT,1,0), BBOY_MASK, NOPOWER4, { BI, BDPA } },
  2248. { "bdnzta", BBO(16,BODNZT,1,0), BBOY_MASK, PPCCOM, { BI, BDA } },
  2249. { "bdnztla-",BBO(16,BODNZT,1,1), BBOY_MASK, NOPOWER4, { BI, BDMA } },
  2250. { "bdnztla+",BBO(16,BODNZT,1,1), BBOY_MASK, NOPOWER4, { BI, BDPA } },
  2251. { "bdnztla", BBO(16,BODNZT,1,1), BBOY_MASK, PPCCOM, { BI, BDA } },
  2252. { "bdnzf-", BBO(16,BODNZF,0,0), BBOY_MASK, NOPOWER4, { BI, BDM } },
  2253. { "bdnzf+", BBO(16,BODNZF,0,0), BBOY_MASK, NOPOWER4, { BI, BDP } },
  2254. { "bdnzf", BBO(16,BODNZF,0,0), BBOY_MASK, PPCCOM, { BI, BD } },
  2255. { "bdnzfl-", BBO(16,BODNZF,0,1), BBOY_MASK, NOPOWER4, { BI, BDM } },
  2256. { "bdnzfl+", BBO(16,BODNZF,0,1), BBOY_MASK, NOPOWER4, { BI, BDP } },
  2257. { "bdnzfl", BBO(16,BODNZF,0,1), BBOY_MASK, PPCCOM, { BI, BD } },
  2258. { "bdnzfa-", BBO(16,BODNZF,1,0), BBOY_MASK, NOPOWER4, { BI, BDMA } },
  2259. { "bdnzfa+", BBO(16,BODNZF,1,0), BBOY_MASK, NOPOWER4, { BI, BDPA } },
  2260. { "bdnzfa", BBO(16,BODNZF,1,0), BBOY_MASK, PPCCOM, { BI, BDA } },
  2261. { "bdnzfla-",BBO(16,BODNZF,1,1), BBOY_MASK, NOPOWER4, { BI, BDMA } },
  2262. { "bdnzfla+",BBO(16,BODNZF,1,1), BBOY_MASK, NOPOWER4, { BI, BDPA } },
  2263. { "bdnzfla", BBO(16,BODNZF,1,1), BBOY_MASK, PPCCOM, { BI, BDA } },
  2264. { "bt-", BBO(16,BOT,0,0), BBOAT_MASK, PPCCOM, { BI, BDM } },
  2265. { "bt+", BBO(16,BOT,0,0), BBOAT_MASK, PPCCOM, { BI, BDP } },
  2266. { "bt", BBO(16,BOT,0,0), BBOAT_MASK, PPCCOM, { BI, BD } },
  2267. { "bbt", BBO(16,BOT,0,0), BBOAT_MASK, PWRCOM, { BI, BD } },
  2268. { "btl-", BBO(16,BOT,0,1), BBOAT_MASK, PPCCOM, { BI, BDM } },
  2269. { "btl+", BBO(16,BOT,0,1), BBOAT_MASK, PPCCOM, { BI, BDP } },
  2270. { "btl", BBO(16,BOT,0,1), BBOAT_MASK, PPCCOM, { BI, BD } },
  2271. { "bbtl", BBO(16,BOT,0,1), BBOAT_MASK, PWRCOM, { BI, BD } },
  2272. { "bta-", BBO(16,BOT,1,0), BBOAT_MASK, PPCCOM, { BI, BDMA } },
  2273. { "bta+", BBO(16,BOT,1,0), BBOAT_MASK, PPCCOM, { BI, BDPA } },
  2274. { "bta", BBO(16,BOT,1,0), BBOAT_MASK, PPCCOM, { BI, BDA } },
  2275. { "bbta", BBO(16,BOT,1,0), BBOAT_MASK, PWRCOM, { BI, BDA } },
  2276. { "btla-", BBO(16,BOT,1,1), BBOAT_MASK, PPCCOM, { BI, BDMA } },
  2277. { "btla+", BBO(16,BOT,1,1), BBOAT_MASK, PPCCOM, { BI, BDPA } },
  2278. { "btla", BBO(16,BOT,1,1), BBOAT_MASK, PPCCOM, { BI, BDA } },
  2279. { "bbtla", BBO(16,BOT,1,1), BBOAT_MASK, PWRCOM, { BI, BDA } },
  2280. { "bf-", BBO(16,BOF,0,0), BBOAT_MASK, PPCCOM, { BI, BDM } },
  2281. { "bf+", BBO(16,BOF,0,0), BBOAT_MASK, PPCCOM, { BI, BDP } },
  2282. { "bf", BBO(16,BOF,0,0), BBOAT_MASK, PPCCOM, { BI, BD } },
  2283. { "bbf", BBO(16,BOF,0,0), BBOAT_MASK, PWRCOM, { BI, BD } },
  2284. { "bfl-", BBO(16,BOF,0,1), BBOAT_MASK, PPCCOM, { BI, BDM } },
  2285. { "bfl+", BBO(16,BOF,0,1), BBOAT_MASK, PPCCOM, { BI, BDP } },
  2286. { "bfl", BBO(16,BOF,0,1), BBOAT_MASK, PPCCOM, { BI, BD } },
  2287. { "bbfl", BBO(16,BOF,0,1), BBOAT_MASK, PWRCOM, { BI, BD } },
  2288. { "bfa-", BBO(16,BOF,1,0), BBOAT_MASK, PPCCOM, { BI, BDMA } },
  2289. { "bfa+", BBO(16,BOF,1,0), BBOAT_MASK, PPCCOM, { BI, BDPA } },
  2290. { "bfa", BBO(16,BOF,1,0), BBOAT_MASK, PPCCOM, { BI, BDA } },
  2291. { "bbfa", BBO(16,BOF,1,0), BBOAT_MASK, PWRCOM, { BI, BDA } },
  2292. { "bfla-", BBO(16,BOF,1,1), BBOAT_MASK, PPCCOM, { BI, BDMA } },
  2293. { "bfla+", BBO(16,BOF,1,1), BBOAT_MASK, PPCCOM, { BI, BDPA } },
  2294. { "bfla", BBO(16,BOF,1,1), BBOAT_MASK, PPCCOM, { BI, BDA } },
  2295. { "bbfla", BBO(16,BOF,1,1), BBOAT_MASK, PWRCOM, { BI, BDA } },
  2296. { "bdzt-", BBO(16,BODZT,0,0), BBOY_MASK, NOPOWER4, { BI, BDM } },
  2297. { "bdzt+", BBO(16,BODZT,0,0), BBOY_MASK, NOPOWER4, { BI, BDP } },
  2298. { "bdzt", BBO(16,BODZT,0,0), BBOY_MASK, PPCCOM, { BI, BD } },
  2299. { "bdztl-", BBO(16,BODZT,0,1), BBOY_MASK, NOPOWER4, { BI, BDM } },
  2300. { "bdztl+", BBO(16,BODZT,0,1), BBOY_MASK, NOPOWER4, { BI, BDP } },
  2301. { "bdztl", BBO(16,BODZT,0,1), BBOY_MASK, PPCCOM, { BI, BD } },
  2302. { "bdzta-", BBO(16,BODZT,1,0), BBOY_MASK, NOPOWER4, { BI, BDMA } },
  2303. { "bdzta+", BBO(16,BODZT,1,0), BBOY_MASK, NOPOWER4, { BI, BDPA } },
  2304. { "bdzta", BBO(16,BODZT,1,0), BBOY_MASK, PPCCOM, { BI, BDA } },
  2305. { "bdztla-", BBO(16,BODZT,1,1), BBOY_MASK, NOPOWER4, { BI, BDMA } },
  2306. { "bdztla+", BBO(16,BODZT,1,1), BBOY_MASK, NOPOWER4, { BI, BDPA } },
  2307. { "bdztla", BBO(16,BODZT,1,1), BBOY_MASK, PPCCOM, { BI, BDA } },
  2308. { "bdzf-", BBO(16,BODZF,0,0), BBOY_MASK, NOPOWER4, { BI, BDM } },
  2309. { "bdzf+", BBO(16,BODZF,0,0), BBOY_MASK, NOPOWER4, { BI, BDP } },
  2310. { "bdzf", BBO(16,BODZF,0,0), BBOY_MASK, PPCCOM, { BI, BD } },
  2311. { "bdzfl-", BBO(16,BODZF,0,1), BBOY_MASK, NOPOWER4, { BI, BDM } },
  2312. { "bdzfl+", BBO(16,BODZF,0,1), BBOY_MASK, NOPOWER4, { BI, BDP } },
  2313. { "bdzfl", BBO(16,BODZF,0,1), BBOY_MASK, PPCCOM, { BI, BD } },
  2314. { "bdzfa-", BBO(16,BODZF,1,0), BBOY_MASK, NOPOWER4, { BI, BDMA } },
  2315. { "bdzfa+", BBO(16,BODZF,1,0), BBOY_MASK, NOPOWER4, { BI, BDPA } },
  2316. { "bdzfa", BBO(16,BODZF,1,0), BBOY_MASK, PPCCOM, { BI, BDA } },
  2317. { "bdzfla-", BBO(16,BODZF,1,1), BBOY_MASK, NOPOWER4, { BI, BDMA } },
  2318. { "bdzfla+", BBO(16,BODZF,1,1), BBOY_MASK, NOPOWER4, { BI, BDPA } },
  2319. { "bdzfla", BBO(16,BODZF,1,1), BBOY_MASK, PPCCOM, { BI, BDA } },
  2320. { "bc-", B(16,0,0), B_MASK, PPCCOM, { BOE, BI, BDM } },
  2321. { "bc+", B(16,0,0), B_MASK, PPCCOM, { BOE, BI, BDP } },
  2322. { "bc", B(16,0,0), B_MASK, COM, { BO, BI, BD } },
  2323. { "bcl-", B(16,0,1), B_MASK, PPCCOM, { BOE, BI, BDM } },
  2324. { "bcl+", B(16,0,1), B_MASK, PPCCOM, { BOE, BI, BDP } },
  2325. { "bcl", B(16,0,1), B_MASK, COM, { BO, BI, BD } },
  2326. { "bca-", B(16,1,0), B_MASK, PPCCOM, { BOE, BI, BDMA } },
  2327. { "bca+", B(16,1,0), B_MASK, PPCCOM, { BOE, BI, BDPA } },
  2328. { "bca", B(16,1,0), B_MASK, COM, { BO, BI, BDA } },
  2329. { "bcla-", B(16,1,1), B_MASK, PPCCOM, { BOE, BI, BDMA } },
  2330. { "bcla+", B(16,1,1), B_MASK, PPCCOM, { BOE, BI, BDPA } },
  2331. { "bcla", B(16,1,1), B_MASK, COM, { BO, BI, BDA } },
  2332. { "sc", SC(17,1,0), 0xffffffff, PPC, { 0 } },
  2333. { "svc", SC(17,0,0), SC_MASK, POWER, { LEV, FL1, FL2 } },
  2334. { "svcl", SC(17,0,1), SC_MASK, POWER, { LEV, FL1, FL2 } },
  2335. { "svca", SC(17,1,0), SC_MASK, PWRCOM, { SV } },
  2336. { "svcla", SC(17,1,1), SC_MASK, POWER, { SV } },
  2337. { "b", B(18,0,0), B_MASK, COM, { LI } },
  2338. { "bl", B(18,0,1), B_MASK, COM, { LI } },
  2339. { "ba", B(18,1,0), B_MASK, COM, { LIA } },
  2340. { "bla", B(18,1,1), B_MASK, COM, { LIA } },
  2341. { "mcrf", XL(19,0), XLBB_MASK|(3 << 21)|(3 << 16), COM, { BF, BFA } },
  2342. { "blr", XLO(19,BOU,16,0), XLBOBIBB_MASK, PPCCOM, { 0 } },
  2343. { "br", XLO(19,BOU,16,0), XLBOBIBB_MASK, PWRCOM, { 0 } },
  2344. { "blrl", XLO(19,BOU,16,1), XLBOBIBB_MASK, PPCCOM, { 0 } },
  2345. { "brl", XLO(19,BOU,16,1), XLBOBIBB_MASK, PWRCOM, { 0 } },
  2346. { "bdnzlr", XLO(19,BODNZ,16,0), XLBOBIBB_MASK, PPCCOM, { 0 } },
  2347. { "bdnzlr-", XLO(19,BODNZ,16,0), XLBOBIBB_MASK, NOPOWER4, { 0 } },
  2348. { "bdnzlr-", XLO(19,BODNZM4,16,0), XLBOBIBB_MASK, POWER4, { 0 } },
  2349. { "bdnzlr+", XLO(19,BODNZP,16,0), XLBOBIBB_MASK, NOPOWER4, { 0 } },
  2350. { "bdnzlr+", XLO(19,BODNZP4,16,0), XLBOBIBB_MASK, POWER4, { 0 } },
  2351. { "bdnzlrl", XLO(19,BODNZ,16,1), XLBOBIBB_MASK, PPCCOM, { 0 } },
  2352. { "bdnzlrl-",XLO(19,BODNZ,16,1), XLBOBIBB_MASK, NOPOWER4, { 0 } },
  2353. { "bdnzlrl-",XLO(19,BODNZM4,16,1), XLBOBIBB_MASK, POWER4, { 0 } },
  2354. { "bdnzlrl+",XLO(19,BODNZP,16,1), XLBOBIBB_MASK, NOPOWER4, { 0 } },
  2355. { "bdnzlrl+",XLO(19,BODNZP4,16,1), XLBOBIBB_MASK, POWER4, { 0 } },
  2356. { "bdzlr", XLO(19,BODZ,16,0), XLBOBIBB_MASK, PPCCOM, { 0 } },
  2357. { "bdzlr-", XLO(19,BODZ,16,0), XLBOBIBB_MASK, NOPOWER4, { 0 } },
  2358. { "bdzlr-", XLO(19,BODZM4,16,0), XLBOBIBB_MASK, POWER4, { 0 } },
  2359. { "bdzlr+", XLO(19,BODZP,16,0), XLBOBIBB_MASK, NOPOWER4, { 0 } },
  2360. { "bdzlr+", XLO(19,BODZP4,16,0), XLBOBIBB_MASK, POWER4, { 0 } },
  2361. { "bdzlrl", XLO(19,BODZ,16,1), XLBOBIBB_MASK, PPCCOM, { 0 } },
  2362. { "bdzlrl-", XLO(19,BODZ,16,1), XLBOBIBB_MASK, NOPOWER4, { 0 } },
  2363. { "bdzlrl-", XLO(19,BODZM4,16,1), XLBOBIBB_MASK, POWER4, { 0 } },
  2364. { "bdzlrl+", XLO(19,BODZP,16,1), XLBOBIBB_MASK, NOPOWER4, { 0 } },
  2365. { "bdzlrl+", XLO(19,BODZP4,16,1), XLBOBIBB_MASK, POWER4, { 0 } },
  2366. { "bltlr", XLOCB(19,BOT,CBLT,16,0), XLBOCBBB_MASK, PPCCOM, { CR } },
  2367. { "bltlr-", XLOCB(19,BOT,CBLT,16,0), XLBOCBBB_MASK, NOPOWER4, { CR } },
  2368. { "bltlr-", XLOCB(19,BOTM4,CBLT,16,0), XLBOCBBB_MASK, POWER4, { CR } },
  2369. { "bltlr+", XLOCB(19,BOTP,CBLT,16,0), XLBOCBBB_MASK, NOPOWER4, { CR } },
  2370. { "bltlr+", XLOCB(19,BOTP4,CBLT,16,0), XLBOCBBB_MASK, POWER4, { CR } },
  2371. { "bltr", XLOCB(19,BOT,CBLT,16,0), XLBOCBBB_MASK, PWRCOM, { CR } },
  2372. { "bltlrl", XLOCB(19,BOT,CBLT,16,1), XLBOCBBB_MASK, PPCCOM, { CR } },
  2373. { "bltlrl-", XLOCB(19,BOT,CBLT,16,1), XLBOCBBB_MASK, NOPOWER4, { CR } },
  2374. { "bltlrl-", XLOCB(19,BOTM4,CBLT,16,1), XLBOCBBB_MASK, POWER4, { CR } },
  2375. { "bltlrl+", XLOCB(19,BOTP,CBLT,16,1), XLBOCBBB_MASK, NOPOWER4, { CR } },
  2376. { "bltlrl+", XLOCB(19,BOTP4,CBLT,16,1), XLBOCBBB_MASK, POWER4, { CR } },
  2377. { "bltrl", XLOCB(19,BOT,CBLT,16,1), XLBOCBBB_MASK, PWRCOM, { CR } },
  2378. { "bgtlr", XLOCB(19,BOT,CBGT,16,0), XLBOCBBB_MASK, PPCCOM, { CR } },
  2379. { "bgtlr-", XLOCB(19,BOT,CBGT,16,0), XLBOCBBB_MASK, NOPOWER4, { CR } },
  2380. { "bgtlr-", XLOCB(19,BOTM4,CBGT,16,0), XLBOCBBB_MASK, POWER4, { CR } },
  2381. { "bgtlr+", XLOCB(19,BOTP,CBGT,16,0), XLBOCBBB_MASK, NOPOWER4, { CR } },
  2382. { "bgtlr+", XLOCB(19,BOTP4,CBGT,16,0), XLBOCBBB_MASK, POWER4, { CR } },
  2383. { "bgtr", XLOCB(19,BOT,CBGT,16,0), XLBOCBBB_MASK, PWRCOM, { CR } },
  2384. { "bgtlrl", XLOCB(19,BOT,CBGT,16,1), XLBOCBBB_MASK, PPCCOM, { CR } },
  2385. { "bgtlrl-", XLOCB(19,BOT,CBGT,16,1), XLBOCBBB_MASK, NOPOWER4, { CR } },
  2386. { "bgtlrl-", XLOCB(19,BOTM4,CBGT,16,1), XLBOCBBB_MASK, POWER4, { CR } },
  2387. { "bgtlrl+", XLOCB(19,BOTP,CBGT,16,1), XLBOCBBB_MASK, NOPOWER4, { CR } },
  2388. { "bgtlrl+", XLOCB(19,BOTP4,CBGT,16,1), XLBOCBBB_MASK, POWER4, { CR } },
  2389. { "bgtrl", XLOCB(19,BOT,CBGT,16,1), XLBOCBBB_MASK, PWRCOM, { CR } },
  2390. { "beqlr", XLOCB(19,BOT,CBEQ,16,0), XLBOCBBB_MASK, PPCCOM, { CR } },
  2391. { "beqlr-", XLOCB(19,BOT,CBEQ,16,0), XLBOCBBB_MASK, NOPOWER4, { CR } },
  2392. { "beqlr-", XLOCB(19,BOTM4,CBEQ,16,0), XLBOCBBB_MASK, POWER4, { CR } },
  2393. { "beqlr+", XLOCB(19,BOTP,CBEQ,16,0), XLBOCBBB_MASK, NOPOWER4, { CR } },
  2394. { "beqlr+", XLOCB(19,BOTP4,CBEQ,16,0), XLBOCBBB_MASK, POWER4, { CR } },
  2395. { "beqr", XLOCB(19,BOT,CBEQ,16,0), XLBOCBBB_MASK, PWRCOM, { CR } },
  2396. { "beqlrl", XLOCB(19,BOT,CBEQ,16,1), XLBOCBBB_MASK, PPCCOM, { CR } },
  2397. { "beqlrl-", XLOCB(19,BOT,CBEQ,16,1), XLBOCBBB_MASK, NOPOWER4, { CR } },
  2398. { "beqlrl-", XLOCB(19,BOTM4,CBEQ,16,1), XLBOCBBB_MASK, POWER4, { CR } },
  2399. { "beqlrl+", XLOCB(19,BOTP,CBEQ,16,1), XLBOCBBB_MASK, NOPOWER4, { CR } },
  2400. { "beqlrl+", XLOCB(19,BOTP4,CBEQ,16,1), XLBOCBBB_MASK, POWER4, { CR } },
  2401. { "beqrl", XLOCB(19,BOT,CBEQ,16,1), XLBOCBBB_MASK, PWRCOM, { CR } },
  2402. { "bsolr", XLOCB(19,BOT,CBSO,16,0), XLBOCBBB_MASK, PPCCOM, { CR } },
  2403. { "bsolr-", XLOCB(19,BOT,CBSO,16,0), XLBOCBBB_MASK, NOPOWER4, { CR } },
  2404. { "bsolr-", XLOCB(19,BOTM4,CBSO,16,0), XLBOCBBB_MASK, POWER4, { CR } },
  2405. { "bsolr+", XLOCB(19,BOTP,CBSO,16,0), XLBOCBBB_MASK, NOPOWER4, { CR } },
  2406. { "bsolr+", XLOCB(19,BOTP4,CBSO,16,0), XLBOCBBB_MASK, POWER4, { CR } },
  2407. { "bsor", XLOCB(19,BOT,CBSO,16,0), XLBOCBBB_MASK, PWRCOM, { CR } },
  2408. { "bsolrl", XLOCB(19,BOT,CBSO,16,1), XLBOCBBB_MASK, PPCCOM, { CR } },
  2409. { "bsolrl-", XLOCB(19,BOT,CBSO,16,1), XLBOCBBB_MASK, NOPOWER4, { CR } },
  2410. { "bsolrl-", XLOCB(19,BOTM4,CBSO,16,1), XLBOCBBB_MASK, POWER4, { CR } },
  2411. { "bsolrl+", XLOCB(19,BOTP,CBSO,16,1), XLBOCBBB_MASK, NOPOWER4, { CR } },
  2412. { "bsolrl+", XLOCB(19,BOTP4,CBSO,16,1), XLBOCBBB_MASK, POWER4, { CR } },
  2413. { "bsorl", XLOCB(19,BOT,CBSO,16,1), XLBOCBBB_MASK, PWRCOM, { CR } },
  2414. { "bunlr", XLOCB(19,BOT,CBSO,16,0), XLBOCBBB_MASK, PPCCOM, { CR } },
  2415. { "bunlr-", XLOCB(19,BOT,CBSO,16,0), XLBOCBBB_MASK, NOPOWER4, { CR } },
  2416. { "bunlr-", XLOCB(19,BOTM4,CBSO,16,0), XLBOCBBB_MASK, POWER4, { CR } },
  2417. { "bunlr+", XLOCB(19,BOTP,CBSO,16,0), XLBOCBBB_MASK, NOPOWER4, { CR } },
  2418. { "bunlr+", XLOCB(19,BOTP4,CBSO,16,0), XLBOCBBB_MASK, POWER4, { CR } },
  2419. { "bunlrl", XLOCB(19,BOT,CBSO,16,1), XLBOCBBB_MASK, PPCCOM, { CR } },
  2420. { "bunlrl-", XLOCB(19,BOT,CBSO,16,1), XLBOCBBB_MASK, NOPOWER4, { CR } },
  2421. { "bunlrl-", XLOCB(19,BOTM4,CBSO,16,1), XLBOCBBB_MASK, POWER4, { CR } },
  2422. { "bunlrl+", XLOCB(19,BOTP,CBSO,16,1), XLBOCBBB_MASK, NOPOWER4, { CR } },
  2423. { "bunlrl+", XLOCB(19,BOTP4,CBSO,16,1), XLBOCBBB_MASK, POWER4, { CR } },
  2424. { "bgelr", XLOCB(19,BOF,CBLT,16,0), XLBOCBBB_MASK, PPCCOM, { CR } },
  2425. { "bgelr-", XLOCB(19,BOF,CBLT,16,0), XLBOCBBB_MASK, NOPOWER4, { CR } },
  2426. { "bgelr-", XLOCB(19,BOFM4,CBLT,16,0), XLBOCBBB_MASK, POWER4, { CR } },
  2427. { "bgelr+", XLOCB(19,BOFP,CBLT,16,0), XLBOCBBB_MASK, NOPOWER4, { CR } },
  2428. { "bgelr+", XLOCB(19,BOFP4,CBLT,16,0), XLBOCBBB_MASK, POWER4, { CR } },
  2429. { "bger", XLOCB(19,BOF,CBLT,16,0), XLBOCBBB_MASK, PWRCOM, { CR } },
  2430. { "bgelrl", XLOCB(19,BOF,CBLT,16,1), XLBOCBBB_MASK, PPCCOM, { CR } },
  2431. { "bgelrl-", XLOCB(19,BOF,CBLT,16,1), XLBOCBBB_MASK, NOPOWER4, { CR } },
  2432. { "bgelrl-", XLOCB(19,BOFM4,CBLT,16,1), XLBOCBBB_MASK, POWER4, { CR } },
  2433. { "bgelrl+", XLOCB(19,BOFP,CBLT,16,1), XLBOCBBB_MASK, NOPOWER4, { CR } },
  2434. { "bgelrl+", XLOCB(19,BOFP4,CBLT,16,1), XLBOCBBB_MASK, POWER4, { CR } },
  2435. { "bgerl", XLOCB(19,BOF,CBLT,16,1), XLBOCBBB_MASK, PWRCOM, { CR } },
  2436. { "bnllr", XLOCB(19,BOF,CBLT,16,0), XLBOCBBB_MASK, PPCCOM, { CR } },
  2437. { "bnllr-", XLOCB(19,BOF,CBLT,16,0), XLBOCBBB_MASK, NOPOWER4, { CR } },
  2438. { "bnllr-", XLOCB(19,BOFM4,CBLT,16,0), XLBOCBBB_MASK, POWER4, { CR } },
  2439. { "bnllr+", XLOCB(19,BOFP,CBLT,16,0), XLBOCBBB_MASK, NOPOWER4, { CR } },
  2440. { "bnllr+", XLOCB(19,BOFP4,CBLT,16,0), XLBOCBBB_MASK, POWER4, { CR } },
  2441. { "bnlr", XLOCB(19,BOF,CBLT,16,0), XLBOCBBB_MASK, PWRCOM, { CR } },
  2442. { "bnllrl", XLOCB(19,BOF,CBLT,16,1), XLBOCBBB_MASK, PPCCOM, { CR } },
  2443. { "bnllrl-", XLOCB(19,BOF,CBLT,16,1), XLBOCBBB_MASK, NOPOWER4, { CR } },
  2444. { "bnllrl-", XLOCB(19,BOFM4,CBLT,16,1), XLBOCBBB_MASK, POWER4, { CR } },
  2445. { "bnllrl+", XLOCB(19,BOFP,CBLT,16,1), XLBOCBBB_MASK, NOPOWER4, { CR } },
  2446. { "bnllrl+", XLOCB(19,BOFP4,CBLT,16,1), XLBOCBBB_MASK, POWER4, { CR } },
  2447. { "bnlrl", XLOCB(19,BOF,CBLT,16,1), XLBOCBBB_MASK, PWRCOM, { CR } },
  2448. { "blelr", XLOCB(19,BOF,CBGT,16,0), XLBOCBBB_MASK, PPCCOM, { CR } },
  2449. { "blelr-", XLOCB(19,BOF,CBGT,16,0), XLBOCBBB_MASK, NOPOWER4, { CR } },
  2450. { "blelr-", XLOCB(19,BOFM4,CBGT,16,0), XLBOCBBB_MASK, POWER4, { CR } },
  2451. { "blelr+", XLOCB(19,BOFP,CBGT,16,0), XLBOCBBB_MASK, NOPOWER4, { CR } },
  2452. { "blelr+", XLOCB(19,BOFP4,CBGT,16,0), XLBOCBBB_MASK, POWER4, { CR } },
  2453. { "bler", XLOCB(19,BOF,CBGT,16,0), XLBOCBBB_MASK, PWRCOM, { CR } },
  2454. { "blelrl", XLOCB(19,BOF,CBGT,16,1), XLBOCBBB_MASK, PPCCOM, { CR } },
  2455. { "blelrl-", XLOCB(19,BOF,CBGT,16,1), XLBOCBBB_MASK, NOPOWER4, { CR } },
  2456. { "blelrl-", XLOCB(19,BOFM4,CBGT,16,1), XLBOCBBB_MASK, POWER4, { CR } },
  2457. { "blelrl+", XLOCB(19,BOFP,CBGT,16,1), XLBOCBBB_MASK, NOPOWER4, { CR } },
  2458. { "blelrl+", XLOCB(19,BOFP4,CBGT,16,1), XLBOCBBB_MASK, POWER4, { CR } },
  2459. { "blerl", XLOCB(19,BOF,CBGT,16,1), XLBOCBBB_MASK, PWRCOM, { CR } },
  2460. { "bnglr", XLOCB(19,BOF,CBGT,16,0), XLBOCBBB_MASK, PPCCOM, { CR } },
  2461. { "bnglr-", XLOCB(19,BOF,CBGT,16,0), XLBOCBBB_MASK, NOPOWER4, { CR } },
  2462. { "bnglr-", XLOCB(19,BOFM4,CBGT,16,0), XLBOCBBB_MASK, POWER4, { CR } },
  2463. { "bnglr+", XLOCB(19,BOFP,CBGT,16,0), XLBOCBBB_MASK, NOPOWER4, { CR } },
  2464. { "bnglr+", XLOCB(19,BOFP4,CBGT,16,0), XLBOCBBB_MASK, POWER4, { CR } },
  2465. { "bngr", XLOCB(19,BOF,CBGT,16,0), XLBOCBBB_MASK, PWRCOM, { CR } },
  2466. { "bnglrl", XLOCB(19,BOF,CBGT,16,1), XLBOCBBB_MASK, PPCCOM, { CR } },
  2467. { "bnglrl-", XLOCB(19,BOF,CBGT,16,1), XLBOCBBB_MASK, NOPOWER4, { CR } },
  2468. { "bnglrl-", XLOCB(19,BOFM4,CBGT,16,1), XLBOCBBB_MASK, POWER4, { CR } },
  2469. { "bnglrl+", XLOCB(19,BOFP,CBGT,16,1), XLBOCBBB_MASK, NOPOWER4, { CR } },
  2470. { "bnglrl+", XLOCB(19,BOFP4,CBGT,16,1), XLBOCBBB_MASK, POWER4, { CR } },
  2471. { "bngrl", XLOCB(19,BOF,CBGT,16,1), XLBOCBBB_MASK, PWRCOM, { CR } },
  2472. { "bnelr", XLOCB(19,BOF,CBEQ,16,0), XLBOCBBB_MASK, PPCCOM, { CR } },
  2473. { "bnelr-", XLOCB(19,BOF,CBEQ,16,0), XLBOCBBB_MASK, NOPOWER4, { CR } },
  2474. { "bnelr-", XLOCB(19,BOFM4,CBEQ,16,0), XLBOCBBB_MASK, POWER4, { CR } },
  2475. { "bnelr+", XLOCB(19,BOFP,CBEQ,16,0), XLBOCBBB_MASK, NOPOWER4, { CR } },
  2476. { "bnelr+", XLOCB(19,BOFP4,CBEQ,16,0), XLBOCBBB_MASK, POWER4, { CR } },
  2477. { "bner", XLOCB(19,BOF,CBEQ,16,0), XLBOCBBB_MASK, PWRCOM, { CR } },
  2478. { "bnelrl", XLOCB(19,BOF,CBEQ,16,1), XLBOCBBB_MASK, PPCCOM, { CR } },
  2479. { "bnelrl-", XLOCB(19,BOF,CBEQ,16,1), XLBOCBBB_MASK, NOPOWER4, { CR } },
  2480. { "bnelrl-", XLOCB(19,BOFM4,CBEQ,16,1), XLBOCBBB_MASK, POWER4, { CR } },
  2481. { "bnelrl+", XLOCB(19,BOFP,CBEQ,16,1), XLBOCBBB_MASK, NOPOWER4, { CR } },
  2482. { "bnelrl+", XLOCB(19,BOFP4,CBEQ,16,1), XLBOCBBB_MASK, POWER4, { CR } },
  2483. { "bnerl", XLOCB(19,BOF,CBEQ,16,1), XLBOCBBB_MASK, PWRCOM, { CR } },
  2484. { "bnslr", XLOCB(19,BOF,CBSO,16,0), XLBOCBBB_MASK, PPCCOM, { CR } },
  2485. { "bnslr-", XLOCB(19,BOF,CBSO,16,0), XLBOCBBB_MASK, NOPOWER4, { CR } },
  2486. { "bnslr-", XLOCB(19,BOFM4,CBSO,16,0), XLBOCBBB_MASK, POWER4, { CR } },
  2487. { "bnslr+", XLOCB(19,BOFP,CBSO,16,0), XLBOCBBB_MASK, NOPOWER4, { CR } },
  2488. { "bnslr+", XLOCB(19,BOFP4,CBSO,16,0), XLBOCBBB_MASK, POWER4, { CR } },
  2489. { "bnsr", XLOCB(19,BOF,CBSO,16,0), XLBOCBBB_MASK, PWRCOM, { CR } },
  2490. { "bnslrl", XLOCB(19,BOF,CBSO,16,1), XLBOCBBB_MASK, PPCCOM, { CR } },
  2491. { "bnslrl-", XLOCB(19,BOF,CBSO,16,1), XLBOCBBB_MASK, NOPOWER4, { CR } },
  2492. { "bnslrl-", XLOCB(19,BOFM4,CBSO,16,1), XLBOCBBB_MASK, POWER4, { CR } },
  2493. { "bnslrl+", XLOCB(19,BOFP,CBSO,16,1), XLBOCBBB_MASK, NOPOWER4, { CR } },
  2494. { "bnslrl+", XLOCB(19,BOFP4,CBSO,16,1), XLBOCBBB_MASK, POWER4, { CR } },
  2495. { "bnsrl", XLOCB(19,BOF,CBSO,16,1), XLBOCBBB_MASK, PWRCOM, { CR } },
  2496. { "bnulr", XLOCB(19,BOF,CBSO,16,0), XLBOCBBB_MASK, PPCCOM, { CR } },
  2497. { "bnulr-", XLOCB(19,BOF,CBSO,16,0), XLBOCBBB_MASK, NOPOWER4, { CR } },
  2498. { "bnulr-", XLOCB(19,BOFM4,CBSO,16,0), XLBOCBBB_MASK, POWER4, { CR } },
  2499. { "bnulr+", XLOCB(19,BOFP,CBSO,16,0), XLBOCBBB_MASK, NOPOWER4, { CR } },
  2500. { "bnulr+", XLOCB(19,BOFP4,CBSO,16,0), XLBOCBBB_MASK, POWER4, { CR } },
  2501. { "bnulrl", XLOCB(19,BOF,CBSO,16,1), XLBOCBBB_MASK, PPCCOM, { CR } },
  2502. { "bnulrl-", XLOCB(19,BOF,CBSO,16,1), XLBOCBBB_MASK, NOPOWER4, { CR } },
  2503. { "bnulrl-", XLOCB(19,BOFM4,CBSO,16,1), XLBOCBBB_MASK, POWER4, { CR } },
  2504. { "bnulrl+", XLOCB(19,BOFP,CBSO,16,1), XLBOCBBB_MASK, NOPOWER4, { CR } },
  2505. { "bnulrl+", XLOCB(19,BOFP4,CBSO,16,1), XLBOCBBB_MASK, POWER4, { CR } },
  2506. { "btlr", XLO(19,BOT,16,0), XLBOBB_MASK, PPCCOM, { BI } },
  2507. { "btlr-", XLO(19,BOT,16,0), XLBOBB_MASK, NOPOWER4, { BI } },
  2508. { "btlr-", XLO(19,BOTM4,16,0), XLBOBB_MASK, POWER4, { BI } },
  2509. { "btlr+", XLO(19,BOTP,16,0), XLBOBB_MASK, NOPOWER4, { BI } },
  2510. { "btlr+", XLO(19,BOTP4,16,0), XLBOBB_MASK, POWER4, { BI } },
  2511. { "bbtr", XLO(19,BOT,16,0), XLBOBB_MASK, PWRCOM, { BI } },
  2512. { "btlrl", XLO(19,BOT,16,1), XLBOBB_MASK, PPCCOM, { BI } },
  2513. { "btlrl-", XLO(19,BOT,16,1), XLBOBB_MASK, NOPOWER4, { BI } },
  2514. { "btlrl-", XLO(19,BOTM4,16,1), XLBOBB_MASK, POWER4, { BI } },
  2515. { "btlrl+", XLO(19,BOTP,16,1), XLBOBB_MASK, NOPOWER4, { BI } },
  2516. { "btlrl+", XLO(19,BOTP4,16,1), XLBOBB_MASK, POWER4, { BI } },
  2517. { "bbtrl", XLO(19,BOT,16,1), XLBOBB_MASK, PWRCOM, { BI } },
  2518. { "bflr", XLO(19,BOF,16,0), XLBOBB_MASK, PPCCOM, { BI } },
  2519. { "bflr-", XLO(19,BOF,16,0), XLBOBB_MASK, NOPOWER4, { BI } },
  2520. { "bflr-", XLO(19,BOFM4,16,0), XLBOBB_MASK, POWER4, { BI } },
  2521. { "bflr+", XLO(19,BOFP,16,0), XLBOBB_MASK, NOPOWER4, { BI } },
  2522. { "bflr+", XLO(19,BOFP4,16,0), XLBOBB_MASK, POWER4, { BI } },
  2523. { "bbfr", XLO(19,BOF,16,0), XLBOBB_MASK, PWRCOM, { BI } },
  2524. { "bflrl", XLO(19,BOF,16,1), XLBOBB_MASK, PPCCOM, { BI } },
  2525. { "bflrl-", XLO(19,BOF,16,1), XLBOBB_MASK, NOPOWER4, { BI } },
  2526. { "bflrl-", XLO(19,BOFM4,16,1), XLBOBB_MASK, POWER4, { BI } },
  2527. { "bflrl+", XLO(19,BOFP,16,1), XLBOBB_MASK, NOPOWER4, { BI } },
  2528. { "bflrl+", XLO(19,BOFP4,16,1), XLBOBB_MASK, POWER4, { BI } },
  2529. { "bbfrl", XLO(19,BOF,16,1), XLBOBB_MASK, PWRCOM, { BI } },
  2530. { "bdnztlr", XLO(19,BODNZT,16,0), XLBOBB_MASK, PPCCOM, { BI } },
  2531. { "bdnztlr-",XLO(19,BODNZT,16,0), XLBOBB_MASK, NOPOWER4, { BI } },
  2532. { "bdnztlr+",XLO(19,BODNZTP,16,0), XLBOBB_MASK, NOPOWER4, { BI } },
  2533. { "bdnztlrl",XLO(19,BODNZT,16,1), XLBOBB_MASK, PPCCOM, { BI } },
  2534. { "bdnztlrl-",XLO(19,BODNZT,16,1), XLBOBB_MASK, NOPOWER4, { BI } },
  2535. { "bdnztlrl+",XLO(19,BODNZTP,16,1), XLBOBB_MASK, NOPOWER4, { BI } },
  2536. { "bdnzflr", XLO(19,BODNZF,16,0), XLBOBB_MASK, PPCCOM, { BI } },
  2537. { "bdnzflr-",XLO(19,BODNZF,16,0), XLBOBB_MASK, NOPOWER4, { BI } },
  2538. { "bdnzflr+",XLO(19,BODNZFP,16,0), XLBOBB_MASK, NOPOWER4, { BI } },
  2539. { "bdnzflrl",XLO(19,BODNZF,16,1), XLBOBB_MASK, PPCCOM, { BI } },
  2540. { "bdnzflrl-",XLO(19,BODNZF,16,1), XLBOBB_MASK, NOPOWER4, { BI } },
  2541. { "bdnzflrl+",XLO(19,BODNZFP,16,1), XLBOBB_MASK, NOPOWER4, { BI } },
  2542. { "bdztlr", XLO(19,BODZT,16,0), XLBOBB_MASK, PPCCOM, { BI } },
  2543. { "bdztlr-", XLO(19,BODZT,16,0), XLBOBB_MASK, NOPOWER4, { BI } },
  2544. { "bdztlr+", XLO(19,BODZTP,16,0), XLBOBB_MASK, NOPOWER4, { BI } },
  2545. { "bdztlrl", XLO(19,BODZT,16,1), XLBOBB_MASK, PPCCOM, { BI } },
  2546. { "bdztlrl-",XLO(19,BODZT,16,1), XLBOBB_MASK, NOPOWER4, { BI } },
  2547. { "bdztlrl+",XLO(19,BODZTP,16,1), XLBOBB_MASK, NOPOWER4, { BI } },
  2548. { "bdzflr", XLO(19,BODZF,16,0), XLBOBB_MASK, PPCCOM, { BI } },
  2549. { "bdzflr-", XLO(19,BODZF,16,0), XLBOBB_MASK, NOPOWER4, { BI } },
  2550. { "bdzflr+", XLO(19,BODZFP,16,0), XLBOBB_MASK, NOPOWER4, { BI } },
  2551. { "bdzflrl", XLO(19,BODZF,16,1), XLBOBB_MASK, PPCCOM, { BI } },
  2552. { "bdzflrl-",XLO(19,BODZF,16,1), XLBOBB_MASK, NOPOWER4, { BI } },
  2553. { "bdzflrl+",XLO(19,BODZFP,16,1), XLBOBB_MASK, NOPOWER4, { BI } },
  2554. { "bclr", XLLK(19,16,0), XLYBB_MASK, PPCCOM, { BO, BI } },
  2555. { "bclrl", XLLK(19,16,1), XLYBB_MASK, PPCCOM, { BO, BI } },
  2556. { "bclr+", XLYLK(19,16,1,0), XLYBB_MASK, PPCCOM, { BOE, BI } },
  2557. { "bclrl+", XLYLK(19,16,1,1), XLYBB_MASK, PPCCOM, { BOE, BI } },
  2558. { "bclr-", XLYLK(19,16,0,0), XLYBB_MASK, PPCCOM, { BOE, BI } },
  2559. { "bclrl-", XLYLK(19,16,0,1), XLYBB_MASK, PPCCOM, { BOE, BI } },
  2560. { "bcr", XLLK(19,16,0), XLBB_MASK, PWRCOM, { BO, BI } },
  2561. { "bcrl", XLLK(19,16,1), XLBB_MASK, PWRCOM, { BO, BI } },
  2562. { "bclre", XLLK(19,17,0), XLBB_MASK, BOOKE64, { BO, BI } },
  2563. { "bclrel", XLLK(19,17,1), XLBB_MASK, BOOKE64, { BO, BI } },
  2564. { "rfid", XL(19,18), 0xffffffff, PPC64, { 0 } },
  2565. { "crnot", XL(19,33), XL_MASK, PPCCOM, { BT, BA, BBA } },
  2566. { "crnor", XL(19,33), XL_MASK, COM, { BT, BA, BB } },
  2567. { "rfmci", X(19,38), 0xffffffff, PPCRFMCI, { 0 } },
  2568. { "rfi", XL(19,50), 0xffffffff, COM, { 0 } },
  2569. { "rfci", XL(19,51), 0xffffffff, PPC403 | BOOKE, { 0 } },
  2570. { "rfsvc", XL(19,82), 0xffffffff, POWER, { 0 } },
  2571. { "crandc", XL(19,129), XL_MASK, COM, { BT, BA, BB } },
  2572. { "isync", XL(19,150), 0xffffffff, PPCCOM, { 0 } },
  2573. { "ics", XL(19,150), 0xffffffff, PWRCOM, { 0 } },
  2574. { "crclr", XL(19,193), XL_MASK, PPCCOM, { BT, BAT, BBA } },
  2575. { "crxor", XL(19,193), XL_MASK, COM, { BT, BA, BB } },
  2576. { "crnand", XL(19,225), XL_MASK, COM, { BT, BA, BB } },
  2577. { "crand", XL(19,257), XL_MASK, COM, { BT, BA, BB } },
  2578. { "crset", XL(19,289), XL_MASK, PPCCOM, { BT, BAT, BBA } },
  2579. { "creqv", XL(19,289), XL_MASK, COM, { BT, BA, BB } },
  2580. { "crorc", XL(19,417), XL_MASK, COM, { BT, BA, BB } },
  2581. { "crmove", XL(19,449), XL_MASK, PPCCOM, { BT, BA, BBA } },
  2582. { "cror", XL(19,449), XL_MASK, COM, { BT, BA, BB } },
  2583. { "bctr", XLO(19,BOU,528,0), XLBOBIBB_MASK, COM, { 0 } },
  2584. { "bctrl", XLO(19,BOU,528,1), XLBOBIBB_MASK, COM, { 0 } },
  2585. { "bltctr", XLOCB(19,BOT,CBLT,528,0), XLBOCBBB_MASK, PPCCOM, { CR } },
  2586. { "bltctr-", XLOCB(19,BOT,CBLT,528,0), XLBOCBBB_MASK, NOPOWER4, { CR } },
  2587. { "bltctr-", XLOCB(19,BOTM4,CBLT,528,0), XLBOCBBB_MASK, POWER4, { CR } },
  2588. { "bltctr+", XLOCB(19,BOTP,CBLT,528,0), XLBOCBBB_MASK, NOPOWER4, { CR } },
  2589. { "bltctr+", XLOCB(19,BOTP4,CBLT,528,0), XLBOCBBB_MASK, POWER4, { CR } },
  2590. { "bltctrl", XLOCB(19,BOT,CBLT,528,1), XLBOCBBB_MASK, PPCCOM, { CR } },
  2591. { "bltctrl-",XLOCB(19,BOT,CBLT,528,1), XLBOCBBB_MASK, NOPOWER4, { CR } },
  2592. { "bltctrl-",XLOCB(19,BOTM4,CBLT,528,1), XLBOCBBB_MASK, POWER4, { CR } },
  2593. { "bltctrl+",XLOCB(19,BOTP,CBLT,528,1), XLBOCBBB_MASK, NOPOWER4, { CR } },
  2594. { "bltctrl+",XLOCB(19,BOTP4,CBLT,528,1), XLBOCBBB_MASK, POWER4, { CR } },
  2595. { "bgtctr", XLOCB(19,BOT,CBGT,528,0), XLBOCBBB_MASK, PPCCOM, { CR } },
  2596. { "bgtctr-", XLOCB(19,BOT,CBGT,528,0), XLBOCBBB_MASK, NOPOWER4, { CR } },
  2597. { "bgtctr-", XLOCB(19,BOTM4,CBGT,528,0), XLBOCBBB_MASK, POWER4, { CR } },
  2598. { "bgtctr+", XLOCB(19,BOTP,CBGT,528,0), XLBOCBBB_MASK, NOPOWER4, { CR } },
  2599. { "bgtctr+", XLOCB(19,BOTP4,CBGT,528,0), XLBOCBBB_MASK, POWER4, { CR } },
  2600. { "bgtctrl", XLOCB(19,BOT,CBGT,528,1), XLBOCBBB_MASK, PPCCOM, { CR } },
  2601. { "bgtctrl-",XLOCB(19,BOT,CBGT,528,1), XLBOCBBB_MASK, NOPOWER4, { CR } },
  2602. { "bgtctrl-",XLOCB(19,BOTM4,CBGT,528,1), XLBOCBBB_MASK, POWER4, { CR } },
  2603. { "bgtctrl+",XLOCB(19,BOTP,CBGT,528,1), XLBOCBBB_MASK, NOPOWER4, { CR } },
  2604. { "bgtctrl+",XLOCB(19,BOTP4,CBGT,528,1), XLBOCBBB_MASK, POWER4, { CR } },
  2605. { "beqctr", XLOCB(19,BOT,CBEQ,528,0), XLBOCBBB_MASK, PPCCOM, { CR } },
  2606. { "beqctr-", XLOCB(19,BOT,CBEQ,528,0), XLBOCBBB_MASK, NOPOWER4, { CR } },
  2607. { "beqctr-", XLOCB(19,BOTM4,CBEQ,528,0), XLBOCBBB_MASK, POWER4, { CR } },
  2608. { "beqctr+", XLOCB(19,BOTP,CBEQ,528,0), XLBOCBBB_MASK, NOPOWER4, { CR } },
  2609. { "beqctr+", XLOCB(19,BOTP4,CBEQ,528,0), XLBOCBBB_MASK, POWER4, { CR } },
  2610. { "beqctrl", XLOCB(19,BOT,CBEQ,528,1), XLBOCBBB_MASK, PPCCOM, { CR } },
  2611. { "beqctrl-",XLOCB(19,BOT,CBEQ,528,1), XLBOCBBB_MASK, NOPOWER4, { CR } },
  2612. { "beqctrl-",XLOCB(19,BOTM4,CBEQ,528,1), XLBOCBBB_MASK, POWER4, { CR } },
  2613. { "beqctrl+",XLOCB(19,BOTP,CBEQ,528,1), XLBOCBBB_MASK, NOPOWER4, { CR } },
  2614. { "beqctrl+",XLOCB(19,BOTP4,CBEQ,528,1), XLBOCBBB_MASK, POWER4, { CR } },
  2615. { "bsoctr", XLOCB(19,BOT,CBSO,528,0), XLBOCBBB_MASK, PPCCOM, { CR } },
  2616. { "bsoctr-", XLOCB(19,BOT,CBSO,528,0), XLBOCBBB_MASK, NOPOWER4, { CR } },
  2617. { "bsoctr-", XLOCB(19,BOTM4,CBSO,528,0), XLBOCBBB_MASK, POWER4, { CR } },
  2618. { "bsoctr+", XLOCB(19,BOTP,CBSO,528,0), XLBOCBBB_MASK, NOPOWER4, { CR } },
  2619. { "bsoctr+", XLOCB(19,BOTP4,CBSO,528,0), XLBOCBBB_MASK, POWER4, { CR } },
  2620. { "bsoctrl", XLOCB(19,BOT,CBSO,528,1), XLBOCBBB_MASK, PPCCOM, { CR } },
  2621. { "bsoctrl-",XLOCB(19,BOT,CBSO,528,1), XLBOCBBB_MASK, NOPOWER4, { CR } },
  2622. { "bsoctrl-",XLOCB(19,BOTM4,CBSO,528,1), XLBOCBBB_MASK, POWER4, { CR } },
  2623. { "bsoctrl+",XLOCB(19,BOTP,CBSO,528,1), XLBOCBBB_MASK, NOPOWER4, { CR } },
  2624. { "bsoctrl+",XLOCB(19,BOTP4,CBSO,528,1), XLBOCBBB_MASK, POWER4, { CR } },
  2625. { "bunctr", XLOCB(19,BOT,CBSO,528,0), XLBOCBBB_MASK, PPCCOM, { CR } },
  2626. { "bunctr-", XLOCB(19,BOT,CBSO,528,0), XLBOCBBB_MASK, NOPOWER4, { CR } },
  2627. { "bunctr-", XLOCB(19,BOTM4,CBSO,528,0), XLBOCBBB_MASK, POWER4, { CR } },
  2628. { "bunctr+", XLOCB(19,BOTP,CBSO,528,0), XLBOCBBB_MASK, NOPOWER4, { CR } },
  2629. { "bunctr+", XLOCB(19,BOTP4,CBSO,528,0), XLBOCBBB_MASK, POWER4, { CR } },
  2630. { "bunctrl", XLOCB(19,BOT,CBSO,528,1), XLBOCBBB_MASK, PPCCOM, { CR } },
  2631. { "bunctrl-",XLOCB(19,BOT,CBSO,528,1), XLBOCBBB_MASK, NOPOWER4, { CR } },
  2632. { "bunctrl-",XLOCB(19,BOTM4,CBSO,528,1), XLBOCBBB_MASK, POWER4, { CR } },
  2633. { "bunctrl+",XLOCB(19,BOTP,CBSO,528,1), XLBOCBBB_MASK, NOPOWER4, { CR } },
  2634. { "bunctrl+",XLOCB(19,BOTP4,CBSO,528,1), XLBOCBBB_MASK, POWER4, { CR } },
  2635. { "bgectr", XLOCB(19,BOF,CBLT,528,0), XLBOCBBB_MASK, PPCCOM, { CR } },
  2636. { "bgectr-", XLOCB(19,BOF,CBLT,528,0), XLBOCBBB_MASK, NOPOWER4, { CR } },
  2637. { "bgectr-", XLOCB(19,BOFM4,CBLT,528,0), XLBOCBBB_MASK, POWER4, { CR } },
  2638. { "bgectr+", XLOCB(19,BOFP,CBLT,528,0), XLBOCBBB_MASK, NOPOWER4, { CR } },
  2639. { "bgectr+", XLOCB(19,BOFP4,CBLT,528,0), XLBOCBBB_MASK, POWER4, { CR } },
  2640. { "bgectrl", XLOCB(19,BOF,CBLT,528,1), XLBOCBBB_MASK, PPCCOM, { CR } },
  2641. { "bgectrl-",XLOCB(19,BOF,CBLT,528,1), XLBOCBBB_MASK, NOPOWER4, { CR } },
  2642. { "bgectrl-",XLOCB(19,BOFM4,CBLT,528,1), XLBOCBBB_MASK, POWER4, { CR } },
  2643. { "bgectrl+",XLOCB(19,BOFP,CBLT,528,1), XLBOCBBB_MASK, NOPOWER4, { CR } },
  2644. { "bgectrl+",XLOCB(19,BOFP4,CBLT,528,1), XLBOCBBB_MASK, POWER4, { CR } },
  2645. { "bnlctr", XLOCB(19,BOF,CBLT,528,0), XLBOCBBB_MASK, PPCCOM, { CR } },
  2646. { "bnlctr-", XLOCB(19,BOF,CBLT,528,0), XLBOCBBB_MASK, NOPOWER4, { CR } },
  2647. { "bnlctr-", XLOCB(19,BOFM4,CBLT,528,0), XLBOCBBB_MASK, POWER4, { CR } },
  2648. { "bnlctr+", XLOCB(19,BOFP,CBLT,528,0), XLBOCBBB_MASK, NOPOWER4, { CR } },
  2649. { "bnlctr+", XLOCB(19,BOFP4,CBLT,528,0), XLBOCBBB_MASK, POWER4, { CR } },
  2650. { "bnlctrl", XLOCB(19,BOF,CBLT,528,1), XLBOCBBB_MASK, PPCCOM, { CR } },
  2651. { "bnlctrl-",XLOCB(19,BOF,CBLT,528,1), XLBOCBBB_MASK, NOPOWER4, { CR } },
  2652. { "bnlctrl-",XLOCB(19,BOFM4,CBLT,528,1), XLBOCBBB_MASK, POWER4, { CR } },
  2653. { "bnlctrl+",XLOCB(19,BOFP,CBLT,528,1), XLBOCBBB_MASK, NOPOWER4, { CR } },
  2654. { "bnlctrl+",XLOCB(19,BOFP4,CBLT,528,1), XLBOCBBB_MASK, POWER4, { CR } },
  2655. { "blectr", XLOCB(19,BOF,CBGT,528,0), XLBOCBBB_MASK, PPCCOM, { CR } },
  2656. { "blectr-", XLOCB(19,BOF,CBGT,528,0), XLBOCBBB_MASK, NOPOWER4, { CR } },
  2657. { "blectr-", XLOCB(19,BOFM4,CBGT,528,0), XLBOCBBB_MASK, POWER4, { CR } },
  2658. { "blectr+", XLOCB(19,BOFP,CBGT,528,0), XLBOCBBB_MASK, NOPOWER4, { CR } },
  2659. { "blectr+", XLOCB(19,BOFP4,CBGT,528,0), XLBOCBBB_MASK, POWER4, { CR } },
  2660. { "blectrl", XLOCB(19,BOF,CBGT,528,1), XLBOCBBB_MASK, PPCCOM, { CR } },
  2661. { "blectrl-",XLOCB(19,BOF,CBGT,528,1), XLBOCBBB_MASK, NOPOWER4, { CR } },
  2662. { "blectrl-",XLOCB(19,BOFM4,CBGT,528,1), XLBOCBBB_MASK, POWER4, { CR } },
  2663. { "blectrl+",XLOCB(19,BOFP,CBGT,528,1), XLBOCBBB_MASK, NOPOWER4, { CR } },
  2664. { "blectrl+",XLOCB(19,BOFP4,CBGT,528,1), XLBOCBBB_MASK, POWER4, { CR } },
  2665. { "bngctr", XLOCB(19,BOF,CBGT,528,0), XLBOCBBB_MASK, PPCCOM, { CR } },
  2666. { "bngctr-", XLOCB(19,BOF,CBGT,528,0), XLBOCBBB_MASK, NOPOWER4, { CR } },
  2667. { "bngctr-", XLOCB(19,BOFM4,CBGT,528,0), XLBOCBBB_MASK, POWER4, { CR } },
  2668. { "bngctr+", XLOCB(19,BOFP,CBGT,528,0), XLBOCBBB_MASK, NOPOWER4, { CR } },
  2669. { "bngctr+", XLOCB(19,BOFP4,CBGT,528,0), XLBOCBBB_MASK, POWER4, { CR } },
  2670. { "bngctrl", XLOCB(19,BOF,CBGT,528,1), XLBOCBBB_MASK, PPCCOM, { CR } },
  2671. { "bngctrl-",XLOCB(19,BOF,CBGT,528,1), XLBOCBBB_MASK, NOPOWER4, { CR } },
  2672. { "bngctrl-",XLOCB(19,BOFM4,CBGT,528,1), XLBOCBBB_MASK, POWER4, { CR } },
  2673. { "bngctrl+",XLOCB(19,BOFP,CBGT,528,1), XLBOCBBB_MASK, NOPOWER4, { CR } },
  2674. { "bngctrl+",XLOCB(19,BOFP4,CBGT,528,1), XLBOCBBB_MASK, POWER4, { CR } },
  2675. { "bnectr", XLOCB(19,BOF,CBEQ,528,0), XLBOCBBB_MASK, PPCCOM, { CR } },
  2676. { "bnectr-", XLOCB(19,BOF,CBEQ,528,0), XLBOCBBB_MASK, NOPOWER4, { CR } },
  2677. { "bnectr-", XLOCB(19,BOFM4,CBEQ,528,0), XLBOCBBB_MASK, POWER4, { CR } },
  2678. { "bnectr+", XLOCB(19,BOFP,CBEQ,528,0), XLBOCBBB_MASK, NOPOWER4, { CR } },
  2679. { "bnectr+", XLOCB(19,BOFP4,CBEQ,528,0), XLBOCBBB_MASK, POWER4, { CR } },
  2680. { "bnectrl", XLOCB(19,BOF,CBEQ,528,1), XLBOCBBB_MASK, PPCCOM, { CR } },
  2681. { "bnectrl-",XLOCB(19,BOF,CBEQ,528,1), XLBOCBBB_MASK, NOPOWER4, { CR } },
  2682. { "bnectrl-",XLOCB(19,BOFM4,CBEQ,528,1), XLBOCBBB_MASK, POWER4, { CR } },
  2683. { "bnectrl+",XLOCB(19,BOFP,CBEQ,528,1), XLBOCBBB_MASK, NOPOWER4, { CR } },
  2684. { "bnectrl+",XLOCB(19,BOFP4,CBEQ,528,1), XLBOCBBB_MASK, POWER4, { CR } },
  2685. { "bnsctr", XLOCB(19,BOF,CBSO,528,0), XLBOCBBB_MASK, PPCCOM, { CR } },
  2686. { "bnsctr-", XLOCB(19,BOF,CBSO,528,0), XLBOCBBB_MASK, NOPOWER4, { CR } },
  2687. { "bnsctr-", XLOCB(19,BOFM4,CBSO,528,0), XLBOCBBB_MASK, POWER4, { CR } },
  2688. { "bnsctr+", XLOCB(19,BOFP,CBSO,528,0), XLBOCBBB_MASK, NOPOWER4, { CR } },
  2689. { "bnsctr+", XLOCB(19,BOFP4,CBSO,528,0), XLBOCBBB_MASK, POWER4, { CR } },
  2690. { "bnsctrl", XLOCB(19,BOF,CBSO,528,1), XLBOCBBB_MASK, PPCCOM, { CR } },
  2691. { "bnsctrl-",XLOCB(19,BOF,CBSO,528,1), XLBOCBBB_MASK, NOPOWER4, { CR } },
  2692. { "bnsctrl-",XLOCB(19,BOFM4,CBSO,528,1), XLBOCBBB_MASK, POWER4, { CR } },
  2693. { "bnsctrl+",XLOCB(19,BOFP,CBSO,528,1), XLBOCBBB_MASK, NOPOWER4, { CR } },
  2694. { "bnsctrl+",XLOCB(19,BOFP4,CBSO,528,1), XLBOCBBB_MASK, POWER4, { CR } },
  2695. { "bnuctr", XLOCB(19,BOF,CBSO,528,0), XLBOCBBB_MASK, PPCCOM, { CR } },
  2696. { "bnuctr-", XLOCB(19,BOF,CBSO,528,0), XLBOCBBB_MASK, NOPOWER4, { CR } },
  2697. { "bnuctr-", XLOCB(19,BOFM4,CBSO,528,0), XLBOCBBB_MASK, POWER4, { CR } },
  2698. { "bnuctr+", XLOCB(19,BOFP,CBSO,528,0), XLBOCBBB_MASK, NOPOWER4, { CR } },
  2699. { "bnuctr+", XLOCB(19,BOFP4,CBSO,528,0), XLBOCBBB_MASK, POWER4, { CR } },
  2700. { "bnuctrl", XLOCB(19,BOF,CBSO,528,1), XLBOCBBB_MASK, PPCCOM, { CR } },
  2701. { "bnuctrl-",XLOCB(19,BOF,CBSO,528,1), XLBOCBBB_MASK, NOPOWER4, { CR } },
  2702. { "bnuctrl-",XLOCB(19,BOFM4,CBSO,528,1), XLBOCBBB_MASK, POWER4, { CR } },
  2703. { "bnuctrl+",XLOCB(19,BOFP,CBSO,528,1), XLBOCBBB_MASK, NOPOWER4, { CR } },
  2704. { "bnuctrl+",XLOCB(19,BOFP4,CBSO,528,1), XLBOCBBB_MASK, POWER4, { CR } },
  2705. { "btctr", XLO(19,BOT,528,0), XLBOBB_MASK, PPCCOM, { BI } },
  2706. { "btctr-", XLO(19,BOT,528,0), XLBOBB_MASK, NOPOWER4, { BI } },
  2707. { "btctr-", XLO(19,BOTM4,528,0), XLBOBB_MASK, POWER4, { BI } },
  2708. { "btctr+", XLO(19,BOTP,528,0), XLBOBB_MASK, NOPOWER4, { BI } },
  2709. { "btctr+", XLO(19,BOTP4,528,0), XLBOBB_MASK, POWER4, { BI } },
  2710. { "btctrl", XLO(19,BOT,528,1), XLBOBB_MASK, PPCCOM, { BI } },
  2711. { "btctrl-", XLO(19,BOT,528,1), XLBOBB_MASK, NOPOWER4, { BI } },
  2712. { "btctrl-", XLO(19,BOTM4,528,1), XLBOBB_MASK, POWER4, { BI } },
  2713. { "btctrl+", XLO(19,BOTP,528,1), XLBOBB_MASK, NOPOWER4, { BI } },
  2714. { "btctrl+", XLO(19,BOTP4,528,1), XLBOBB_MASK, POWER4, { BI } },
  2715. { "bfctr", XLO(19,BOF,528,0), XLBOBB_MASK, PPCCOM, { BI } },
  2716. { "bfctr-", XLO(19,BOF,528,0), XLBOBB_MASK, NOPOWER4, { BI } },
  2717. { "bfctr-", XLO(19,BOFM4,528,0), XLBOBB_MASK, POWER4, { BI } },
  2718. { "bfctr+", XLO(19,BOFP,528,0), XLBOBB_MASK, NOPOWER4, { BI } },
  2719. { "bfctr+", XLO(19,BOFP4,528,0), XLBOBB_MASK, POWER4, { BI } },
  2720. { "bfctrl", XLO(19,BOF,528,1), XLBOBB_MASK, PPCCOM, { BI } },
  2721. { "bfctrl-", XLO(19,BOF,528,1), XLBOBB_MASK, NOPOWER4, { BI } },
  2722. { "bfctrl-", XLO(19,BOFM4,528,1), XLBOBB_MASK, POWER4, { BI } },
  2723. { "bfctrl+", XLO(19,BOFP,528,1), XLBOBB_MASK, NOPOWER4, { BI } },
  2724. { "bfctrl+", XLO(19,BOFP4,528,1), XLBOBB_MASK, POWER4, { BI } },
  2725. { "bcctr", XLLK(19,528,0), XLYBB_MASK, PPCCOM, { BO, BI } },
  2726. { "bcctr-", XLYLK(19,528,0,0), XLYBB_MASK, PPCCOM, { BOE, BI } },
  2727. { "bcctr+", XLYLK(19,528,1,0), XLYBB_MASK, PPCCOM, { BOE, BI } },
  2728. { "bcctrl", XLLK(19,528,1), XLYBB_MASK, PPCCOM, { BO, BI } },
  2729. { "bcctrl-", XLYLK(19,528,0,1), XLYBB_MASK, PPCCOM, { BOE, BI } },
  2730. { "bcctrl+", XLYLK(19,528,1,1), XLYBB_MASK, PPCCOM, { BOE, BI } },
  2731. { "bcc", XLLK(19,528,0), XLBB_MASK, PWRCOM, { BO, BI } },
  2732. { "bccl", XLLK(19,528,1), XLBB_MASK, PWRCOM, { BO, BI } },
  2733. { "bcctre", XLLK(19,529,0), XLYBB_MASK, BOOKE64, { BO, BI } },
  2734. { "bcctrel", XLLK(19,529,1), XLYBB_MASK, BOOKE64, { BO, BI } },
  2735. { "rlwimi", M(20,0), M_MASK, PPCCOM, { RA,RS,SH,MBE,ME } },
  2736. { "rlimi", M(20,0), M_MASK, PWRCOM, { RA,RS,SH,MBE,ME } },
  2737. { "rlwimi.", M(20,1), M_MASK, PPCCOM, { RA,RS,SH,MBE,ME } },
  2738. { "rlimi.", M(20,1), M_MASK, PWRCOM, { RA,RS,SH,MBE,ME } },
  2739. { "rotlwi", MME(21,31,0), MMBME_MASK, PPCCOM, { RA, RS, SH } },
  2740. { "clrlwi", MME(21,31,0), MSHME_MASK, PPCCOM, { RA, RS, MB } },
  2741. { "rlwinm", M(21,0), M_MASK, PPCCOM, { RA,RS,SH,MBE,ME } },
  2742. { "rlinm", M(21,0), M_MASK, PWRCOM, { RA,RS,SH,MBE,ME } },
  2743. { "rotlwi.", MME(21,31,1), MMBME_MASK, PPCCOM, { RA,RS,SH } },
  2744. { "clrlwi.", MME(21,31,1), MSHME_MASK, PPCCOM, { RA, RS, MB } },
  2745. { "rlwinm.", M(21,1), M_MASK, PPCCOM, { RA,RS,SH,MBE,ME } },
  2746. { "rlinm.", M(21,1), M_MASK, PWRCOM, { RA,RS,SH,MBE,ME } },
  2747. { "rlmi", M(22,0), M_MASK, M601, { RA,RS,RB,MBE,ME } },
  2748. { "rlmi.", M(22,1), M_MASK, M601, { RA,RS,RB,MBE,ME } },
  2749. { "be", B(22,0,0), B_MASK, BOOKE64, { LI } },
  2750. { "bel", B(22,0,1), B_MASK, BOOKE64, { LI } },
  2751. { "bea", B(22,1,0), B_MASK, BOOKE64, { LIA } },
  2752. { "bela", B(22,1,1), B_MASK, BOOKE64, { LIA } },
  2753. { "rotlw", MME(23,31,0), MMBME_MASK, PPCCOM, { RA, RS, RB } },
  2754. { "rlwnm", M(23,0), M_MASK, PPCCOM, { RA,RS,RB,MBE,ME } },
  2755. { "rlnm", M(23,0), M_MASK, PWRCOM, { RA,RS,RB,MBE,ME } },
  2756. { "rotlw.", MME(23,31,1), MMBME_MASK, PPCCOM, { RA, RS, RB } },
  2757. { "rlwnm.", M(23,1), M_MASK, PPCCOM, { RA,RS,RB,MBE,ME } },
  2758. { "rlnm.", M(23,1), M_MASK, PWRCOM, { RA,RS,RB,MBE,ME } },
  2759. { "nop", OP(24), 0xffffffff, PPCCOM, { 0 } },
  2760. { "ori", OP(24), OP_MASK, PPCCOM, { RA, RS, UI } },
  2761. { "oril", OP(24), OP_MASK, PWRCOM, { RA, RS, UI } },
  2762. { "oris", OP(25), OP_MASK, PPCCOM, { RA, RS, UI } },
  2763. { "oriu", OP(25), OP_MASK, PWRCOM, { RA, RS, UI } },
  2764. { "xori", OP(26), OP_MASK, PPCCOM, { RA, RS, UI } },
  2765. { "xoril", OP(26), OP_MASK, PWRCOM, { RA, RS, UI } },
  2766. { "xoris", OP(27), OP_MASK, PPCCOM, { RA, RS, UI } },
  2767. { "xoriu", OP(27), OP_MASK, PWRCOM, { RA, RS, UI } },
  2768. { "andi.", OP(28), OP_MASK, PPCCOM, { RA, RS, UI } },
  2769. { "andil.", OP(28), OP_MASK, PWRCOM, { RA, RS, UI } },
  2770. { "andis.", OP(29), OP_MASK, PPCCOM, { RA, RS, UI } },
  2771. { "andiu.", OP(29), OP_MASK, PWRCOM, { RA, RS, UI } },
  2772. { "rotldi", MD(30,0,0), MDMB_MASK, PPC64, { RA, RS, SH6 } },
  2773. { "clrldi", MD(30,0,0), MDSH_MASK, PPC64, { RA, RS, MB6 } },
  2774. { "rldicl", MD(30,0,0), MD_MASK, PPC64, { RA, RS, SH6, MB6 } },
  2775. { "rotldi.", MD(30,0,1), MDMB_MASK, PPC64, { RA, RS, SH6 } },
  2776. { "clrldi.", MD(30,0,1), MDSH_MASK, PPC64, { RA, RS, MB6 } },
  2777. { "rldicl.", MD(30,0,1), MD_MASK, PPC64, { RA, RS, SH6, MB6 } },
  2778. { "rldicr", MD(30,1,0), MD_MASK, PPC64, { RA, RS, SH6, ME6 } },
  2779. { "rldicr.", MD(30,1,1), MD_MASK, PPC64, { RA, RS, SH6, ME6 } },
  2780. { "rldic", MD(30,2,0), MD_MASK, PPC64, { RA, RS, SH6, MB6 } },
  2781. { "rldic.", MD(30,2,1), MD_MASK, PPC64, { RA, RS, SH6, MB6 } },
  2782. { "rldimi", MD(30,3,0), MD_MASK, PPC64, { RA, RS, SH6, MB6 } },
  2783. { "rldimi.", MD(30,3,1), MD_MASK, PPC64, { RA, RS, SH6, MB6 } },
  2784. { "rotld", MDS(30,8,0), MDSMB_MASK, PPC64, { RA, RS, RB } },
  2785. { "rldcl", MDS(30,8,0), MDS_MASK, PPC64, { RA, RS, RB, MB6 } },
  2786. { "rotld.", MDS(30,8,1), MDSMB_MASK, PPC64, { RA, RS, RB } },
  2787. { "rldcl.", MDS(30,8,1), MDS_MASK, PPC64, { RA, RS, RB, MB6 } },
  2788. { "rldcr", MDS(30,9,0), MDS_MASK, PPC64, { RA, RS, RB, ME6 } },
  2789. { "rldcr.", MDS(30,9,1), MDS_MASK, PPC64, { RA, RS, RB, ME6 } },
  2790. { "cmpw", XCMPL(31,0,0), XCMPL_MASK, PPCCOM, { OBF, RA, RB } },
  2791. { "cmpd", XCMPL(31,0,1), XCMPL_MASK, PPC64, { OBF, RA, RB } },
  2792. { "cmp", X(31,0), XCMP_MASK, PPC, { BF, L, RA, RB } },
  2793. { "cmp", X(31,0), XCMPL_MASK, PWRCOM, { BF, RA, RB } },
  2794. { "twlgt", XTO(31,4,TOLGT), XTO_MASK, PPCCOM, { RA, RB } },
  2795. { "tlgt", XTO(31,4,TOLGT), XTO_MASK, PWRCOM, { RA, RB } },
  2796. { "twllt", XTO(31,4,TOLLT), XTO_MASK, PPCCOM, { RA, RB } },
  2797. { "tllt", XTO(31,4,TOLLT), XTO_MASK, PWRCOM, { RA, RB } },
  2798. { "tweq", XTO(31,4,TOEQ), XTO_MASK, PPCCOM, { RA, RB } },
  2799. { "teq", XTO(31,4,TOEQ), XTO_MASK, PWRCOM, { RA, RB } },
  2800. { "twlge", XTO(31,4,TOLGE), XTO_MASK, PPCCOM, { RA, RB } },
  2801. { "tlge", XTO(31,4,TOLGE), XTO_MASK, PWRCOM, { RA, RB } },
  2802. { "twlnl", XTO(31,4,TOLNL), XTO_MASK, PPCCOM, { RA, RB } },
  2803. { "tlnl", XTO(31,4,TOLNL), XTO_MASK, PWRCOM, { RA, RB } },
  2804. { "twlle", XTO(31,4,TOLLE), XTO_MASK, PPCCOM, { RA, RB } },
  2805. { "tlle", XTO(31,4,TOLLE), XTO_MASK, PWRCOM, { RA, RB } },
  2806. { "twlng", XTO(31,4,TOLNG), XTO_MASK, PPCCOM, { RA, RB } },
  2807. { "tlng", XTO(31,4,TOLNG), XTO_MASK, PWRCOM, { RA, RB } },
  2808. { "twgt", XTO(31,4,TOGT), XTO_MASK, PPCCOM, { RA, RB } },
  2809. { "tgt", XTO(31,4,TOGT), XTO_MASK, PWRCOM, { RA, RB } },
  2810. { "twge", XTO(31,4,TOGE), XTO_MASK, PPCCOM, { RA, RB } },
  2811. { "tge", XTO(31,4,TOGE), XTO_MASK, PWRCOM, { RA, RB } },
  2812. { "twnl", XTO(31,4,TONL), XTO_MASK, PPCCOM, { RA, RB } },
  2813. { "tnl", XTO(31,4,TONL), XTO_MASK, PWRCOM, { RA, RB } },
  2814. { "twlt", XTO(31,4,TOLT), XTO_MASK, PPCCOM, { RA, RB } },
  2815. { "tlt", XTO(31,4,TOLT), XTO_MASK, PWRCOM, { RA, RB } },
  2816. { "twle", XTO(31,4,TOLE), XTO_MASK, PPCCOM, { RA, RB } },
  2817. { "tle", XTO(31,4,TOLE), XTO_MASK, PWRCOM, { RA, RB } },
  2818. { "twng", XTO(31,4,TONG), XTO_MASK, PPCCOM, { RA, RB } },
  2819. { "tng", XTO(31,4,TONG), XTO_MASK, PWRCOM, { RA, RB } },
  2820. { "twne", XTO(31,4,TONE), XTO_MASK, PPCCOM, { RA, RB } },
  2821. { "tne", XTO(31,4,TONE), XTO_MASK, PWRCOM, { RA, RB } },
  2822. { "trap", XTO(31,4,TOU), 0xffffffff, PPCCOM, { 0 } },
  2823. { "tw", X(31,4), X_MASK, PPCCOM, { TO, RA, RB } },
  2824. { "t", X(31,4), X_MASK, PWRCOM, { TO, RA, RB } },
  2825. { "subfc", XO(31,8,0,0), XO_MASK, PPCCOM, { RT, RA, RB } },
  2826. { "sf", XO(31,8,0,0), XO_MASK, PWRCOM, { RT, RA, RB } },
  2827. { "subc", XO(31,8,0,0), XO_MASK, PPC, { RT, RB, RA } },
  2828. { "subfc.", XO(31,8,0,1), XO_MASK, PPCCOM, { RT, RA, RB } },
  2829. { "sf.", XO(31,8,0,1), XO_MASK, PWRCOM, { RT, RA, RB } },
  2830. { "subc.", XO(31,8,0,1), XO_MASK, PPCCOM, { RT, RB, RA } },
  2831. { "subfco", XO(31,8,1,0), XO_MASK, PPCCOM, { RT, RA, RB } },
  2832. { "sfo", XO(31,8,1,0), XO_MASK, PWRCOM, { RT, RA, RB } },
  2833. { "subco", XO(31,8,1,0), XO_MASK, PPC, { RT, RB, RA } },
  2834. { "subfco.", XO(31,8,1,1), XO_MASK, PPCCOM, { RT, RA, RB } },
  2835. { "sfo.", XO(31,8,1,1), XO_MASK, PWRCOM, { RT, RA, RB } },
  2836. { "subco.", XO(31,8,1,1), XO_MASK, PPC, { RT, RB, RA } },
  2837. { "mulhdu", XO(31,9,0,0), XO_MASK, PPC64, { RT, RA, RB } },
  2838. { "mulhdu.", XO(31,9,0,1), XO_MASK, PPC64, { RT, RA, RB } },
  2839. { "addc", XO(31,10,0,0), XO_MASK, PPCCOM, { RT, RA, RB } },
  2840. { "a", XO(31,10,0,0), XO_MASK, PWRCOM, { RT, RA, RB } },
  2841. { "addc.", XO(31,10,0,1), XO_MASK, PPCCOM, { RT, RA, RB } },
  2842. { "a.", XO(31,10,0,1), XO_MASK, PWRCOM, { RT, RA, RB } },
  2843. { "addco", XO(31,10,1,0), XO_MASK, PPCCOM, { RT, RA, RB } },
  2844. { "ao", XO(31,10,1,0), XO_MASK, PWRCOM, { RT, RA, RB } },
  2845. { "addco.", XO(31,10,1,1), XO_MASK, PPCCOM, { RT, RA, RB } },
  2846. { "ao.", XO(31,10,1,1), XO_MASK, PWRCOM, { RT, RA, RB } },
  2847. { "mulhwu", XO(31,11,0,0), XO_MASK, PPC, { RT, RA, RB } },
  2848. { "mulhwu.", XO(31,11,0,1), XO_MASK, PPC, { RT, RA, RB } },
  2849. { "isellt", X(31,15), X_MASK, PPCISEL, { RT, RA, RB } },
  2850. { "iselgt", X(31,47), X_MASK, PPCISEL, { RT, RA, RB } },
  2851. { "iseleq", X(31,79), X_MASK, PPCISEL, { RT, RA, RB } },
  2852. { "isel", XISEL(31,15), XISEL_MASK, PPCISEL, { RT, RA, RB, CRB } },
  2853. { "mfcr", X(31,19), XRARB_MASK, NOPOWER4, { RT } },
  2854. { "mfcr", X(31,19), XFXFXM_MASK, POWER4, { RT, FXM4 } },
  2855. { "lwarx", X(31,20), X_MASK, PPC, { RT, RA, RB } },
  2856. { "ldx", X(31,21), X_MASK, PPC64, { RT, RA, RB } },
  2857. { "icbt", X(31,22), X_MASK, BOOKE, { CT, RA, RB } },
  2858. { "icbt", X(31,262), XRT_MASK, PPC403, { RA, RB } },
  2859. { "lwzx", X(31,23), X_MASK, PPCCOM, { RT, RA, RB } },
  2860. { "lx", X(31,23), X_MASK, PWRCOM, { RT, RA, RB } },
  2861. { "slw", XRC(31,24,0), X_MASK, PPCCOM, { RA, RS, RB } },
  2862. { "sl", XRC(31,24,0), X_MASK, PWRCOM, { RA, RS, RB } },
  2863. { "slw.", XRC(31,24,1), X_MASK, PPCCOM, { RA, RS, RB } },
  2864. { "sl.", XRC(31,24,1), X_MASK, PWRCOM, { RA, RS, RB } },
  2865. { "cntlzw", XRC(31,26,0), XRB_MASK, PPCCOM, { RA, RS } },
  2866. { "cntlz", XRC(31,26,0), XRB_MASK, PWRCOM, { RA, RS } },
  2867. { "cntlzw.", XRC(31,26,1), XRB_MASK, PPCCOM, { RA, RS } },
  2868. { "cntlz.", XRC(31,26,1), XRB_MASK, PWRCOM, { RA, RS } },
  2869. { "sld", XRC(31,27,0), X_MASK, PPC64, { RA, RS, RB } },
  2870. { "sld.", XRC(31,27,1), X_MASK, PPC64, { RA, RS, RB } },
  2871. { "and", XRC(31,28,0), X_MASK, COM, { RA, RS, RB } },
  2872. { "and.", XRC(31,28,1), X_MASK, COM, { RA, RS, RB } },
  2873. { "maskg", XRC(31,29,0), X_MASK, M601, { RA, RS, RB } },
  2874. { "maskg.", XRC(31,29,1), X_MASK, M601, { RA, RS, RB } },
  2875. { "icbte", X(31,30), X_MASK, BOOKE64, { CT, RA, RB } },
  2876. { "lwzxe", X(31,31), X_MASK, BOOKE64, { RT, RA, RB } },
  2877. { "cmplw", XCMPL(31,32,0), XCMPL_MASK, PPCCOM, { OBF, RA, RB } },
  2878. { "cmpld", XCMPL(31,32,1), XCMPL_MASK, PPC64, { OBF, RA, RB } },
  2879. { "cmpl", X(31,32), XCMP_MASK, PPC, { BF, L, RA, RB } },
  2880. { "cmpl", X(31,32), XCMPL_MASK, PWRCOM, { BF, RA, RB } },
  2881. { "subf", XO(31,40,0,0), XO_MASK, PPC, { RT, RA, RB } },
  2882. { "sub", XO(31,40,0,0), XO_MASK, PPC, { RT, RB, RA } },
  2883. { "subf.", XO(31,40,0,1), XO_MASK, PPC, { RT, RA, RB } },
  2884. { "sub.", XO(31,40,0,1), XO_MASK, PPC, { RT, RB, RA } },
  2885. { "subfo", XO(31,40,1,0), XO_MASK, PPC, { RT, RA, RB } },
  2886. { "subo", XO(31,40,1,0), XO_MASK, PPC, { RT, RB, RA } },
  2887. { "subfo.", XO(31,40,1,1), XO_MASK, PPC, { RT, RA, RB } },
  2888. { "subo.", XO(31,40,1,1), XO_MASK, PPC, { RT, RB, RA } },
  2889. { "ldux", X(31,53), X_MASK, PPC64, { RT, RAL, RB } },
  2890. { "dcbst", X(31,54), XRT_MASK, PPC, { RA, RB } },
  2891. { "lwzux", X(31,55), X_MASK, PPCCOM, { RT, RAL, RB } },
  2892. { "lux", X(31,55), X_MASK, PWRCOM, { RT, RA, RB } },
  2893. { "dcbste", X(31,62), XRT_MASK, BOOKE64, { RA, RB } },
  2894. { "lwzuxe", X(31,63), X_MASK, BOOKE64, { RT, RAL, RB } },
  2895. { "cntlzd", XRC(31,58,0), XRB_MASK, PPC64, { RA, RS } },
  2896. { "cntlzd.", XRC(31,58,1), XRB_MASK, PPC64, { RA, RS } },
  2897. { "andc", XRC(31,60,0), X_MASK, COM, { RA, RS, RB } },
  2898. { "andc.", XRC(31,60,1), X_MASK, COM, { RA, RS, RB } },
  2899. { "tdlgt", XTO(31,68,TOLGT), XTO_MASK, PPC64, { RA, RB } },
  2900. { "tdllt", XTO(31,68,TOLLT), XTO_MASK, PPC64, { RA, RB } },
  2901. { "tdeq", XTO(31,68,TOEQ), XTO_MASK, PPC64, { RA, RB } },
  2902. { "tdlge", XTO(31,68,TOLGE), XTO_MASK, PPC64, { RA, RB } },
  2903. { "tdlnl", XTO(31,68,TOLNL), XTO_MASK, PPC64, { RA, RB } },
  2904. { "tdlle", XTO(31,68,TOLLE), XTO_MASK, PPC64, { RA, RB } },
  2905. { "tdlng", XTO(31,68,TOLNG), XTO_MASK, PPC64, { RA, RB } },
  2906. { "tdgt", XTO(31,68,TOGT), XTO_MASK, PPC64, { RA, RB } },
  2907. { "tdge", XTO(31,68,TOGE), XTO_MASK, PPC64, { RA, RB } },
  2908. { "tdnl", XTO(31,68,TONL), XTO_MASK, PPC64, { RA, RB } },
  2909. { "tdlt", XTO(31,68,TOLT), XTO_MASK, PPC64, { RA, RB } },
  2910. { "tdle", XTO(31,68,TOLE), XTO_MASK, PPC64, { RA, RB } },
  2911. { "tdng", XTO(31,68,TONG), XTO_MASK, PPC64, { RA, RB } },
  2912. { "tdne", XTO(31,68,TONE), XTO_MASK, PPC64, { RA, RB } },
  2913. { "td", X(31,68), X_MASK, PPC64, { TO, RA, RB } },
  2914. { "mulhd", XO(31,73,0,0), XO_MASK, PPC64, { RT, RA, RB } },
  2915. { "mulhd.", XO(31,73,0,1), XO_MASK, PPC64, { RT, RA, RB } },
  2916. { "mulhw", XO(31,75,0,0), XO_MASK, PPC, { RT, RA, RB } },
  2917. { "mulhw.", XO(31,75,0,1), XO_MASK, PPC, { RT, RA, RB } },
  2918. { "dlmzb", XRC(31,78,0), X_MASK, PPC403|PPC440, { RA, RS, RB } },
  2919. { "dlmzb.", XRC(31,78,1), X_MASK, PPC403|PPC440, { RA, RS, RB } },
  2920. { "mtsrd", X(31,82), XRB_MASK|(1<<20), PPC64, { SR, RS } },
  2921. { "mfmsr", X(31,83), XRARB_MASK, COM, { RT } },
  2922. { "ldarx", X(31,84), X_MASK, PPC64, { RT, RA, RB } },
  2923. { "dcbf", X(31,86), XRT_MASK, PPC, { RA, RB } },
  2924. { "lbzx", X(31,87), X_MASK, COM, { RT, RA, RB } },
  2925. { "dcbfe", X(31,94), XRT_MASK, BOOKE64, { RA, RB } },
  2926. { "lbzxe", X(31,95), X_MASK, BOOKE64, { RT, RA, RB } },
  2927. { "neg", XO(31,104,0,0), XORB_MASK, COM, { RT, RA } },
  2928. { "neg.", XO(31,104,0,1), XORB_MASK, COM, { RT, RA } },
  2929. { "nego", XO(31,104,1,0), XORB_MASK, COM, { RT, RA } },
  2930. { "nego.", XO(31,104,1,1), XORB_MASK, COM, { RT, RA } },
  2931. { "mul", XO(31,107,0,0), XO_MASK, M601, { RT, RA, RB } },
  2932. { "mul.", XO(31,107,0,1), XO_MASK, M601, { RT, RA, RB } },
  2933. { "mulo", XO(31,107,1,0), XO_MASK, M601, { RT, RA, RB } },
  2934. { "mulo.", XO(31,107,1,1), XO_MASK, M601, { RT, RA, RB } },
  2935. { "mtsrdin", X(31,114), XRA_MASK, PPC64, { RS, RB } },
  2936. { "clf", X(31,118), XTO_MASK, POWER, { RA, RB } },
  2937. { "lbzux", X(31,119), X_MASK, COM, { RT, RAL, RB } },
  2938. { "not", XRC(31,124,0), X_MASK, COM, { RA, RS, RBS } },
  2939. { "nor", XRC(31,124,0), X_MASK, COM, { RA, RS, RB } },
  2940. { "not.", XRC(31,124,1), X_MASK, COM, { RA, RS, RBS } },
  2941. { "nor.", XRC(31,124,1), X_MASK, COM, { RA, RS, RB } },
  2942. { "lwarxe", X(31,126), X_MASK, BOOKE64, { RT, RA, RB } },
  2943. { "lbzuxe", X(31,127), X_MASK, BOOKE64, { RT, RAL, RB } },
  2944. { "wrtee", X(31,131), XRARB_MASK, PPC403 | BOOKE, { RS } },
  2945. { "dcbtstls",X(31,134), X_MASK, PPCCHLK, { CT, RA, RB }},
  2946. { "subfe", XO(31,136,0,0), XO_MASK, PPCCOM, { RT, RA, RB } },
  2947. { "sfe", XO(31,136,0,0), XO_MASK, PWRCOM, { RT, RA, RB } },
  2948. { "subfe.", XO(31,136,0,1), XO_MASK, PPCCOM, { RT, RA, RB } },
  2949. { "sfe.", XO(31,136,0,1), XO_MASK, PWRCOM, { RT, RA, RB } },
  2950. { "subfeo", XO(31,136,1,0), XO_MASK, PPCCOM, { RT, RA, RB } },
  2951. { "sfeo", XO(31,136,1,0), XO_MASK, PWRCOM, { RT, RA, RB } },
  2952. { "subfeo.", XO(31,136,1,1), XO_MASK, PPCCOM, { RT, RA, RB } },
  2953. { "sfeo.", XO(31,136,1,1), XO_MASK, PWRCOM, { RT, RA, RB } },
  2954. { "adde", XO(31,138,0,0), XO_MASK, PPCCOM, { RT, RA, RB } },
  2955. { "ae", XO(31,138,0,0), XO_MASK, PWRCOM, { RT, RA, RB } },
  2956. { "adde.", XO(31,138,0,1), XO_MASK, PPCCOM, { RT, RA, RB } },
  2957. { "ae.", XO(31,138,0,1), XO_MASK, PWRCOM, { RT, RA, RB } },
  2958. { "addeo", XO(31,138,1,0), XO_MASK, PPCCOM, { RT, RA, RB } },
  2959. { "aeo", XO(31,138,1,0), XO_MASK, PWRCOM, { RT, RA, RB } },
  2960. { "addeo.", XO(31,138,1,1), XO_MASK, PPCCOM, { RT, RA, RB } },
  2961. { "aeo.", XO(31,138,1,1), XO_MASK, PWRCOM, { RT, RA, RB } },
  2962. { "dcbtstlse",X(31,142),X_MASK, PPCCHLK64, { CT, RA, RB }},
  2963. { "mtcr", XFXM(31,144,0xff), XRARB_MASK, COM, { RS }},
  2964. { "mtcrf", X(31,144), XFXFXM_MASK, COM, { FXM, RS } },
  2965. { "mtmsr", X(31,146), XRARB_MASK, COM, { RS } },
  2966. { "stdx", X(31,149), X_MASK, PPC64, { RS, RA, RB } },
  2967. { "stwcx.", XRC(31,150,1), X_MASK, PPC, { RS, RA, RB } },
  2968. { "stwx", X(31,151), X_MASK, PPCCOM, { RS, RA, RB } },
  2969. { "stx", X(31,151), X_MASK, PWRCOM, { RS, RA, RB } },
  2970. { "stwcxe.", XRC(31,158,1), X_MASK, BOOKE64, { RS, RA, RB } },
  2971. { "stwxe", X(31,159), X_MASK, BOOKE64, { RS, RA, RB } },
  2972. { "slq", XRC(31,152,0), X_MASK, M601, { RA, RS, RB } },
  2973. { "slq.", XRC(31,152,1), X_MASK, M601, { RA, RS, RB } },
  2974. { "sle", XRC(31,153,0), X_MASK, M601, { RA, RS, RB } },
  2975. { "sle.", XRC(31,153,1), X_MASK, M601, { RA, RS, RB } },
  2976. { "wrteei", X(31,163), XE_MASK, PPC403 | BOOKE, { E } },
  2977. { "dcbtls", X(31,166), X_MASK, PPCCHLK, { CT, RA, RB }},
  2978. { "dcbtlse", X(31,174), X_MASK, PPCCHLK64, { CT, RA, RB }},
  2979. { "mtmsrd", X(31,178), XRLARB_MASK, PPC64, { RS, MTMSRD_L } },
  2980. { "stdux", X(31,181), X_MASK, PPC64, { RS, RAS, RB } },
  2981. { "stwux", X(31,183), X_MASK, PPCCOM, { RS, RAS, RB } },
  2982. { "stux", X(31,183), X_MASK, PWRCOM, { RS, RA, RB } },
  2983. { "sliq", XRC(31,184,0), X_MASK, M601, { RA, RS, SH } },
  2984. { "sliq.", XRC(31,184,1), X_MASK, M601, { RA, RS, SH } },
  2985. { "stwuxe", X(31,191), X_MASK, BOOKE64, { RS, RAS, RB } },
  2986. { "subfze", XO(31,200,0,0), XORB_MASK, PPCCOM, { RT, RA } },
  2987. { "sfze", XO(31,200,0,0), XORB_MASK, PWRCOM, { RT, RA } },
  2988. { "subfze.", XO(31,200,0,1), XORB_MASK, PPCCOM, { RT, RA } },
  2989. { "sfze.", XO(31,200,0,1), XORB_MASK, PWRCOM, { RT, RA } },
  2990. { "subfzeo", XO(31,200,1,0), XORB_MASK, PPCCOM, { RT, RA } },
  2991. { "sfzeo", XO(31,200,1,0), XORB_MASK, PWRCOM, { RT, RA } },
  2992. { "subfzeo.",XO(31,200,1,1), XORB_MASK, PPCCOM, { RT, RA } },
  2993. { "sfzeo.", XO(31,200,1,1), XORB_MASK, PWRCOM, { RT, RA } },
  2994. { "addze", XO(31,202,0,0), XORB_MASK, PPCCOM, { RT, RA } },
  2995. { "aze", XO(31,202,0,0), XORB_MASK, PWRCOM, { RT, RA } },
  2996. { "addze.", XO(31,202,0,1), XORB_MASK, PPCCOM, { RT, RA } },
  2997. { "aze.", XO(31,202,0,1), XORB_MASK, PWRCOM, { RT, RA } },
  2998. { "addzeo", XO(31,202,1,0), XORB_MASK, PPCCOM, { RT, RA } },
  2999. { "azeo", XO(31,202,1,0), XORB_MASK, PWRCOM, { RT, RA } },
  3000. { "addzeo.", XO(31,202,1,1), XORB_MASK, PPCCOM, { RT, RA } },
  3001. { "azeo.", XO(31,202,1,1), XORB_MASK, PWRCOM, { RT, RA } },
  3002. { "mtsr", X(31,210), XRB_MASK|(1<<20), COM32, { SR, RS } },
  3003. { "stdcx.", XRC(31,214,1), X_MASK, PPC64, { RS, RA, RB } },
  3004. { "stbx", X(31,215), X_MASK, COM, { RS, RA, RB } },
  3005. { "sllq", XRC(31,216,0), X_MASK, M601, { RA, RS, RB } },
  3006. { "sllq.", XRC(31,216,1), X_MASK, M601, { RA, RS, RB } },
  3007. { "sleq", XRC(31,217,0), X_MASK, M601, { RA, RS, RB } },
  3008. { "sleq.", XRC(31,217,1), X_MASK, M601, { RA, RS, RB } },
  3009. { "stbxe", X(31,223), X_MASK, BOOKE64, { RS, RA, RB } },
  3010. { "icblc", X(31,230), X_MASK, PPCCHLK, { CT, RA, RB }},
  3011. { "subfme", XO(31,232,0,0), XORB_MASK, PPCCOM, { RT, RA } },
  3012. { "sfme", XO(31,232,0,0), XORB_MASK, PWRCOM, { RT, RA } },
  3013. { "subfme.", XO(31,232,0,1), XORB_MASK, PPCCOM, { RT, RA } },
  3014. { "sfme.", XO(31,232,0,1), XORB_MASK, PWRCOM, { RT, RA } },
  3015. { "subfmeo", XO(31,232,1,0), XORB_MASK, PPCCOM, { RT, RA } },
  3016. { "sfmeo", XO(31,232,1,0), XORB_MASK, PWRCOM, { RT, RA } },
  3017. { "subfmeo.",XO(31,232,1,1), XORB_MASK, PPCCOM, { RT, RA } },
  3018. { "sfmeo.", XO(31,232,1,1), XORB_MASK, PWRCOM, { RT, RA } },
  3019. { "mulld", XO(31,233,0,0), XO_MASK, PPC64, { RT, RA, RB } },
  3020. { "mulld.", XO(31,233,0,1), XO_MASK, PPC64, { RT, RA, RB } },
  3021. { "mulldo", XO(31,233,1,0), XO_MASK, PPC64, { RT, RA, RB } },
  3022. { "mulldo.", XO(31,233,1,1), XO_MASK, PPC64, { RT, RA, RB } },
  3023. { "addme", XO(31,234,0,0), XORB_MASK, PPCCOM, { RT, RA } },
  3024. { "ame", XO(31,234,0,0), XORB_MASK, PWRCOM, { RT, RA } },
  3025. { "addme.", XO(31,234,0,1), XORB_MASK, PPCCOM, { RT, RA } },
  3026. { "ame.", XO(31,234,0,1), XORB_MASK, PWRCOM, { RT, RA } },
  3027. { "addmeo", XO(31,234,1,0), XORB_MASK, PPCCOM, { RT, RA } },
  3028. { "ameo", XO(31,234,1,0), XORB_MASK, PWRCOM, { RT, RA } },
  3029. { "addmeo.", XO(31,234,1,1), XORB_MASK, PPCCOM, { RT, RA } },
  3030. { "ameo.", XO(31,234,1,1), XORB_MASK, PWRCOM, { RT, RA } },
  3031. { "mullw", XO(31,235,0,0), XO_MASK, PPCCOM, { RT, RA, RB } },
  3032. { "muls", XO(31,235,0,0), XO_MASK, PWRCOM, { RT, RA, RB } },
  3033. { "mullw.", XO(31,235,0,1), XO_MASK, PPCCOM, { RT, RA, RB } },
  3034. { "muls.", XO(31,235,0,1), XO_MASK, PWRCOM, { RT, RA, RB } },
  3035. { "mullwo", XO(31,235,1,0), XO_MASK, PPCCOM, { RT, RA, RB } },
  3036. { "mulso", XO(31,235,1,0), XO_MASK, PWRCOM, { RT, RA, RB } },
  3037. { "mullwo.", XO(31,235,1,1), XO_MASK, PPCCOM, { RT, RA, RB } },
  3038. { "mulso.", XO(31,235,1,1), XO_MASK, PWRCOM, { RT, RA, RB } },
  3039. { "icblce", X(31,238), X_MASK, PPCCHLK64, { CT, RA, RB }},
  3040. { "mtsrin", X(31,242), XRA_MASK, PPC32, { RS, RB } },
  3041. { "mtsri", X(31,242), XRA_MASK, POWER32, { RS, RB } },
  3042. { "dcbtst", X(31,246), XRT_MASK, PPC, { CT, RA, RB } },
  3043. { "stbux", X(31,247), X_MASK, COM, { RS, RAS, RB } },
  3044. { "slliq", XRC(31,248,0), X_MASK, M601, { RA, RS, SH } },
  3045. { "slliq.", XRC(31,248,1), X_MASK, M601, { RA, RS, SH } },
  3046. { "dcbtste", X(31,253), X_MASK, BOOKE64, { CT, RA, RB } },
  3047. { "stbuxe", X(31,255), X_MASK, BOOKE64, { RS, RAS, RB } },
  3048. { "mfdcrx", X(31,259), X_MASK, BOOKE, { RS, RA } },
  3049. { "doz", XO(31,264,0,0), XO_MASK, M601, { RT, RA, RB } },
  3050. { "doz.", XO(31,264,0,1), XO_MASK, M601, { RT, RA, RB } },
  3051. { "dozo", XO(31,264,1,0), XO_MASK, M601, { RT, RA, RB } },
  3052. { "dozo.", XO(31,264,1,1), XO_MASK, M601, { RT, RA, RB } },
  3053. { "add", XO(31,266,0,0), XO_MASK, PPCCOM, { RT, RA, RB } },
  3054. { "cax", XO(31,266,0,0), XO_MASK, PWRCOM, { RT, RA, RB } },
  3055. { "add.", XO(31,266,0,1), XO_MASK, PPCCOM, { RT, RA, RB } },
  3056. { "cax.", XO(31,266,0,1), XO_MASK, PWRCOM, { RT, RA, RB } },
  3057. { "addo", XO(31,266,1,0), XO_MASK, PPCCOM, { RT, RA, RB } },
  3058. { "caxo", XO(31,266,1,0), XO_MASK, PWRCOM, { RT, RA, RB } },
  3059. { "addo.", XO(31,266,1,1), XO_MASK, PPCCOM, { RT, RA, RB } },
  3060. { "caxo.", XO(31,266,1,1), XO_MASK, PWRCOM, { RT, RA, RB } },
  3061. { "tlbiel", X(31,274), XRTRA_MASK, POWER4, { RB } },
  3062. { "mfapidi", X(31,275), X_MASK, BOOKE, { RT, RA } },
  3063. { "lscbx", XRC(31,277,0), X_MASK, M601, { RT, RA, RB } },
  3064. { "lscbx.", XRC(31,277,1), X_MASK, M601, { RT, RA, RB } },
  3065. { "dcbt", X(31,278), XRT_MASK, PPC, { CT, RA, RB } },
  3066. { "lhzx", X(31,279), X_MASK, COM, { RT, RA, RB } },
  3067. { "eqv", XRC(31,284,0), X_MASK, COM, { RA, RS, RB } },
  3068. { "eqv.", XRC(31,284,1), X_MASK, COM, { RA, RS, RB } },
  3069. { "dcbte", X(31,286), X_MASK, BOOKE64, { CT, RA, RB } },
  3070. { "lhzxe", X(31,287), X_MASK, BOOKE64, { RT, RA, RB } },
  3071. { "tlbie", X(31,306), XRTLRA_MASK, PPC, { RB, L } },
  3072. { "tlbi", X(31,306), XRT_MASK, POWER, { RA, RB } },
  3073. { "eciwx", X(31,310), X_MASK, PPC, { RT, RA, RB } },
  3074. { "lhzux", X(31,311), X_MASK, COM, { RT, RAL, RB } },
  3075. { "xor", XRC(31,316,0), X_MASK, COM, { RA, RS, RB } },
  3076. { "xor.", XRC(31,316,1), X_MASK, COM, { RA, RS, RB } },
  3077. { "lhzuxe", X(31,319), X_MASK, BOOKE64, { RT, RAL, RB } },
  3078. { "mfexisr", XSPR(31,323,64), XSPR_MASK, PPC403, { RT } },
  3079. { "mfexier", XSPR(31,323,66), XSPR_MASK, PPC403, { RT } },
  3080. { "mfbr0", XSPR(31,323,128), XSPR_MASK, PPC403, { RT } },
  3081. { "mfbr1", XSPR(31,323,129), XSPR_MASK, PPC403, { RT } },
  3082. { "mfbr2", XSPR(31,323,130), XSPR_MASK, PPC403, { RT } },
  3083. { "mfbr3", XSPR(31,323,131), XSPR_MASK, PPC403, { RT } },
  3084. { "mfbr4", XSPR(31,323,132), XSPR_MASK, PPC403, { RT } },
  3085. { "mfbr5", XSPR(31,323,133), XSPR_MASK, PPC403, { RT } },
  3086. { "mfbr6", XSPR(31,323,134), XSPR_MASK, PPC403, { RT } },
  3087. { "mfbr7", XSPR(31,323,135), XSPR_MASK, PPC403, { RT } },
  3088. { "mfbear", XSPR(31,323,144), XSPR_MASK, PPC403, { RT } },
  3089. { "mfbesr", XSPR(31,323,145), XSPR_MASK, PPC403, { RT } },
  3090. { "mfiocr", XSPR(31,323,160), XSPR_MASK, PPC403, { RT } },
  3091. { "mfdmacr0", XSPR(31,323,192), XSPR_MASK, PPC403, { RT } },
  3092. { "mfdmact0", XSPR(31,323,193), XSPR_MASK, PPC403, { RT } },
  3093. { "mfdmada0", XSPR(31,323,194), XSPR_MASK, PPC403, { RT } },
  3094. { "mfdmasa0", XSPR(31,323,195), XSPR_MASK, PPC403, { RT } },
  3095. { "mfdmacc0", XSPR(31,323,196), XSPR_MASK, PPC403, { RT } },
  3096. { "mfdmacr1", XSPR(31,323,200), XSPR_MASK, PPC403, { RT } },
  3097. { "mfdmact1", XSPR(31,323,201), XSPR_MASK, PPC403, { RT } },
  3098. { "mfdmada1", XSPR(31,323,202), XSPR_MASK, PPC403, { RT } },
  3099. { "mfdmasa1", XSPR(31,323,203), XSPR_MASK, PPC403, { RT } },
  3100. { "mfdmacc1", XSPR(31,323,204), XSPR_MASK, PPC403, { RT } },
  3101. { "mfdmacr2", XSPR(31,323,208), XSPR_MASK, PPC403, { RT } },
  3102. { "mfdmact2", XSPR(31,323,209), XSPR_MASK, PPC403, { RT } },
  3103. { "mfdmada2", XSPR(31,323,210), XSPR_MASK, PPC403, { RT } },
  3104. { "mfdmasa2", XSPR(31,323,211), XSPR_MASK, PPC403, { RT } },
  3105. { "mfdmacc2", XSPR(31,323,212), XSPR_MASK, PPC403, { RT } },
  3106. { "mfdmacr3", XSPR(31,323,216), XSPR_MASK, PPC403, { RT } },
  3107. { "mfdmact3", XSPR(31,323,217), XSPR_MASK, PPC403, { RT } },
  3108. { "mfdmada3", XSPR(31,323,218), XSPR_MASK, PPC403, { RT } },
  3109. { "mfdmasa3", XSPR(31,323,219), XSPR_MASK, PPC403, { RT } },
  3110. { "mfdmacc3", XSPR(31,323,220), XSPR_MASK, PPC403, { RT } },
  3111. { "mfdmasr", XSPR(31,323,224), XSPR_MASK, PPC403, { RT } },
  3112. { "mfdcr", X(31,323), X_MASK, PPC403 | BOOKE, { RT, SPR } },
  3113. { "div", XO(31,331,0,0), XO_MASK, M601, { RT, RA, RB } },
  3114. { "div.", XO(31,331,0,1), XO_MASK, M601, { RT, RA, RB } },
  3115. { "divo", XO(31,331,1,0), XO_MASK, M601, { RT, RA, RB } },
  3116. { "divo.", XO(31,331,1,1), XO_MASK, M601, { RT, RA, RB } },
  3117. { "mfpmr", X(31,334), X_MASK, PPCPMR, { RT, PMR }},
  3118. { "mfmq", XSPR(31,339,0), XSPR_MASK, M601, { RT } },
  3119. { "mfxer", XSPR(31,339,1), XSPR_MASK, COM, { RT } },
  3120. { "mfrtcu", XSPR(31,339,4), XSPR_MASK, COM, { RT } },
  3121. { "mfrtcl", XSPR(31,339,5), XSPR_MASK, COM, { RT } },
  3122. { "mfdec", XSPR(31,339,6), XSPR_MASK, MFDEC1, { RT } },
  3123. { "mfdec", XSPR(31,339,22), XSPR_MASK, MFDEC2, { RT } },
  3124. { "mflr", XSPR(31,339,8), XSPR_MASK, COM, { RT } },
  3125. { "mfctr", XSPR(31,339,9), XSPR_MASK, COM, { RT } },
  3126. { "mftid", XSPR(31,339,17), XSPR_MASK, POWER, { RT } },
  3127. { "mfdsisr", XSPR(31,339,18), XSPR_MASK, COM, { RT } },
  3128. { "mfdar", XSPR(31,339,19), XSPR_MASK, COM, { RT } },
  3129. { "mfsdr0", XSPR(31,339,24), XSPR_MASK, POWER, { RT } },
  3130. { "mfsdr1", XSPR(31,339,25), XSPR_MASK, COM, { RT } },
  3131. { "mfsrr0", XSPR(31,339,26), XSPR_MASK, COM, { RT } },
  3132. { "mfsrr1", XSPR(31,339,27), XSPR_MASK, COM, { RT } },
  3133. { "mfpid", XSPR(31,339,48), XSPR_MASK, BOOKE, { RT } },
  3134. { "mfpid", XSPR(31,339,945), XSPR_MASK, PPC403, { RT } },
  3135. { "mfcsrr0", XSPR(31,339,58), XSPR_MASK, BOOKE, { RT } },
  3136. { "mfcsrr1", XSPR(31,339,59), XSPR_MASK, BOOKE, { RT } },
  3137. { "mfdear", XSPR(31,339,61), XSPR_MASK, BOOKE, { RT } },
  3138. { "mfdear", XSPR(31,339,981), XSPR_MASK, PPC403, { RT } },
  3139. { "mfesr", XSPR(31,339,62), XSPR_MASK, BOOKE, { RT } },
  3140. { "mfesr", XSPR(31,339,980), XSPR_MASK, PPC403, { RT } },
  3141. { "mfivpr", XSPR(31,339,63), XSPR_MASK, BOOKE, { RT } },
  3142. { "mfcmpa", XSPR(31,339,144), XSPR_MASK, PPC860, { RT } },
  3143. { "mfcmpb", XSPR(31,339,145), XSPR_MASK, PPC860, { RT } },
  3144. { "mfcmpc", XSPR(31,339,146), XSPR_MASK, PPC860, { RT } },
  3145. { "mfcmpd", XSPR(31,339,147), XSPR_MASK, PPC860, { RT } },
  3146. { "mficr", XSPR(31,339,148), XSPR_MASK, PPC860, { RT } },
  3147. { "mfder", XSPR(31,339,149), XSPR_MASK, PPC860, { RT } },
  3148. { "mfcounta", XSPR(31,339,150), XSPR_MASK, PPC860, { RT } },
  3149. { "mfcountb", XSPR(31,339,151), XSPR_MASK, PPC860, { RT } },
  3150. { "mfcmpe", XSPR(31,339,152), XSPR_MASK, PPC860, { RT } },
  3151. { "mfcmpf", XSPR(31,339,153), XSPR_MASK, PPC860, { RT } },
  3152. { "mfcmpg", XSPR(31,339,154), XSPR_MASK, PPC860, { RT } },
  3153. { "mfcmph", XSPR(31,339,155), XSPR_MASK, PPC860, { RT } },
  3154. { "mflctrl1", XSPR(31,339,156), XSPR_MASK, PPC860, { RT } },
  3155. { "mflctrl2", XSPR(31,339,157), XSPR_MASK, PPC860, { RT } },
  3156. { "mfictrl", XSPR(31,339,158), XSPR_MASK, PPC860, { RT } },
  3157. { "mfbar", XSPR(31,339,159), XSPR_MASK, PPC860, { RT } },
  3158. { "mfvrsave", XSPR(31,339,256), XSPR_MASK, PPCVEC, { RT } },
  3159. { "mfusprg0", XSPR(31,339,256), XSPR_MASK, BOOKE, { RT } },
  3160. { "mfsprg4", XSPR(31,339,260), XSPR_MASK, PPC405, { RT } },
  3161. { "mfsprg5", XSPR(31,339,261), XSPR_MASK, PPC405, { RT } },
  3162. { "mfsprg6", XSPR(31,339,262), XSPR_MASK, PPC405, { RT } },
  3163. { "mfsprg7", XSPR(31,339,263), XSPR_MASK, PPC405, { RT } },
  3164. { "mftb", X(31,371), X_MASK, CLASSIC, { RT, TBR } },
  3165. { "mftb", XSPR(31,339,268), XSPR_MASK, BOOKE, { RT } },
  3166. { "mftbl", XSPR(31,371,268), XSPR_MASK, CLASSIC, { RT } },
  3167. { "mftbl", XSPR(31,339,268), XSPR_MASK, BOOKE, { RT } },
  3168. { "mftbu", XSPR(31,371,269), XSPR_MASK, CLASSIC, { RT } },
  3169. { "mftbu", XSPR(31,339,269), XSPR_MASK, BOOKE, { RT } },
  3170. { "mfsprg", XSPR(31,339,272), XSPRG_MASK, PPC, { RT, SPRG } },
  3171. { "mfsprg0", XSPR(31,339,272), XSPR_MASK, PPC, { RT } },
  3172. { "mfsprg1", XSPR(31,339,273), XSPR_MASK, PPC, { RT } },
  3173. { "mfsprg2", XSPR(31,339,274), XSPR_MASK, PPC, { RT } },
  3174. { "mfsprg3", XSPR(31,339,275), XSPR_MASK, PPC, { RT } },
  3175. { "mfasr", XSPR(31,339,280), XSPR_MASK, PPC64, { RT } },
  3176. { "mfear", XSPR(31,339,282), XSPR_MASK, PPC, { RT } },
  3177. { "mfpir", XSPR(31,339,286), XSPR_MASK, BOOKE, { RT } },
  3178. { "mfpvr", XSPR(31,339,287), XSPR_MASK, PPC, { RT } },
  3179. { "mfdbsr", XSPR(31,339,304), XSPR_MASK, BOOKE, { RT } },
  3180. { "mfdbsr", XSPR(31,339,1008), XSPR_MASK, PPC403, { RT } },
  3181. { "mfdbcr0", XSPR(31,339,308), XSPR_MASK, BOOKE, { RT } },
  3182. { "mfdbcr0", XSPR(31,339,1010), XSPR_MASK, PPC405, { RT } },
  3183. { "mfdbcr1", XSPR(31,339,309), XSPR_MASK, BOOKE, { RT } },
  3184. { "mfdbcr1", XSPR(31,339,957), XSPR_MASK, PPC405, { RT } },
  3185. { "mfdbcr2", XSPR(31,339,310), XSPR_MASK, BOOKE, { RT } },
  3186. { "mfiac1", XSPR(31,339,312), XSPR_MASK, BOOKE, { RT } },
  3187. { "mfiac1", XSPR(31,339,1012), XSPR_MASK, PPC403, { RT } },
  3188. { "mfiac2", XSPR(31,339,313), XSPR_MASK, BOOKE, { RT } },
  3189. { "mfiac2", XSPR(31,339,1013), XSPR_MASK, PPC403, { RT } },
  3190. { "mfiac3", XSPR(31,339,314), XSPR_MASK, BOOKE, { RT } },
  3191. { "mfiac3", XSPR(31,339,948), XSPR_MASK, PPC405, { RT } },
  3192. { "mfiac4", XSPR(31,339,315), XSPR_MASK, BOOKE, { RT } },
  3193. { "mfiac4", XSPR(31,339,949), XSPR_MASK, PPC405, { RT } },
  3194. { "mfdac1", XSPR(31,339,316), XSPR_MASK, BOOKE, { RT } },
  3195. { "mfdac1", XSPR(31,339,1014), XSPR_MASK, PPC403, { RT } },
  3196. { "mfdac2", XSPR(31,339,317), XSPR_MASK, BOOKE, { RT } },
  3197. { "mfdac2", XSPR(31,339,1015), XSPR_MASK, PPC403, { RT } },
  3198. { "mfdvc1", XSPR(31,339,318), XSPR_MASK, BOOKE, { RT } },
  3199. { "mfdvc1", XSPR(31,339,950), XSPR_MASK, PPC405, { RT } },
  3200. { "mfdvc2", XSPR(31,339,319), XSPR_MASK, BOOKE, { RT } },
  3201. { "mfdvc2", XSPR(31,339,951), XSPR_MASK, PPC405, { RT } },
  3202. { "mftsr", XSPR(31,339,336), XSPR_MASK, BOOKE, { RT } },
  3203. { "mftsr", XSPR(31,339,984), XSPR_MASK, PPC403, { RT } },
  3204. { "mftcr", XSPR(31,339,340), XSPR_MASK, BOOKE, { RT } },
  3205. { "mftcr", XSPR(31,339,986), XSPR_MASK, PPC403, { RT } },
  3206. { "mfivor0", XSPR(31,339,400), XSPR_MASK, BOOKE, { RT } },
  3207. { "mfivor1", XSPR(31,339,401), XSPR_MASK, BOOKE, { RT } },
  3208. { "mfivor2", XSPR(31,339,402), XSPR_MASK, BOOKE, { RT } },
  3209. { "mfivor3", XSPR(31,339,403), XSPR_MASK, BOOKE, { RT } },
  3210. { "mfivor4", XSPR(31,339,404), XSPR_MASK, BOOKE, { RT } },
  3211. { "mfivor5", XSPR(31,339,405), XSPR_MASK, BOOKE, { RT } },
  3212. { "mfivor6", XSPR(31,339,406), XSPR_MASK, BOOKE, { RT } },
  3213. { "mfivor7", XSPR(31,339,407), XSPR_MASK, BOOKE, { RT } },
  3214. { "mfivor8", XSPR(31,339,408), XSPR_MASK, BOOKE, { RT } },
  3215. { "mfivor9", XSPR(31,339,409), XSPR_MASK, BOOKE, { RT } },
  3216. { "mfivor10", XSPR(31,339,410), XSPR_MASK, BOOKE, { RT } },
  3217. { "mfivor11", XSPR(31,339,411), XSPR_MASK, BOOKE, { RT } },
  3218. { "mfivor12", XSPR(31,339,412), XSPR_MASK, BOOKE, { RT } },
  3219. { "mfivor13", XSPR(31,339,413), XSPR_MASK, BOOKE, { RT } },
  3220. { "mfivor14", XSPR(31,339,414), XSPR_MASK, BOOKE, { RT } },
  3221. { "mfivor15", XSPR(31,339,415), XSPR_MASK, BOOKE, { RT } },
  3222. { "mfspefscr", XSPR(31,339,512), XSPR_MASK, PPCSPE, { RT } },
  3223. { "mfbbear", XSPR(31,339,513), XSPR_MASK, PPCBRLK, { RT } },
  3224. { "mfbbtar", XSPR(31,339,514), XSPR_MASK, PPCBRLK, { RT } },
  3225. { "mfibatu", XSPR(31,339,528), XSPRBAT_MASK, PPC, { RT, SPRBAT } },
  3226. { "mfibatl", XSPR(31,339,529), XSPRBAT_MASK, PPC, { RT, SPRBAT } },
  3227. { "mfdbatu", XSPR(31,339,536), XSPRBAT_MASK, PPC, { RT, SPRBAT } },
  3228. { "mfdbatl", XSPR(31,339,537), XSPRBAT_MASK, PPC, { RT, SPRBAT } },
  3229. { "mfic_cst", XSPR(31,339,560), XSPR_MASK, PPC860, { RT } },
  3230. { "mfic_adr", XSPR(31,339,561), XSPR_MASK, PPC860, { RT } },
  3231. { "mfic_dat", XSPR(31,339,562), XSPR_MASK, PPC860, { RT } },
  3232. { "mfdc_cst", XSPR(31,339,568), XSPR_MASK, PPC860, { RT } },
  3233. { "mfdc_adr", XSPR(31,339,569), XSPR_MASK, PPC860, { RT } },
  3234. { "mfdc_dat", XSPR(31,339,570), XSPR_MASK, PPC860, { RT } },
  3235. { "mfmcsrr0", XSPR(31,339,570), XSPR_MASK, PPCRFMCI, { RT } },
  3236. { "mfmcsrr1", XSPR(31,339,571), XSPR_MASK, PPCRFMCI, { RT } },
  3237. { "mfmcsr", XSPR(31,339,572), XSPR_MASK, PPCRFMCI, { RT } },
  3238. { "mfdpdr", XSPR(31,339,630), XSPR_MASK, PPC860, { RT } },
  3239. { "mfdpir", XSPR(31,339,631), XSPR_MASK, PPC860, { RT } },
  3240. { "mfimmr", XSPR(31,339,638), XSPR_MASK, PPC860, { RT } },
  3241. { "mfmi_ctr", XSPR(31,339,784), XSPR_MASK, PPC860, { RT } },
  3242. { "mfmi_ap", XSPR(31,339,786), XSPR_MASK, PPC860, { RT } },
  3243. { "mfmi_epn", XSPR(31,339,787), XSPR_MASK, PPC860, { RT } },
  3244. { "mfmi_twc", XSPR(31,339,789), XSPR_MASK, PPC860, { RT } },
  3245. { "mfmi_rpn", XSPR(31,339,790), XSPR_MASK, PPC860, { RT } },
  3246. { "mfmd_ctr", XSPR(31,339,792), XSPR_MASK, PPC860, { RT } },
  3247. { "mfm_casid", XSPR(31,339,793), XSPR_MASK, PPC860, { RT } },
  3248. { "mfmd_ap", XSPR(31,339,794), XSPR_MASK, PPC860, { RT } },
  3249. { "mfmd_epn", XSPR(31,339,795), XSPR_MASK, PPC860, { RT } },
  3250. { "mfmd_twb", XSPR(31,339,796), XSPR_MASK, PPC860, { RT } },
  3251. { "mfmd_twc", XSPR(31,339,797), XSPR_MASK, PPC860, { RT } },
  3252. { "mfmd_rpn", XSPR(31,339,798), XSPR_MASK, PPC860, { RT } },
  3253. { "mfm_tw", XSPR(31,339,799), XSPR_MASK, PPC860, { RT } },
  3254. { "mfmi_dbcam", XSPR(31,339,816), XSPR_MASK, PPC860, { RT } },
  3255. { "mfmi_dbram0",XSPR(31,339,817), XSPR_MASK, PPC860, { RT } },
  3256. { "mfmi_dbram1",XSPR(31,339,818), XSPR_MASK, PPC860, { RT } },
  3257. { "mfmd_dbcam", XSPR(31,339,824), XSPR_MASK, PPC860, { RT } },
  3258. { "mfmd_dbram0",XSPR(31,339,825), XSPR_MASK, PPC860, { RT } },
  3259. { "mfmd_dbram1",XSPR(31,339,826), XSPR_MASK, PPC860, { RT } },
  3260. { "mfummcr0", XSPR(31,339,936), XSPR_MASK, PPC750, { RT } },
  3261. { "mfupmc1", XSPR(31,339,937), XSPR_MASK, PPC750, { RT } },
  3262. { "mfupmc2", XSPR(31,339,938), XSPR_MASK, PPC750, { RT } },
  3263. { "mfusia", XSPR(31,339,939), XSPR_MASK, PPC750, { RT } },
  3264. { "mfummcr1", XSPR(31,339,940), XSPR_MASK, PPC750, { RT } },
  3265. { "mfupmc3", XSPR(31,339,941), XSPR_MASK, PPC750, { RT } },
  3266. { "mfupmc4", XSPR(31,339,942), XSPR_MASK, PPC750, { RT } },
  3267. { "mfzpr", XSPR(31,339,944), XSPR_MASK, PPC403, { RT } },
  3268. { "mfccr0", XSPR(31,339,947), XSPR_MASK, PPC405, { RT } },
  3269. { "mfmmcr0", XSPR(31,339,952), XSPR_MASK, PPC750, { RT } },
  3270. { "mfpmc1", XSPR(31,339,953), XSPR_MASK, PPC750, { RT } },
  3271. { "mfsgr", XSPR(31,339,953), XSPR_MASK, PPC403, { RT } },
  3272. { "mfpmc2", XSPR(31,339,954), XSPR_MASK, PPC750, { RT } },
  3273. { "mfdcwr", XSPR(31,339,954), XSPR_MASK, PPC403, { RT } },
  3274. { "mfsia", XSPR(31,339,955), XSPR_MASK, PPC750, { RT } },
  3275. { "mfsler", XSPR(31,339,955), XSPR_MASK, PPC405, { RT } },
  3276. { "mfmmcr1", XSPR(31,339,956), XSPR_MASK, PPC750, { RT } },
  3277. { "mfsu0r", XSPR(31,339,956), XSPR_MASK, PPC405, { RT } },
  3278. { "mfpmc3", XSPR(31,339,957), XSPR_MASK, PPC750, { RT } },
  3279. { "mfpmc4", XSPR(31,339,958), XSPR_MASK, PPC750, { RT } },
  3280. { "mficdbdr", XSPR(31,339,979), XSPR_MASK, PPC403, { RT } },
  3281. { "mfevpr", XSPR(31,339,982), XSPR_MASK, PPC403, { RT } },
  3282. { "mfcdbcr", XSPR(31,339,983), XSPR_MASK, PPC403, { RT } },
  3283. { "mfpit", XSPR(31,339,987), XSPR_MASK, PPC403, { RT } },
  3284. { "mftbhi", XSPR(31,339,988), XSPR_MASK, PPC403, { RT } },
  3285. { "mftblo", XSPR(31,339,989), XSPR_MASK, PPC403, { RT } },
  3286. { "mfsrr2", XSPR(31,339,990), XSPR_MASK, PPC403, { RT } },
  3287. { "mfsrr3", XSPR(31,339,991), XSPR_MASK, PPC403, { RT } },
  3288. { "mfl2cr", XSPR(31,339,1017), XSPR_MASK, PPC750, { RT } },
  3289. { "mfdccr", XSPR(31,339,1018), XSPR_MASK, PPC403, { RT } },
  3290. { "mficcr", XSPR(31,339,1019), XSPR_MASK, PPC403, { RT } },
  3291. { "mfictc", XSPR(31,339,1019), XSPR_MASK, PPC750, { RT } },
  3292. { "mfpbl1", XSPR(31,339,1020), XSPR_MASK, PPC403, { RT } },
  3293. { "mfthrm1", XSPR(31,339,1020), XSPR_MASK, PPC750, { RT } },
  3294. { "mfpbu1", XSPR(31,339,1021), XSPR_MASK, PPC403, { RT } },
  3295. { "mfthrm2", XSPR(31,339,1021), XSPR_MASK, PPC750, { RT } },
  3296. { "mfpbl2", XSPR(31,339,1022), XSPR_MASK, PPC403, { RT } },
  3297. { "mfthrm3", XSPR(31,339,1022), XSPR_MASK, PPC750, { RT } },
  3298. { "mfpbu2", XSPR(31,339,1023), XSPR_MASK, PPC403, { RT } },
  3299. { "mfspr", X(31,339), X_MASK, COM, { RT, SPR } },
  3300. { "lwax", X(31,341), X_MASK, PPC64, { RT, RA, RB } },
  3301. { "dst", XDSS(31,342,0), XDSS_MASK, PPCVEC, { RA, RB, STRM } },
  3302. { "dstt", XDSS(31,342,1), XDSS_MASK, PPCVEC, { RA, RB, STRM } },
  3303. { "lhax", X(31,343), X_MASK, COM, { RT, RA, RB } },
  3304. { "lhaxe", X(31,351), X_MASK, BOOKE64, { RT, RA, RB } },
  3305. { "dstst", XDSS(31,374,0), XDSS_MASK, PPCVEC, { RA, RB, STRM } },
  3306. { "dststt", XDSS(31,374,1), XDSS_MASK, PPCVEC, { RA, RB, STRM } },
  3307. { "dccci", X(31,454), XRT_MASK, PPC403|PPC440, { RA, RB } },
  3308. { "abs", XO(31,360,0,0), XORB_MASK, M601, { RT, RA } },
  3309. { "abs.", XO(31,360,0,1), XORB_MASK, M601, { RT, RA } },
  3310. { "abso", XO(31,360,1,0), XORB_MASK, M601, { RT, RA } },
  3311. { "abso.", XO(31,360,1,1), XORB_MASK, M601, { RT, RA } },
  3312. { "divs", XO(31,363,0,0), XO_MASK, M601, { RT, RA, RB } },
  3313. { "divs.", XO(31,363,0,1), XO_MASK, M601, { RT, RA, RB } },
  3314. { "divso", XO(31,363,1,0), XO_MASK, M601, { RT, RA, RB } },
  3315. { "divso.", XO(31,363,1,1), XO_MASK, M601, { RT, RA, RB } },
  3316. { "tlbia", X(31,370), 0xffffffff, PPC, { 0 } },
  3317. { "lwaux", X(31,373), X_MASK, PPC64, { RT, RAL, RB } },
  3318. { "lhaux", X(31,375), X_MASK, COM, { RT, RAL, RB } },
  3319. { "lhauxe", X(31,383), X_MASK, BOOKE64, { RT, RAL, RB } },
  3320. { "mtdcrx", X(31,387), X_MASK, BOOKE, { RA, RS } },
  3321. { "dcblc", X(31,390), X_MASK, PPCCHLK, { CT, RA, RB }},
  3322. { "subfe64", XO(31,392,0,0), XO_MASK, BOOKE64, { RT, RA, RB } },
  3323. { "subfe64o",XO(31,392,1,0), XO_MASK, BOOKE64, { RT, RA, RB } },
  3324. { "adde64", XO(31,394,0,0), XO_MASK, BOOKE64, { RT, RA, RB } },
  3325. { "adde64o", XO(31,394,1,0), XO_MASK, BOOKE64, { RT, RA, RB } },
  3326. { "dcblce", X(31,398), X_MASK, PPCCHLK64, { CT, RA, RB }},
  3327. { "slbmte", X(31,402), XRA_MASK, PPC64, { RS, RB } },
  3328. { "sthx", X(31,407), X_MASK, COM, { RS, RA, RB } },
  3329. { "lfqx", X(31,791), X_MASK, POWER2, { FRT, RA, RB } },
  3330. { "lfqux", X(31,823), X_MASK, POWER2, { FRT, RA, RB } },
  3331. { "stfqx", X(31,919), X_MASK, POWER2, { FRS, RA, RB } },
  3332. { "stfqux", X(31,951), X_MASK, POWER2, { FRS, RA, RB } },
  3333. { "orc", XRC(31,412,0), X_MASK, COM, { RA, RS, RB } },
  3334. { "orc.", XRC(31,412,1), X_MASK, COM, { RA, RS, RB } },
  3335. { "sradi", XS(31,413,0), XS_MASK, PPC64, { RA, RS, SH6 } },
  3336. { "sradi.", XS(31,413,1), XS_MASK, PPC64, { RA, RS, SH6 } },
  3337. { "sthxe", X(31,415), X_MASK, BOOKE64, { RS, RA, RB } },
  3338. { "slbie", X(31,434), XRTRA_MASK, PPC64, { RB } },
  3339. { "ecowx", X(31,438), X_MASK, PPC, { RT, RA, RB } },
  3340. { "sthux", X(31,439), X_MASK, COM, { RS, RAS, RB } },
  3341. { "sthuxe", X(31,447), X_MASK, BOOKE64, { RS, RAS, RB } },
  3342. { "mr", XRC(31,444,0), X_MASK, COM, { RA, RS, RBS } },
  3343. { "or", XRC(31,444,0), X_MASK, COM, { RA, RS, RB } },
  3344. { "mr.", XRC(31,444,1), X_MASK, COM, { RA, RS, RBS } },
  3345. { "or.", XRC(31,444,1), X_MASK, COM, { RA, RS, RB } },
  3346. { "mtexisr", XSPR(31,451,64), XSPR_MASK, PPC403, { RS } },
  3347. { "mtexier", XSPR(31,451,66), XSPR_MASK, PPC403, { RS } },
  3348. { "mtbr0", XSPR(31,451,128), XSPR_MASK, PPC403, { RS } },
  3349. { "mtbr1", XSPR(31,451,129), XSPR_MASK, PPC403, { RS } },
  3350. { "mtbr2", XSPR(31,451,130), XSPR_MASK, PPC403, { RS } },
  3351. { "mtbr3", XSPR(31,451,131), XSPR_MASK, PPC403, { RS } },
  3352. { "mtbr4", XSPR(31,451,132), XSPR_MASK, PPC403, { RS } },
  3353. { "mtbr5", XSPR(31,451,133), XSPR_MASK, PPC403, { RS } },
  3354. { "mtbr6", XSPR(31,451,134), XSPR_MASK, PPC403, { RS } },
  3355. { "mtbr7", XSPR(31,451,135), XSPR_MASK, PPC403, { RS } },
  3356. { "mtbear", XSPR(31,451,144), XSPR_MASK, PPC403, { RS } },
  3357. { "mtbesr", XSPR(31,451,145), XSPR_MASK, PPC403, { RS } },
  3358. { "mtiocr", XSPR(31,451,160), XSPR_MASK, PPC403, { RS } },
  3359. { "mtdmacr0", XSPR(31,451,192), XSPR_MASK, PPC403, { RS } },
  3360. { "mtdmact0", XSPR(31,451,193), XSPR_MASK, PPC403, { RS } },
  3361. { "mtdmada0", XSPR(31,451,194), XSPR_MASK, PPC403, { RS } },
  3362. { "mtdmasa0", XSPR(31,451,195), XSPR_MASK, PPC403, { RS } },
  3363. { "mtdmacc0", XSPR(31,451,196), XSPR_MASK, PPC403, { RS } },
  3364. { "mtdmacr1", XSPR(31,451,200), XSPR_MASK, PPC403, { RS } },
  3365. { "mtdmact1", XSPR(31,451,201), XSPR_MASK, PPC403, { RS } },
  3366. { "mtdmada1", XSPR(31,451,202), XSPR_MASK, PPC403, { RS } },
  3367. { "mtdmasa1", XSPR(31,451,203), XSPR_MASK, PPC403, { RS } },
  3368. { "mtdmacc1", XSPR(31,451,204), XSPR_MASK, PPC403, { RS } },
  3369. { "mtdmacr2", XSPR(31,451,208), XSPR_MASK, PPC403, { RS } },
  3370. { "mtdmact2", XSPR(31,451,209), XSPR_MASK, PPC403, { RS } },
  3371. { "mtdmada2", XSPR(31,451,210), XSPR_MASK, PPC403, { RS } },
  3372. { "mtdmasa2", XSPR(31,451,211), XSPR_MASK, PPC403, { RS } },
  3373. { "mtdmacc2", XSPR(31,451,212), XSPR_MASK, PPC403, { RS } },
  3374. { "mtdmacr3", XSPR(31,451,216), XSPR_MASK, PPC403, { RS } },
  3375. { "mtdmact3", XSPR(31,451,217), XSPR_MASK, PPC403, { RS } },
  3376. { "mtdmada3", XSPR(31,451,218), XSPR_MASK, PPC403, { RS } },
  3377. { "mtdmasa3", XSPR(31,451,219), XSPR_MASK, PPC403, { RS } },
  3378. { "mtdmacc3", XSPR(31,451,220), XSPR_MASK, PPC403, { RS } },
  3379. { "mtdmasr", XSPR(31,451,224), XSPR_MASK, PPC403, { RS } },
  3380. { "mtdcr", X(31,451), X_MASK, PPC403 | BOOKE, { SPR, RS } },
  3381. { "subfze64",XO(31,456,0,0), XORB_MASK, BOOKE64, { RT, RA } },
  3382. { "subfze64o",XO(31,456,1,0), XORB_MASK, BOOKE64, { RT, RA } },
  3383. { "divdu", XO(31,457,0,0), XO_MASK, PPC64, { RT, RA, RB } },
  3384. { "divdu.", XO(31,457,0,1), XO_MASK, PPC64, { RT, RA, RB } },
  3385. { "divduo", XO(31,457,1,0), XO_MASK, PPC64, { RT, RA, RB } },
  3386. { "divduo.", XO(31,457,1,1), XO_MASK, PPC64, { RT, RA, RB } },
  3387. { "addze64", XO(31,458,0,0), XORB_MASK, BOOKE64, { RT, RA } },
  3388. { "addze64o",XO(31,458,1,0), XORB_MASK, BOOKE64, { RT, RA } },
  3389. { "divwu", XO(31,459,0,0), XO_MASK, PPC, { RT, RA, RB } },
  3390. { "divwu.", XO(31,459,0,1), XO_MASK, PPC, { RT, RA, RB } },
  3391. { "divwuo", XO(31,459,1,0), XO_MASK, PPC, { RT, RA, RB } },
  3392. { "divwuo.", XO(31,459,1,1), XO_MASK, PPC, { RT, RA, RB } },
  3393. { "mtmq", XSPR(31,467,0), XSPR_MASK, M601, { RS } },
  3394. { "mtxer", XSPR(31,467,1), XSPR_MASK, COM, { RS } },
  3395. { "mtlr", XSPR(31,467,8), XSPR_MASK, COM, { RS } },
  3396. { "mtctr", XSPR(31,467,9), XSPR_MASK, COM, { RS } },
  3397. { "mttid", XSPR(31,467,17), XSPR_MASK, POWER, { RS } },
  3398. { "mtdsisr", XSPR(31,467,18), XSPR_MASK, COM, { RS } },
  3399. { "mtdar", XSPR(31,467,19), XSPR_MASK, COM, { RS } },
  3400. { "mtrtcu", XSPR(31,467,20), XSPR_MASK, COM, { RS } },
  3401. { "mtrtcl", XSPR(31,467,21), XSPR_MASK, COM, { RS } },
  3402. { "mtdec", XSPR(31,467,22), XSPR_MASK, COM, { RS } },
  3403. { "mtsdr0", XSPR(31,467,24), XSPR_MASK, POWER, { RS } },
  3404. { "mtsdr1", XSPR(31,467,25), XSPR_MASK, COM, { RS } },
  3405. { "mtsrr0", XSPR(31,467,26), XSPR_MASK, COM, { RS } },
  3406. { "mtsrr1", XSPR(31,467,27), XSPR_MASK, COM, { RS } },
  3407. { "mtpid", XSPR(31,467,48), XSPR_MASK, BOOKE, { RS } },
  3408. { "mtpid", XSPR(31,467,945), XSPR_MASK, PPC403, { RS } },
  3409. { "mtdecar", XSPR(31,467,54), XSPR_MASK, BOOKE, { RS } },
  3410. { "mtcsrr0", XSPR(31,467,58), XSPR_MASK, BOOKE, { RS } },
  3411. { "mtcsrr1", XSPR(31,467,59), XSPR_MASK, BOOKE, { RS } },
  3412. { "mtdear", XSPR(31,467,61), XSPR_MASK, BOOKE, { RS } },
  3413. { "mtdear", XSPR(31,467,981), XSPR_MASK, PPC403, { RS } },
  3414. { "mtesr", XSPR(31,467,62), XSPR_MASK, BOOKE, { RS } },
  3415. { "mtesr", XSPR(31,467,980), XSPR_MASK, PPC403, { RS } },
  3416. { "mtivpr", XSPR(31,467,63), XSPR_MASK, BOOKE, { RS } },
  3417. { "mtcmpa", XSPR(31,467,144), XSPR_MASK, PPC860, { RS } },
  3418. { "mtcmpb", XSPR(31,467,145), XSPR_MASK, PPC860, { RS } },
  3419. { "mtcmpc", XSPR(31,467,146), XSPR_MASK, PPC860, { RS } },
  3420. { "mtcmpd", XSPR(31,467,147), XSPR_MASK, PPC860, { RS } },
  3421. { "mticr", XSPR(31,467,148), XSPR_MASK, PPC860, { RS } },
  3422. { "mtder", XSPR(31,467,149), XSPR_MASK, PPC860, { RS } },
  3423. { "mtcounta", XSPR(31,467,150), XSPR_MASK, PPC860, { RS } },
  3424. { "mtcountb", XSPR(31,467,151), XSPR_MASK, PPC860, { RS } },
  3425. { "mtcmpe", XSPR(31,467,152), XSPR_MASK, PPC860, { RS } },
  3426. { "mtcmpf", XSPR(31,467,153), XSPR_MASK, PPC860, { RS } },
  3427. { "mtcmpg", XSPR(31,467,154), XSPR_MASK, PPC860, { RS } },
  3428. { "mtcmph", XSPR(31,467,155), XSPR_MASK, PPC860, { RS } },
  3429. { "mtlctrl1", XSPR(31,467,156), XSPR_MASK, PPC860, { RS } },
  3430. { "mtlctrl2", XSPR(31,467,157), XSPR_MASK, PPC860, { RS } },
  3431. { "mtictrl", XSPR(31,467,158), XSPR_MASK, PPC860, { RS } },
  3432. { "mtbar", XSPR(31,467,159), XSPR_MASK, PPC860, { RS } },
  3433. { "mtvrsave", XSPR(31,467,256), XSPR_MASK, PPCVEC, { RS } },
  3434. { "mtusprg0", XSPR(31,467,256), XSPR_MASK, BOOKE, { RS } },
  3435. { "mtsprg", XSPR(31,467,272), XSPRG_MASK,PPC, { SPRG, RS } },
  3436. { "mtsprg0", XSPR(31,467,272), XSPR_MASK, PPC, { RS } },
  3437. { "mtsprg1", XSPR(31,467,273), XSPR_MASK, PPC, { RS } },
  3438. { "mtsprg2", XSPR(31,467,274), XSPR_MASK, PPC, { RS } },
  3439. { "mtsprg3", XSPR(31,467,275), XSPR_MASK, PPC, { RS } },
  3440. { "mtsprg4", XSPR(31,467,276), XSPR_MASK, PPC405 | BOOKE, { RS } },
  3441. { "mtsprg5", XSPR(31,467,277), XSPR_MASK, PPC405 | BOOKE, { RS } },
  3442. { "mtsprg6", XSPR(31,467,278), XSPR_MASK, PPC405 | BOOKE, { RS } },
  3443. { "mtsprg7", XSPR(31,467,279), XSPR_MASK, PPC405 | BOOKE, { RS } },
  3444. { "mtasr", XSPR(31,467,280), XSPR_MASK, PPC64, { RS } },
  3445. { "mtear", XSPR(31,467,282), XSPR_MASK, PPC, { RS } },
  3446. { "mttbl", XSPR(31,467,284), XSPR_MASK, PPC, { RS } },
  3447. { "mttbu", XSPR(31,467,285), XSPR_MASK, PPC, { RS } },
  3448. { "mtdbsr", XSPR(31,467,304), XSPR_MASK, BOOKE, { RS } },
  3449. { "mtdbsr", XSPR(31,467,1008), XSPR_MASK, PPC403, { RS } },
  3450. { "mtdbcr0", XSPR(31,467,308), XSPR_MASK, BOOKE, { RS } },
  3451. { "mtdbcr0", XSPR(31,467,1010), XSPR_MASK, PPC405, { RS } },
  3452. { "mtdbcr1", XSPR(31,467,309), XSPR_MASK, BOOKE, { RS } },
  3453. { "mtdbcr1", XSPR(31,467,957), XSPR_MASK, PPC405, { RS } },
  3454. { "mtdbcr2", XSPR(31,467,310), XSPR_MASK, BOOKE, { RS } },
  3455. { "mtiac1", XSPR(31,467,312), XSPR_MASK, BOOKE, { RS } },
  3456. { "mtiac1", XSPR(31,467,1012), XSPR_MASK, PPC403, { RS } },
  3457. { "mtiac2", XSPR(31,467,313), XSPR_MASK, BOOKE, { RS } },
  3458. { "mtiac2", XSPR(31,467,1013), XSPR_MASK, PPC403, { RS } },
  3459. { "mtiac3", XSPR(31,467,314), XSPR_MASK, BOOKE, { RS } },
  3460. { "mtiac3", XSPR(31,467,948), XSPR_MASK, PPC405, { RS } },
  3461. { "mtiac4", XSPR(31,467,315), XSPR_MASK, BOOKE, { RS } },
  3462. { "mtiac4", XSPR(31,467,949), XSPR_MASK, PPC405, { RS } },
  3463. { "mtdac1", XSPR(31,467,316), XSPR_MASK, BOOKE, { RS } },
  3464. { "mtdac1", XSPR(31,467,1014), XSPR_MASK, PPC403, { RS } },
  3465. { "mtdac2", XSPR(31,467,317), XSPR_MASK, BOOKE, { RS } },
  3466. { "mtdac2", XSPR(31,467,1015), XSPR_MASK, PPC403, { RS } },
  3467. { "mtdvc1", XSPR(31,467,318), XSPR_MASK, BOOKE, { RS } },
  3468. { "mtdvc1", XSPR(31,467,950), XSPR_MASK, PPC405, { RS } },
  3469. { "mtdvc2", XSPR(31,467,319), XSPR_MASK, BOOKE, { RS } },
  3470. { "mtdvc2", XSPR(31,467,951), XSPR_MASK, PPC405, { RS } },
  3471. { "mttsr", XSPR(31,467,336), XSPR_MASK, BOOKE, { RS } },
  3472. { "mttsr", XSPR(31,467,984), XSPR_MASK, PPC403, { RS } },
  3473. { "mttcr", XSPR(31,467,340), XSPR_MASK, BOOKE, { RS } },
  3474. { "mttcr", XSPR(31,467,986), XSPR_MASK, PPC403, { RS } },
  3475. { "mtivor0", XSPR(31,467,400), XSPR_MASK, BOOKE, { RS } },
  3476. { "mtivor1", XSPR(31,467,401), XSPR_MASK, BOOKE, { RS } },
  3477. { "mtivor2", XSPR(31,467,402), XSPR_MASK, BOOKE, { RS } },
  3478. { "mtivor3", XSPR(31,467,403), XSPR_MASK, BOOKE, { RS } },
  3479. { "mtivor4", XSPR(31,467,404), XSPR_MASK, BOOKE, { RS } },
  3480. { "mtivor5", XSPR(31,467,405), XSPR_MASK, BOOKE, { RS } },
  3481. { "mtivor6", XSPR(31,467,406), XSPR_MASK, BOOKE, { RS } },
  3482. { "mtivor7", XSPR(31,467,407), XSPR_MASK, BOOKE, { RS } },
  3483. { "mtivor8", XSPR(31,467,408), XSPR_MASK, BOOKE, { RS } },
  3484. { "mtivor9", XSPR(31,467,409), XSPR_MASK, BOOKE, { RS } },
  3485. { "mtivor10", XSPR(31,467,410), XSPR_MASK, BOOKE, { RS } },
  3486. { "mtivor11", XSPR(31,467,411), XSPR_MASK, BOOKE, { RS } },
  3487. { "mtivor12", XSPR(31,467,412), XSPR_MASK, BOOKE, { RS } },
  3488. { "mtivor13", XSPR(31,467,413), XSPR_MASK, BOOKE, { RS } },
  3489. { "mtivor14", XSPR(31,467,414), XSPR_MASK, BOOKE, { RS } },
  3490. { "mtivor15", XSPR(31,467,415), XSPR_MASK, BOOKE, { RS } },
  3491. { "mtspefscr", XSPR(31,467,512), XSPR_MASK, PPCSPE, { RS } },
  3492. { "mtbbear", XSPR(31,467,513), XSPR_MASK, PPCBRLK, { RS } },
  3493. { "mtbbtar", XSPR(31,467,514), XSPR_MASK, PPCBRLK, { RS } },
  3494. { "mtibatu", XSPR(31,467,528), XSPRBAT_MASK, PPC, { SPRBAT, RS } },
  3495. { "mtibatl", XSPR(31,467,529), XSPRBAT_MASK, PPC, { SPRBAT, RS } },
  3496. { "mtdbatu", XSPR(31,467,536), XSPRBAT_MASK, PPC, { SPRBAT, RS } },
  3497. { "mtdbatl", XSPR(31,467,537), XSPRBAT_MASK, PPC, { SPRBAT, RS } },
  3498. { "mtmcsrr0", XSPR(31,467,570), XSPR_MASK, PPCRFMCI, { RS } },
  3499. { "mtmcsrr1", XSPR(31,467,571), XSPR_MASK, PPCRFMCI, { RS } },
  3500. { "mtmcsr", XSPR(31,467,572), XSPR_MASK, PPCRFMCI, { RS } },
  3501. { "mtummcr0", XSPR(31,467,936), XSPR_MASK, PPC750, { RS } },
  3502. { "mtupmc1", XSPR(31,467,937), XSPR_MASK, PPC750, { RS } },
  3503. { "mtupmc2", XSPR(31,467,938), XSPR_MASK, PPC750, { RS } },
  3504. { "mtusia", XSPR(31,467,939), XSPR_MASK, PPC750, { RS } },
  3505. { "mtummcr1", XSPR(31,467,940), XSPR_MASK, PPC750, { RS } },
  3506. { "mtupmc3", XSPR(31,467,941), XSPR_MASK, PPC750, { RS } },
  3507. { "mtupmc4", XSPR(31,467,942), XSPR_MASK, PPC750, { RS } },
  3508. { "mtzpr", XSPR(31,467,944), XSPR_MASK, PPC403, { RS } },
  3509. { "mtccr0", XSPR(31,467,947), XSPR_MASK, PPC405, { RS } },
  3510. { "mtmmcr0", XSPR(31,467,952), XSPR_MASK, PPC750, { RS } },
  3511. { "mtsgr", XSPR(31,467,953), XSPR_MASK, PPC403, { RS } },
  3512. { "mtpmc1", XSPR(31,467,953), XSPR_MASK, PPC750, { RS } },
  3513. { "mtdcwr", XSPR(31,467,954), XSPR_MASK, PPC403, { RS } },
  3514. { "mtpmc2", XSPR(31,467,954), XSPR_MASK, PPC750, { RS } },
  3515. { "mtsler", XSPR(31,467,955), XSPR_MASK, PPC405, { RS } },
  3516. { "mtsia", XSPR(31,467,955), XSPR_MASK, PPC750, { RS } },
  3517. { "mtsu0r", XSPR(31,467,956), XSPR_MASK, PPC405, { RS } },
  3518. { "mtmmcr1", XSPR(31,467,956), XSPR_MASK, PPC750, { RS } },
  3519. { "mtpmc3", XSPR(31,467,957), XSPR_MASK, PPC750, { RS } },
  3520. { "mtpmc4", XSPR(31,467,958), XSPR_MASK, PPC750, { RS } },
  3521. { "mticdbdr", XSPR(31,467,979), XSPR_MASK, PPC403, { RS } },
  3522. { "mtevpr", XSPR(31,467,982), XSPR_MASK, PPC403, { RS } },
  3523. { "mtcdbcr", XSPR(31,467,983), XSPR_MASK, PPC403, { RS } },
  3524. { "mtpit", XSPR(31,467,987), XSPR_MASK, PPC403, { RS } },
  3525. { "mttbhi", XSPR(31,467,988), XSPR_MASK, PPC403, { RS } },
  3526. { "mttblo", XSPR(31,467,989), XSPR_MASK, PPC403, { RS } },
  3527. { "mtsrr2", XSPR(31,467,990), XSPR_MASK, PPC403, { RS } },
  3528. { "mtsrr3", XSPR(31,467,991), XSPR_MASK, PPC403, { RS } },
  3529. { "mtl2cr", XSPR(31,467,1017), XSPR_MASK, PPC750, { RS } },
  3530. { "mtdccr", XSPR(31,467,1018), XSPR_MASK, PPC403, { RS } },
  3531. { "mticcr", XSPR(31,467,1019), XSPR_MASK, PPC403, { RS } },
  3532. { "mtictc", XSPR(31,467,1019), XSPR_MASK, PPC750, { RS } },
  3533. { "mtpbl1", XSPR(31,467,1020), XSPR_MASK, PPC403, { RS } },
  3534. { "mtthrm1", XSPR(31,467,1020), XSPR_MASK, PPC750, { RS } },
  3535. { "mtpbu1", XSPR(31,467,1021), XSPR_MASK, PPC403, { RS } },
  3536. { "mtthrm2", XSPR(31,467,1021), XSPR_MASK, PPC750, { RS } },
  3537. { "mtpbl2", XSPR(31,467,1022), XSPR_MASK, PPC403, { RS } },
  3538. { "mtthrm3", XSPR(31,467,1022), XSPR_MASK, PPC750, { RS } },
  3539. { "mtpbu2", XSPR(31,467,1023), XSPR_MASK, PPC403, { RS } },
  3540. { "mtspr", X(31,467), X_MASK, COM, { SPR, RS } },
  3541. { "dcbi", X(31,470), XRT_MASK, PPC, { RA, RB } },
  3542. { "nand", XRC(31,476,0), X_MASK, COM, { RA, RS, RB } },
  3543. { "nand.", XRC(31,476,1), X_MASK, COM, { RA, RS, RB } },
  3544. { "dcbie", X(31,478), XRT_MASK, BOOKE64, { RA, RB } },
  3545. { "dcread", X(31,486), X_MASK, PPC403|PPC440, { RT, RA, RB }},
  3546. { "mtpmr", X(31,462), X_MASK, PPCPMR, { PMR, RS }},
  3547. { "icbtls", X(31,486), X_MASK, PPCCHLK, { CT, RA, RB }},
  3548. { "nabs", XO(31,488,0,0), XORB_MASK, M601, { RT, RA } },
  3549. { "subfme64",XO(31,488,0,0), XORB_MASK, BOOKE64, { RT, RA } },
  3550. { "nabs.", XO(31,488,0,1), XORB_MASK, M601, { RT, RA } },
  3551. { "nabso", XO(31,488,1,0), XORB_MASK, M601, { RT, RA } },
  3552. { "subfme64o",XO(31,488,1,0), XORB_MASK, BOOKE64, { RT, RA } },
  3553. { "nabso.", XO(31,488,1,1), XORB_MASK, M601, { RT, RA } },
  3554. { "divd", XO(31,489,0,0), XO_MASK, PPC64, { RT, RA, RB } },
  3555. { "divd.", XO(31,489,0,1), XO_MASK, PPC64, { RT, RA, RB } },
  3556. { "divdo", XO(31,489,1,0), XO_MASK, PPC64, { RT, RA, RB } },
  3557. { "divdo.", XO(31,489,1,1), XO_MASK, PPC64, { RT, RA, RB } },
  3558. { "addme64", XO(31,490,0,0), XORB_MASK, BOOKE64, { RT, RA } },
  3559. { "addme64o",XO(31,490,1,0), XORB_MASK, BOOKE64, { RT, RA } },
  3560. { "divw", XO(31,491,0,0), XO_MASK, PPC, { RT, RA, RB } },
  3561. { "divw.", XO(31,491,0,1), XO_MASK, PPC, { RT, RA, RB } },
  3562. { "divwo", XO(31,491,1,0), XO_MASK, PPC, { RT, RA, RB } },
  3563. { "divwo.", XO(31,491,1,1), XO_MASK, PPC, { RT, RA, RB } },
  3564. { "icbtlse", X(31,494), X_MASK, PPCCHLK64, { CT, RA, RB }},
  3565. { "slbia", X(31,498), 0xffffffff, PPC64, { 0 } },
  3566. { "cli", X(31,502), XRB_MASK, POWER, { RT, RA } },
  3567. { "stdcxe.", XRC(31,511,1), X_MASK, BOOKE64, { RS, RA, RB } },
  3568. { "mcrxr", X(31,512), XRARB_MASK|(3<<21), COM, { BF } },
  3569. { "bblels", X(31,518), X_MASK, PPCBRLK, { 0 }},
  3570. { "mcrxr64", X(31,544), XRARB_MASK|(3<<21), BOOKE64, { BF } },
  3571. { "clcs", X(31,531), XRB_MASK, M601, { RT, RA } },
  3572. { "lswx", X(31,533), X_MASK, PPCCOM, { RT, RA, RB } },
  3573. { "lsx", X(31,533), X_MASK, PWRCOM, { RT, RA, RB } },
  3574. { "lwbrx", X(31,534), X_MASK, PPCCOM, { RT, RA, RB } },
  3575. { "lbrx", X(31,534), X_MASK, PWRCOM, { RT, RA, RB } },
  3576. { "lfsx", X(31,535), X_MASK, COM, { FRT, RA, RB } },
  3577. { "srw", XRC(31,536,0), X_MASK, PPCCOM, { RA, RS, RB } },
  3578. { "sr", XRC(31,536,0), X_MASK, PWRCOM, { RA, RS, RB } },
  3579. { "srw.", XRC(31,536,1), X_MASK, PPCCOM, { RA, RS, RB } },
  3580. { "sr.", XRC(31,536,1), X_MASK, PWRCOM, { RA, RS, RB } },
  3581. { "rrib", XRC(31,537,0), X_MASK, M601, { RA, RS, RB } },
  3582. { "rrib.", XRC(31,537,1), X_MASK, M601, { RA, RS, RB } },
  3583. { "srd", XRC(31,539,0), X_MASK, PPC64, { RA, RS, RB } },
  3584. { "srd.", XRC(31,539,1), X_MASK, PPC64, { RA, RS, RB } },
  3585. { "maskir", XRC(31,541,0), X_MASK, M601, { RA, RS, RB } },
  3586. { "maskir.", XRC(31,541,1), X_MASK, M601, { RA, RS, RB } },
  3587. { "lwbrxe", X(31,542), X_MASK, BOOKE64, { RT, RA, RB } },
  3588. { "lfsxe", X(31,543), X_MASK, BOOKE64, { FRT, RA, RB } },
  3589. { "bbelr", X(31,550), X_MASK, PPCBRLK, { 0 }},
  3590. { "tlbsync", X(31,566), 0xffffffff, PPC, { 0 } },
  3591. { "lfsux", X(31,567), X_MASK, COM, { FRT, RAS, RB } },
  3592. { "lfsuxe", X(31,575), X_MASK, BOOKE64, { FRT, RAS, RB } },
  3593. { "mfsr", X(31,595), XRB_MASK|(1<<20), COM32, { RT, SR } },
  3594. { "lswi", X(31,597), X_MASK, PPCCOM, { RT, RA, NB } },
  3595. { "lsi", X(31,597), X_MASK, PWRCOM, { RT, RA, NB } },
  3596. { "lwsync", XSYNC(31,598,1), 0xffffffff, PPC, { 0 } },
  3597. { "ptesync", XSYNC(31,598,2), 0xffffffff, PPC64, { 0 } },
  3598. { "msync", X(31,598), 0xffffffff, BOOKE, { 0 } },
  3599. { "sync", X(31,598), XSYNC_MASK, PPCCOM, { LS } },
  3600. { "dcs", X(31,598), 0xffffffff, PWRCOM, { 0 } },
  3601. { "lfdx", X(31,599), X_MASK, COM, { FRT, RA, RB } },
  3602. { "lfdxe", X(31,607), X_MASK, BOOKE64, { FRT, RA, RB } },
  3603. { "mfsri", X(31,627), X_MASK, PWRCOM, { RT, RA, RB } },
  3604. { "dclst", X(31,630), XRB_MASK, PWRCOM, { RS, RA } },
  3605. { "lfdux", X(31,631), X_MASK, COM, { FRT, RAS, RB } },
  3606. { "lfduxe", X(31,639), X_MASK, BOOKE64, { FRT, RAS, RB } },
  3607. { "mfsrin", X(31,659), XRA_MASK, PPC32, { RT, RB } },
  3608. { "stswx", X(31,661), X_MASK, PPCCOM, { RS, RA, RB } },
  3609. { "stsx", X(31,661), X_MASK, PWRCOM, { RS, RA, RB } },
  3610. { "stwbrx", X(31,662), X_MASK, PPCCOM, { RS, RA, RB } },
  3611. { "stbrx", X(31,662), X_MASK, PWRCOM, { RS, RA, RB } },
  3612. { "stfsx", X(31,663), X_MASK, COM, { FRS, RA, RB } },
  3613. { "srq", XRC(31,664,0), X_MASK, M601, { RA, RS, RB } },
  3614. { "srq.", XRC(31,664,1), X_MASK, M601, { RA, RS, RB } },
  3615. { "sre", XRC(31,665,0), X_MASK, M601, { RA, RS, RB } },
  3616. { "sre.", XRC(31,665,1), X_MASK, M601, { RA, RS, RB } },
  3617. { "stwbrxe", X(31,670), X_MASK, BOOKE64, { RS, RA, RB } },
  3618. { "stfsxe", X(31,671), X_MASK, BOOKE64, { FRS, RA, RB } },
  3619. { "stfsux", X(31,695), X_MASK, COM, { FRS, RAS, RB } },
  3620. { "sriq", XRC(31,696,0), X_MASK, M601, { RA, RS, SH } },
  3621. { "sriq.", XRC(31,696,1), X_MASK, M601, { RA, RS, SH } },
  3622. { "stfsuxe", X(31,703), X_MASK, BOOKE64, { FRS, RAS, RB } },
  3623. { "stswi", X(31,725), X_MASK, PPCCOM, { RS, RA, NB } },
  3624. { "stsi", X(31,725), X_MASK, PWRCOM, { RS, RA, NB } },
  3625. { "stfdx", X(31,727), X_MASK, COM, { FRS, RA, RB } },
  3626. { "srlq", XRC(31,728,0), X_MASK, M601, { RA, RS, RB } },
  3627. { "srlq.", XRC(31,728,1), X_MASK, M601, { RA, RS, RB } },
  3628. { "sreq", XRC(31,729,0), X_MASK, M601, { RA, RS, RB } },
  3629. { "sreq.", XRC(31,729,1), X_MASK, M601, { RA, RS, RB } },
  3630. { "stfdxe", X(31,735), X_MASK, BOOKE64, { FRS, RA, RB } },
  3631. { "dcba", X(31,758), XRT_MASK, PPC405 | BOOKE, { RA, RB } },
  3632. { "stfdux", X(31,759), X_MASK, COM, { FRS, RAS, RB } },
  3633. { "srliq", XRC(31,760,0), X_MASK, M601, { RA, RS, SH } },
  3634. { "srliq.", XRC(31,760,1), X_MASK, M601, { RA, RS, SH } },
  3635. { "dcbae", X(31,766), XRT_MASK, BOOKE64, { RA, RB } },
  3636. { "stfduxe", X(31,767), X_MASK, BOOKE64, { FRS, RAS, RB } },
  3637. { "tlbivax", X(31,786), XRT_MASK, BOOKE, { RA, RB } },
  3638. { "tlbivaxe",X(31,787), XRT_MASK, BOOKE64, { RA, RB } },
  3639. { "lhbrx", X(31,790), X_MASK, COM, { RT, RA, RB } },
  3640. { "sraw", XRC(31,792,0), X_MASK, PPCCOM, { RA, RS, RB } },
  3641. { "sra", XRC(31,792,0), X_MASK, PWRCOM, { RA, RS, RB } },
  3642. { "sraw.", XRC(31,792,1), X_MASK, PPCCOM, { RA, RS, RB } },
  3643. { "sra.", XRC(31,792,1), X_MASK, PWRCOM, { RA, RS, RB } },
  3644. { "srad", XRC(31,794,0), X_MASK, PPC64, { RA, RS, RB } },
  3645. { "srad.", XRC(31,794,1), X_MASK, PPC64, { RA, RS, RB } },
  3646. { "lhbrxe", X(31,798), X_MASK, BOOKE64, { RT, RA, RB } },
  3647. { "ldxe", X(31,799), X_MASK, BOOKE64, { RT, RA, RB } },
  3648. { "lduxe", X(31,831), X_MASK, BOOKE64, { RT, RA, RB } },
  3649. { "rac", X(31,818), X_MASK, PWRCOM, { RT, RA, RB } },
  3650. { "dss", XDSS(31,822,0), XDSS_MASK, PPCVEC, { STRM } },
  3651. { "dssall", XDSS(31,822,1), XDSS_MASK, PPCVEC, { 0 } },
  3652. { "srawi", XRC(31,824,0), X_MASK, PPCCOM, { RA, RS, SH } },
  3653. { "srai", XRC(31,824,0), X_MASK, PWRCOM, { RA, RS, SH } },
  3654. { "srawi.", XRC(31,824,1), X_MASK, PPCCOM, { RA, RS, SH } },
  3655. { "srai.", XRC(31,824,1), X_MASK, PWRCOM, { RA, RS, SH } },
  3656. { "slbmfev", X(31,851), XRA_MASK, PPC64, { RT, RB } },
  3657. { "mbar", X(31,854), X_MASK, BOOKE, { MO } },
  3658. { "eieio", X(31,854), 0xffffffff, PPC, { 0 } },
  3659. { "tlbsx", XRC(31,914,0), X_MASK, BOOKE, { RA, RB } },
  3660. { "tlbsx", XRC(31,914,0), X_MASK, PPC403, { RT, RA, RB } },
  3661. { "tlbsx.", XRC(31,914,1), X_MASK, BOOKE, { RA, RB } },
  3662. { "tlbsx.", XRC(31,914,1), X_MASK, PPC403, { RT, RA, RB } },
  3663. { "tlbsxe", XRC(31,915,0), X_MASK, BOOKE64, { RA, RB } },
  3664. { "tlbsxe.", XRC(31,915,1), X_MASK, BOOKE64, { RA, RB } },
  3665. { "slbmfee", X(31,915), XRA_MASK, PPC64, { RT, RB } },
  3666. { "sthbrx", X(31,918), X_MASK, COM, { RS, RA, RB } },
  3667. { "sraq", XRC(31,920,0), X_MASK, M601, { RA, RS, RB } },
  3668. { "sraq.", XRC(31,920,1), X_MASK, M601, { RA, RS, RB } },
  3669. { "srea", XRC(31,921,0), X_MASK, M601, { RA, RS, RB } },
  3670. { "srea.", XRC(31,921,1), X_MASK, M601, { RA, RS, RB } },
  3671. { "extsh", XRC(31,922,0), XRB_MASK, PPCCOM, { RA, RS } },
  3672. { "exts", XRC(31,922,0), XRB_MASK, PWRCOM, { RA, RS } },
  3673. { "extsh.", XRC(31,922,1), XRB_MASK, PPCCOM, { RA, RS } },
  3674. { "exts.", XRC(31,922,1), XRB_MASK, PWRCOM, { RA, RS } },
  3675. { "sthbrxe", X(31,926), X_MASK, BOOKE64, { RS, RA, RB } },
  3676. { "stdxe", X(31,927), X_MASK, BOOKE64, { RS, RA, RB } },
  3677. { "tlbrehi", XTLB(31,946,0), XTLB_MASK, PPC403, { RT, RA } },
  3678. { "tlbrelo", XTLB(31,946,1), XTLB_MASK, PPC403, { RT, RA } },
  3679. { "tlbre", X(31,946), X_MASK, BOOKE, { 0 } },
  3680. { "tlbre", X(31,946), X_MASK, PPC403, { RS, RA, SH } },
  3681. { "sraiq", XRC(31,952,0), X_MASK, M601, { RA, RS, SH } },
  3682. { "sraiq.", XRC(31,952,1), X_MASK, M601, { RA, RS, SH } },
  3683. { "extsb", XRC(31,954,0), XRB_MASK, PPC, { RA, RS} },
  3684. { "extsb.", XRC(31,954,1), XRB_MASK, PPC, { RA, RS} },
  3685. { "stduxe", X(31,959), X_MASK, BOOKE64, { RS, RAS, RB } },
  3686. { "iccci", X(31,966), XRT_MASK, PPC403|PPC440, { RA, RB } },
  3687. { "tlbwehi", XTLB(31,978,0), XTLB_MASK, PPC403, { RT, RA } },
  3688. { "tlbwelo", XTLB(31,978,1), XTLB_MASK, PPC403, { RT, RA } },
  3689. { "tlbwe", X(31,978), X_MASK, BOOKE, { 0 } },
  3690. { "tlbwe", X(31,978), X_MASK, PPC403, { RS, RA, SH } },
  3691. { "tlbld", X(31,978), XRTRA_MASK, PPC, { RB } },
  3692. { "icbi", X(31,982), XRT_MASK, PPC, { RA, RB } },
  3693. { "stfiwx", X(31,983), X_MASK, PPC, { FRS, RA, RB } },
  3694. { "extsw", XRC(31,986,0), XRB_MASK, PPC64 | BOOKE64,{ RA, RS } },
  3695. { "extsw.", XRC(31,986,1), XRB_MASK, PPC64, { RA, RS } },
  3696. { "icread", X(31,998), XRT_MASK, PPC403|PPC440, { RA, RB } },
  3697. { "icbie", X(31,990), XRT_MASK, BOOKE64, { RA, RB } },
  3698. { "stfiwxe", X(31,991), X_MASK, BOOKE64, { FRS, RA, RB } },
  3699. { "tlbli", X(31,1010), XRTRA_MASK, PPC, { RB } },
  3700. { "dcbz", X(31,1014), XRT_MASK, PPC, { RA, RB } },
  3701. { "dclz", X(31,1014), XRT_MASK, PPC, { RA, RB } },
  3702. { "dcbze", X(31,1022), XRT_MASK, BOOKE64, { RA, RB } },
  3703. { "lvebx", X(31, 7), X_MASK, PPCVEC, { VD, RA, RB } },
  3704. { "lvehx", X(31, 39), X_MASK, PPCVEC, { VD, RA, RB } },
  3705. { "lvewx", X(31, 71), X_MASK, PPCVEC, { VD, RA, RB } },
  3706. { "lvsl", X(31, 6), X_MASK, PPCVEC, { VD, RA, RB } },
  3707. { "lvsr", X(31, 38), X_MASK, PPCVEC, { VD, RA, RB } },
  3708. { "lvx", X(31, 103), X_MASK, PPCVEC, { VD, RA, RB } },
  3709. { "lvxl", X(31, 359), X_MASK, PPCVEC, { VD, RA, RB } },
  3710. { "stvebx", X(31, 135), X_MASK, PPCVEC, { VS, RA, RB } },
  3711. { "stvehx", X(31, 167), X_MASK, PPCVEC, { VS, RA, RB } },
  3712. { "stvewx", X(31, 199), X_MASK, PPCVEC, { VS, RA, RB } },
  3713. { "stvx", X(31, 231), X_MASK, PPCVEC, { VS, RA, RB } },
  3714. { "stvxl", X(31, 487), X_MASK, PPCVEC, { VS, RA, RB } },
  3715. { "lwz", OP(32), OP_MASK, PPCCOM, { RT, D, RA } },
  3716. { "l", OP(32), OP_MASK, PWRCOM, { RT, D, RA } },
  3717. { "lwzu", OP(33), OP_MASK, PPCCOM, { RT, D, RAL } },
  3718. { "lu", OP(33), OP_MASK, PWRCOM, { RT, D, RA } },
  3719. { "lbz", OP(34), OP_MASK, COM, { RT, D, RA } },
  3720. { "lbzu", OP(35), OP_MASK, COM, { RT, D, RAL } },
  3721. { "stw", OP(36), OP_MASK, PPCCOM, { RS, D, RA } },
  3722. { "st", OP(36), OP_MASK, PWRCOM, { RS, D, RA } },
  3723. { "stwu", OP(37), OP_MASK, PPCCOM, { RS, D, RAS } },
  3724. { "stu", OP(37), OP_MASK, PWRCOM, { RS, D, RA } },
  3725. { "stb", OP(38), OP_MASK, COM, { RS, D, RA } },
  3726. { "stbu", OP(39), OP_MASK, COM, { RS, D, RAS } },
  3727. { "lhz", OP(40), OP_MASK, COM, { RT, D, RA } },
  3728. { "lhzu", OP(41), OP_MASK, COM, { RT, D, RAL } },
  3729. { "lha", OP(42), OP_MASK, COM, { RT, D, RA } },
  3730. { "lhau", OP(43), OP_MASK, COM, { RT, D, RAL } },
  3731. { "sth", OP(44), OP_MASK, COM, { RS, D, RA } },
  3732. { "sthu", OP(45), OP_MASK, COM, { RS, D, RAS } },
  3733. { "lmw", OP(46), OP_MASK, PPCCOM, { RT, D, RAM } },
  3734. { "lm", OP(46), OP_MASK, PWRCOM, { RT, D, RA } },
  3735. { "stmw", OP(47), OP_MASK, PPCCOM, { RS, D, RA } },
  3736. { "stm", OP(47), OP_MASK, PWRCOM, { RS, D, RA } },
  3737. { "lfs", OP(48), OP_MASK, COM, { FRT, D, RA } },
  3738. { "lfsu", OP(49), OP_MASK, COM, { FRT, D, RAS } },
  3739. { "lfd", OP(50), OP_MASK, COM, { FRT, D, RA } },
  3740. { "lfdu", OP(51), OP_MASK, COM, { FRT, D, RAS } },
  3741. { "stfs", OP(52), OP_MASK, COM, { FRS, D, RA } },
  3742. { "stfsu", OP(53), OP_MASK, COM, { FRS, D, RAS } },
  3743. { "stfd", OP(54), OP_MASK, COM, { FRS, D, RA } },
  3744. { "stfdu", OP(55), OP_MASK, COM, { FRS, D, RAS } },
  3745. { "lq", OP(56), OP_MASK, POWER4, { RTQ, DQ, RAQ } },
  3746. { "lfq", OP(56), OP_MASK, POWER2, { FRT, D, RA } },
  3747. { "lfqu", OP(57), OP_MASK, POWER2, { FRT, D, RA } },
  3748. { "lbze", DEO(58,0), DE_MASK, BOOKE64, { RT, DE, RA } },
  3749. { "lbzue", DEO(58,1), DE_MASK, BOOKE64, { RT, DE, RAL } },
  3750. { "lhze", DEO(58,2), DE_MASK, BOOKE64, { RT, DE, RA } },
  3751. { "lhzue", DEO(58,3), DE_MASK, BOOKE64, { RT, DE, RAL } },
  3752. { "lhae", DEO(58,4), DE_MASK, BOOKE64, { RT, DE, RA } },
  3753. { "lhaue", DEO(58,5), DE_MASK, BOOKE64, { RT, DE, RAL } },
  3754. { "lwze", DEO(58,6), DE_MASK, BOOKE64, { RT, DE, RA } },
  3755. { "lwzue", DEO(58,7), DE_MASK, BOOKE64, { RT, DE, RAL } },
  3756. { "stbe", DEO(58,8), DE_MASK, BOOKE64, { RS, DE, RA } },
  3757. { "stbue", DEO(58,9), DE_MASK, BOOKE64, { RS, DE, RAS } },
  3758. { "sthe", DEO(58,10), DE_MASK, BOOKE64, { RS, DE, RA } },
  3759. { "sthue", DEO(58,11), DE_MASK, BOOKE64, { RS, DE, RAS } },
  3760. { "stwe", DEO(58,14), DE_MASK, BOOKE64, { RS, DE, RA } },
  3761. { "stwue", DEO(58,15), DE_MASK, BOOKE64, { RS, DE, RAS } },
  3762. { "ld", DSO(58,0), DS_MASK, PPC64, { RT, DS, RA } },
  3763. { "ldu", DSO(58,1), DS_MASK, PPC64, { RT, DS, RAL } },
  3764. { "lwa", DSO(58,2), DS_MASK, PPC64, { RT, DS, RA } },
  3765. { "fdivs", A(59,18,0), AFRC_MASK, PPC, { FRT, FRA, FRB } },
  3766. { "fdivs.", A(59,18,1), AFRC_MASK, PPC, { FRT, FRA, FRB } },
  3767. { "fsubs", A(59,20,0), AFRC_MASK, PPC, { FRT, FRA, FRB } },
  3768. { "fsubs.", A(59,20,1), AFRC_MASK, PPC, { FRT, FRA, FRB } },
  3769. { "fadds", A(59,21,0), AFRC_MASK, PPC, { FRT, FRA, FRB } },
  3770. { "fadds.", A(59,21,1), AFRC_MASK, PPC, { FRT, FRA, FRB } },
  3771. { "fsqrts", A(59,22,0), AFRAFRC_MASK, PPC, { FRT, FRB } },
  3772. { "fsqrts.", A(59,22,1), AFRAFRC_MASK, PPC, { FRT, FRB } },
  3773. { "fres", A(59,24,0), AFRAFRC_MASK, PPC, { FRT, FRB } },
  3774. { "fres.", A(59,24,1), AFRAFRC_MASK, PPC, { FRT, FRB } },
  3775. { "fmuls", A(59,25,0), AFRB_MASK, PPC, { FRT, FRA, FRC } },
  3776. { "fmuls.", A(59,25,1), AFRB_MASK, PPC, { FRT, FRA, FRC } },
  3777. { "fmsubs", A(59,28,0), A_MASK, PPC, { FRT,FRA,FRC,FRB } },
  3778. { "fmsubs.", A(59,28,1), A_MASK, PPC, { FRT,FRA,FRC,FRB } },
  3779. { "fmadds", A(59,29,0), A_MASK, PPC, { FRT,FRA,FRC,FRB } },
  3780. { "fmadds.", A(59,29,1), A_MASK, PPC, { FRT,FRA,FRC,FRB } },
  3781. { "fnmsubs", A(59,30,0), A_MASK, PPC, { FRT,FRA,FRC,FRB } },
  3782. { "fnmsubs.",A(59,30,1), A_MASK, PPC, { FRT,FRA,FRC,FRB } },
  3783. { "fnmadds", A(59,31,0), A_MASK, PPC, { FRT,FRA,FRC,FRB } },
  3784. { "fnmadds.",A(59,31,1), A_MASK, PPC, { FRT,FRA,FRC,FRB } },
  3785. { "stfq", OP(60), OP_MASK, POWER2, { FRS, D, RA } },
  3786. { "stfqu", OP(61), OP_MASK, POWER2, { FRS, D, RA } },
  3787. { "lde", DEO(62,0), DE_MASK, BOOKE64, { RT, DES, RA } },
  3788. { "ldue", DEO(62,1), DE_MASK, BOOKE64, { RT, DES, RA } },
  3789. { "lfse", DEO(62,4), DE_MASK, BOOKE64, { FRT, DES, RA } },
  3790. { "lfsue", DEO(62,5), DE_MASK, BOOKE64, { FRT, DES, RAS } },
  3791. { "lfde", DEO(62,6), DE_MASK, BOOKE64, { FRT, DES, RA } },
  3792. { "lfdue", DEO(62,7), DE_MASK, BOOKE64, { FRT, DES, RAS } },
  3793. { "stde", DEO(62,8), DE_MASK, BOOKE64, { RS, DES, RA } },
  3794. { "stdue", DEO(62,9), DE_MASK, BOOKE64, { RS, DES, RAS } },
  3795. { "stfse", DEO(62,12), DE_MASK, BOOKE64, { FRS, DES, RA } },
  3796. { "stfsue", DEO(62,13), DE_MASK, BOOKE64, { FRS, DES, RAS } },
  3797. { "stfde", DEO(62,14), DE_MASK, BOOKE64, { FRS, DES, RA } },
  3798. { "stfdue", DEO(62,15), DE_MASK, BOOKE64, { FRS, DES, RAS } },
  3799. { "std", DSO(62,0), DS_MASK, PPC64, { RS, DS, RA } },
  3800. { "stdu", DSO(62,1), DS_MASK, PPC64, { RS, DS, RAS } },
  3801. { "stq", DSO(62,2), DS_MASK, POWER4, { RSQ, DS, RA } },
  3802. { "fcmpu", X(63,0), X_MASK|(3<<21), COM, { BF, FRA, FRB } },
  3803. { "frsp", XRC(63,12,0), XRA_MASK, COM, { FRT, FRB } },
  3804. { "frsp.", XRC(63,12,1), XRA_MASK, COM, { FRT, FRB } },
  3805. { "fctiw", XRC(63,14,0), XRA_MASK, PPCCOM, { FRT, FRB } },
  3806. { "fcir", XRC(63,14,0), XRA_MASK, POWER2, { FRT, FRB } },
  3807. { "fctiw.", XRC(63,14,1), XRA_MASK, PPCCOM, { FRT, FRB } },
  3808. { "fcir.", XRC(63,14,1), XRA_MASK, POWER2, { FRT, FRB } },
  3809. { "fctiwz", XRC(63,15,0), XRA_MASK, PPCCOM, { FRT, FRB } },
  3810. { "fcirz", XRC(63,15,0), XRA_MASK, POWER2, { FRT, FRB } },
  3811. { "fctiwz.", XRC(63,15,1), XRA_MASK, PPCCOM, { FRT, FRB } },
  3812. { "fcirz.", XRC(63,15,1), XRA_MASK, POWER2, { FRT, FRB } },
  3813. { "fdiv", A(63,18,0), AFRC_MASK, PPCCOM, { FRT, FRA, FRB } },
  3814. { "fd", A(63,18,0), AFRC_MASK, PWRCOM, { FRT, FRA, FRB } },
  3815. { "fdiv.", A(63,18,1), AFRC_MASK, PPCCOM, { FRT, FRA, FRB } },
  3816. { "fd.", A(63,18,1), AFRC_MASK, PWRCOM, { FRT, FRA, FRB } },
  3817. { "fsub", A(63,20,0), AFRC_MASK, PPCCOM, { FRT, FRA, FRB } },
  3818. { "fs", A(63,20,0), AFRC_MASK, PWRCOM, { FRT, FRA, FRB } },
  3819. { "fsub.", A(63,20,1), AFRC_MASK, PPCCOM, { FRT, FRA, FRB } },
  3820. { "fs.", A(63,20,1), AFRC_MASK, PWRCOM, { FRT, FRA, FRB } },
  3821. { "fadd", A(63,21,0), AFRC_MASK, PPCCOM, { FRT, FRA, FRB } },
  3822. { "fa", A(63,21,0), AFRC_MASK, PWRCOM, { FRT, FRA, FRB } },
  3823. { "fadd.", A(63,21,1), AFRC_MASK, PPCCOM, { FRT, FRA, FRB } },
  3824. { "fa.", A(63,21,1), AFRC_MASK, PWRCOM, { FRT, FRA, FRB } },
  3825. { "fsqrt", A(63,22,0), AFRAFRC_MASK, PPCPWR2, { FRT, FRB } },
  3826. { "fsqrt.", A(63,22,1), AFRAFRC_MASK, PPCPWR2, { FRT, FRB } },
  3827. { "fsel", A(63,23,0), A_MASK, PPC, { FRT,FRA,FRC,FRB } },
  3828. { "fsel.", A(63,23,1), A_MASK, PPC, { FRT,FRA,FRC,FRB } },
  3829. { "fmul", A(63,25,0), AFRB_MASK, PPCCOM, { FRT, FRA, FRC } },
  3830. { "fm", A(63,25,0), AFRB_MASK, PWRCOM, { FRT, FRA, FRC } },
  3831. { "fmul.", A(63,25,1), AFRB_MASK, PPCCOM, { FRT, FRA, FRC } },
  3832. { "fm.", A(63,25,1), AFRB_MASK, PWRCOM, { FRT, FRA, FRC } },
  3833. { "frsqrte", A(63,26,0), AFRAFRC_MASK, PPC, { FRT, FRB } },
  3834. { "frsqrte.",A(63,26,1), AFRAFRC_MASK, PPC, { FRT, FRB } },
  3835. { "fmsub", A(63,28,0), A_MASK, PPCCOM, { FRT,FRA,FRC,FRB } },
  3836. { "fms", A(63,28,0), A_MASK, PWRCOM, { FRT,FRA,FRC,FRB } },
  3837. { "fmsub.", A(63,28,1), A_MASK, PPCCOM, { FRT,FRA,FRC,FRB } },
  3838. { "fms.", A(63,28,1), A_MASK, PWRCOM, { FRT,FRA,FRC,FRB } },
  3839. { "fmadd", A(63,29,0), A_MASK, PPCCOM, { FRT,FRA,FRC,FRB } },
  3840. { "fma", A(63,29,0), A_MASK, PWRCOM, { FRT,FRA,FRC,FRB } },
  3841. { "fmadd.", A(63,29,1), A_MASK, PPCCOM, { FRT,FRA,FRC,FRB } },
  3842. { "fma.", A(63,29,1), A_MASK, PWRCOM, { FRT,FRA,FRC,FRB } },
  3843. { "fnmsub", A(63,30,0), A_MASK, PPCCOM, { FRT,FRA,FRC,FRB } },
  3844. { "fnms", A(63,30,0), A_MASK, PWRCOM, { FRT,FRA,FRC,FRB } },
  3845. { "fnmsub.", A(63,30,1), A_MASK, PPCCOM, { FRT,FRA,FRC,FRB } },
  3846. { "fnms.", A(63,30,1), A_MASK, PWRCOM, { FRT,FRA,FRC,FRB } },
  3847. { "fnmadd", A(63,31,0), A_MASK, PPCCOM, { FRT,FRA,FRC,FRB } },
  3848. { "fnma", A(63,31,0), A_MASK, PWRCOM, { FRT,FRA,FRC,FRB } },
  3849. { "fnmadd.", A(63,31,1), A_MASK, PPCCOM, { FRT,FRA,FRC,FRB } },
  3850. { "fnma.", A(63,31,1), A_MASK, PWRCOM, { FRT,FRA,FRC,FRB } },
  3851. { "fcmpo", X(63,32), X_MASK|(3<<21), COM, { BF, FRA, FRB } },
  3852. { "mtfsb1", XRC(63,38,0), XRARB_MASK, COM, { BT } },
  3853. { "mtfsb1.", XRC(63,38,1), XRARB_MASK, COM, { BT } },
  3854. { "fneg", XRC(63,40,0), XRA_MASK, COM, { FRT, FRB } },
  3855. { "fneg.", XRC(63,40,1), XRA_MASK, COM, { FRT, FRB } },
  3856. { "mcrfs", X(63,64), XRB_MASK|(3<<21)|(3<<16), COM, { BF, BFA } },
  3857. { "mtfsb0", XRC(63,70,0), XRARB_MASK, COM, { BT } },
  3858. { "mtfsb0.", XRC(63,70,1), XRARB_MASK, COM, { BT } },
  3859. { "fmr", XRC(63,72,0), XRA_MASK, COM, { FRT, FRB } },
  3860. { "fmr.", XRC(63,72,1), XRA_MASK, COM, { FRT, FRB } },
  3861. { "mtfsfi", XRC(63,134,0), XRA_MASK|(3<<21)|(1<<11), COM, { BF, U } },
  3862. { "mtfsfi.", XRC(63,134,1), XRA_MASK|(3<<21)|(1<<11), COM, { BF, U } },
  3863. { "fnabs", XRC(63,136,0), XRA_MASK, COM, { FRT, FRB } },
  3864. { "fnabs.", XRC(63,136,1), XRA_MASK, COM, { FRT, FRB } },
  3865. { "fabs", XRC(63,264,0), XRA_MASK, COM, { FRT, FRB } },
  3866. { "fabs.", XRC(63,264,1), XRA_MASK, COM, { FRT, FRB } },
  3867. { "mffs", XRC(63,583,0), XRARB_MASK, COM, { FRT } },
  3868. { "mffs.", XRC(63,583,1), XRARB_MASK, COM, { FRT } },
  3869. { "mtfsf", XFL(63,711,0), XFL_MASK, COM, { FLM, FRB } },
  3870. { "mtfsf.", XFL(63,711,1), XFL_MASK, COM, { FLM, FRB } },
  3871. { "fctid", XRC(63,814,0), XRA_MASK, PPC64, { FRT, FRB } },
  3872. { "fctid.", XRC(63,814,1), XRA_MASK, PPC64, { FRT, FRB } },
  3873. { "fctidz", XRC(63,815,0), XRA_MASK, PPC64, { FRT, FRB } },
  3874. { "fctidz.", XRC(63,815,1), XRA_MASK, PPC64, { FRT, FRB } },
  3875. { "fcfid", XRC(63,846,0), XRA_MASK, PPC64, { FRT, FRB } },
  3876. { "fcfid.", XRC(63,846,1), XRA_MASK, PPC64, { FRT, FRB } },
  3877. };
  3878. const int powerpc_num_opcodes =
  3879. sizeof (powerpc_opcodes) / sizeof (powerpc_opcodes[0]);
  3880. /* The macro table. This is only used by the assembler. */
  3881. /* The expressions of the form (-x ! 31) & (x | 31) have the value 0
  3882. when x=0; 32-x when x is between 1 and 31; are negative if x is
  3883. negative; and are 32 or more otherwise. This is what you want
  3884. when, for instance, you are emulating a right shift by a
  3885. rotate-left-and-mask, because the underlying instructions support
  3886. shifts of size 0 but not shifts of size 32. By comparison, when
  3887. extracting x bits from some word you want to use just 32-x, because
  3888. the underlying instructions don't support extracting 0 bits but do
  3889. support extracting the whole word (32 bits in this case). */
  3890. const struct powerpc_macro powerpc_macros[] = {
  3891. { "extldi", 4, PPC64, "rldicr %0,%1,%3,(%2)-1" },
  3892. { "extldi.", 4, PPC64, "rldicr. %0,%1,%3,(%2)-1" },
  3893. { "extrdi", 4, PPC64, "rldicl %0,%1,(%2)+(%3),64-(%2)" },
  3894. { "extrdi.", 4, PPC64, "rldicl. %0,%1,(%2)+(%3),64-(%2)" },
  3895. { "insrdi", 4, PPC64, "rldimi %0,%1,64-((%2)+(%3)),%3" },
  3896. { "insrdi.", 4, PPC64, "rldimi. %0,%1,64-((%2)+(%3)),%3" },
  3897. { "rotrdi", 3, PPC64, "rldicl %0,%1,(-(%2)!63)&((%2)|63),0" },
  3898. { "rotrdi.", 3, PPC64, "rldicl. %0,%1,(-(%2)!63)&((%2)|63),0" },
  3899. { "sldi", 3, PPC64, "rldicr %0,%1,%2,63-(%2)" },
  3900. { "sldi.", 3, PPC64, "rldicr. %0,%1,%2,63-(%2)" },
  3901. { "srdi", 3, PPC64, "rldicl %0,%1,(-(%2)!63)&((%2)|63),%2" },
  3902. { "srdi.", 3, PPC64, "rldicl. %0,%1,(-(%2)!63)&((%2)|63),%2" },
  3903. { "clrrdi", 3, PPC64, "rldicr %0,%1,0,63-(%2)" },
  3904. { "clrrdi.", 3, PPC64, "rldicr. %0,%1,0,63-(%2)" },
  3905. { "clrlsldi",4, PPC64, "rldic %0,%1,%3,(%2)-(%3)" },
  3906. { "clrlsldi.",4, PPC64, "rldic. %0,%1,%3,(%2)-(%3)" },
  3907. { "extlwi", 4, PPCCOM, "rlwinm %0,%1,%3,0,(%2)-1" },
  3908. { "extlwi.", 4, PPCCOM, "rlwinm. %0,%1,%3,0,(%2)-1" },
  3909. { "extrwi", 4, PPCCOM, "rlwinm %0,%1,((%2)+(%3))&((%2)+(%3)<>32),32-(%2),31" },
  3910. { "extrwi.", 4, PPCCOM, "rlwinm. %0,%1,((%2)+(%3))&((%2)+(%3)<>32),32-(%2),31" },
  3911. { "inslwi", 4, PPCCOM, "rlwimi %0,%1,(-(%3)!31)&((%3)|31),%3,(%2)+(%3)-1" },
  3912. { "inslwi.", 4, PPCCOM, "rlwimi. %0,%1,(-(%3)!31)&((%3)|31),%3,(%2)+(%3)-1"},
  3913. { "insrwi", 4, PPCCOM, "rlwimi %0,%1,32-((%2)+(%3)),%3,(%2)+(%3)-1" },
  3914. { "insrwi.", 4, PPCCOM, "rlwimi. %0,%1,32-((%2)+(%3)),%3,(%2)+(%3)-1"},
  3915. { "rotrwi", 3, PPCCOM, "rlwinm %0,%1,(-(%2)!31)&((%2)|31),0,31" },
  3916. { "rotrwi.", 3, PPCCOM, "rlwinm. %0,%1,(-(%2)!31)&((%2)|31),0,31" },
  3917. { "slwi", 3, PPCCOM, "rlwinm %0,%1,%2,0,31-(%2)" },
  3918. { "sli", 3, PWRCOM, "rlinm %0,%1,%2,0,31-(%2)" },
  3919. { "slwi.", 3, PPCCOM, "rlwinm. %0,%1,%2,0,31-(%2)" },
  3920. { "sli.", 3, PWRCOM, "rlinm. %0,%1,%2,0,31-(%2)" },
  3921. { "srwi", 3, PPCCOM, "rlwinm %0,%1,(-(%2)!31)&((%2)|31),%2,31" },
  3922. { "sri", 3, PWRCOM, "rlinm %0,%1,(-(%2)!31)&((%2)|31),%2,31" },
  3923. { "srwi.", 3, PPCCOM, "rlwinm. %0,%1,(-(%2)!31)&((%2)|31),%2,31" },
  3924. { "sri.", 3, PWRCOM, "rlinm. %0,%1,(-(%2)!31)&((%2)|31),%2,31" },
  3925. { "clrrwi", 3, PPCCOM, "rlwinm %0,%1,0,0,31-(%2)" },
  3926. { "clrrwi.", 3, PPCCOM, "rlwinm. %0,%1,0,0,31-(%2)" },
  3927. { "clrlslwi",4, PPCCOM, "rlwinm %0,%1,%3,(%2)-(%3),31-(%3)" },
  3928. { "clrlslwi.",4, PPCCOM, "rlwinm. %0,%1,%3,(%2)-(%3),31-(%3)" },
  3929. };
  3930. const int powerpc_num_macros =
  3931. sizeof (powerpc_macros) / sizeof (powerpc_macros[0]);