slb_low.S 6.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247
  1. /*
  2. * Low-level SLB routines
  3. *
  4. * Copyright (C) 2004 David Gibson <dwg@au.ibm.com>, IBM
  5. *
  6. * Based on earlier C version:
  7. * Dave Engebretsen and Mike Corrigan {engebret|mikejc}@us.ibm.com
  8. * Copyright (c) 2001 Dave Engebretsen
  9. * Copyright (C) 2002 Anton Blanchard <anton@au.ibm.com>, IBM
  10. *
  11. * This program is free software; you can redistribute it and/or
  12. * modify it under the terms of the GNU General Public License
  13. * as published by the Free Software Foundation; either version
  14. * 2 of the License, or (at your option) any later version.
  15. */
  16. #include <asm/processor.h>
  17. #include <asm/ppc_asm.h>
  18. #include <asm/asm-offsets.h>
  19. #include <asm/cputable.h>
  20. #include <asm/page.h>
  21. #include <asm/mmu.h>
  22. #include <asm/pgtable.h>
  23. #include <asm/firmware.h>
  24. /* void slb_allocate_realmode(unsigned long ea);
  25. *
  26. * Create an SLB entry for the given EA (user or kernel).
  27. * r3 = faulting address, r13 = PACA
  28. * r9, r10, r11 are clobbered by this function
  29. * No other registers are examined or changed.
  30. */
  31. _GLOBAL(slb_allocate_realmode)
  32. /* r3 = faulting address */
  33. srdi r9,r3,60 /* get region */
  34. srdi r10,r3,28 /* get esid */
  35. cmpldi cr7,r9,0xc /* cmp PAGE_OFFSET for later use */
  36. /* r3 = address, r10 = esid, cr7 = <> PAGE_OFFSET */
  37. blt cr7,0f /* user or kernel? */
  38. /* kernel address: proto-VSID = ESID */
  39. /* WARNING - MAGIC: we don't use the VSID 0xfffffffff, but
  40. * this code will generate the protoVSID 0xfffffffff for the
  41. * top segment. That's ok, the scramble below will translate
  42. * it to VSID 0, which is reserved as a bad VSID - one which
  43. * will never have any pages in it. */
  44. /* Check if hitting the linear mapping of the vmalloc/ioremap
  45. * kernel space
  46. */
  47. bne cr7,1f
  48. /* Linear mapping encoding bits, the "li" instruction below will
  49. * be patched by the kernel at boot
  50. */
  51. _GLOBAL(slb_miss_kernel_load_linear)
  52. li r11,0
  53. b slb_finish_load
  54. 1: /* vmalloc/ioremap mapping encoding bits, the "li" instructions below
  55. * will be patched by the kernel at boot
  56. */
  57. BEGIN_FTR_SECTION
  58. /* check whether this is in vmalloc or ioremap space */
  59. clrldi r11,r10,48
  60. cmpldi r11,(VMALLOC_SIZE >> 28) - 1
  61. bgt 5f
  62. lhz r11,PACAVMALLOCSLLP(r13)
  63. b slb_finish_load
  64. 5:
  65. END_FTR_SECTION_IFCLR(CPU_FTR_CI_LARGE_PAGE)
  66. _GLOBAL(slb_miss_kernel_load_io)
  67. li r11,0
  68. b slb_finish_load
  69. 0: /* user address: proto-VSID = context << 15 | ESID. First check
  70. * if the address is within the boundaries of the user region
  71. */
  72. srdi. r9,r10,USER_ESID_BITS
  73. bne- 8f /* invalid ea bits set */
  74. /* Figure out if the segment contains huge pages */
  75. #ifdef CONFIG_HUGETLB_PAGE
  76. BEGIN_FTR_SECTION
  77. b 1f
  78. END_FTR_SECTION_IFCLR(CPU_FTR_16M_PAGE)
  79. cmpldi r10,16
  80. lhz r9,PACALOWHTLBAREAS(r13)
  81. mr r11,r10
  82. blt 5f
  83. lhz r9,PACAHIGHHTLBAREAS(r13)
  84. srdi r11,r10,(HTLB_AREA_SHIFT-SID_SHIFT)
  85. 5: srd r9,r9,r11
  86. andi. r9,r9,1
  87. beq 1f
  88. _GLOBAL(slb_miss_user_load_huge)
  89. li r11,0
  90. b 2f
  91. 1:
  92. #endif /* CONFIG_HUGETLB_PAGE */
  93. lhz r11,PACACONTEXTSLLP(r13)
  94. 2:
  95. ld r9,PACACONTEXTID(r13)
  96. rldimi r10,r9,USER_ESID_BITS,0
  97. b slb_finish_load
  98. 8: /* invalid EA */
  99. li r10,0 /* BAD_VSID */
  100. li r11,SLB_VSID_USER /* flags don't much matter */
  101. b slb_finish_load
  102. #ifdef __DISABLED__
  103. /* void slb_allocate_user(unsigned long ea);
  104. *
  105. * Create an SLB entry for the given EA (user or kernel).
  106. * r3 = faulting address, r13 = PACA
  107. * r9, r10, r11 are clobbered by this function
  108. * No other registers are examined or changed.
  109. *
  110. * It is called with translation enabled in order to be able to walk the
  111. * page tables. This is not currently used.
  112. */
  113. _GLOBAL(slb_allocate_user)
  114. /* r3 = faulting address */
  115. srdi r10,r3,28 /* get esid */
  116. crset 4*cr7+lt /* set "user" flag for later */
  117. /* check if we fit in the range covered by the pagetables*/
  118. srdi. r9,r3,PGTABLE_EADDR_SIZE
  119. crnot 4*cr0+eq,4*cr0+eq
  120. beqlr
  121. /* now we need to get to the page tables in order to get the page
  122. * size encoding from the PMD. In the future, we'll be able to deal
  123. * with 1T segments too by getting the encoding from the PGD instead
  124. */
  125. ld r9,PACAPGDIR(r13)
  126. cmpldi cr0,r9,0
  127. beqlr
  128. rlwinm r11,r10,8,25,28
  129. ldx r9,r9,r11 /* get pgd_t */
  130. cmpldi cr0,r9,0
  131. beqlr
  132. rlwinm r11,r10,3,17,28
  133. ldx r9,r9,r11 /* get pmd_t */
  134. cmpldi cr0,r9,0
  135. beqlr
  136. /* build vsid flags */
  137. andi. r11,r9,SLB_VSID_LLP
  138. ori r11,r11,SLB_VSID_USER
  139. /* get context to calculate proto-VSID */
  140. ld r9,PACACONTEXTID(r13)
  141. rldimi r10,r9,USER_ESID_BITS,0
  142. /* fall through slb_finish_load */
  143. #endif /* __DISABLED__ */
  144. /*
  145. * Finish loading of an SLB entry and return
  146. *
  147. * r3 = EA, r10 = proto-VSID, r11 = flags, clobbers r9, cr7 = <> PAGE_OFFSET
  148. */
  149. slb_finish_load:
  150. ASM_VSID_SCRAMBLE(r10,r9)
  151. rldimi r11,r10,SLB_VSID_SHIFT,16 /* combine VSID and flags */
  152. /* r3 = EA, r11 = VSID data */
  153. /*
  154. * Find a slot, round robin. Previously we tried to find a
  155. * free slot first but that took too long. Unfortunately we
  156. * dont have any LRU information to help us choose a slot.
  157. */
  158. #ifdef CONFIG_PPC_ISERIES
  159. BEGIN_FW_FTR_SECTION
  160. /*
  161. * On iSeries, the "bolted" stack segment can be cast out on
  162. * shared processor switch so we need to check for a miss on
  163. * it and restore it to the right slot.
  164. */
  165. ld r9,PACAKSAVE(r13)
  166. clrrdi r9,r9,28
  167. clrrdi r3,r3,28
  168. li r10,SLB_NUM_BOLTED-1 /* Stack goes in last bolted slot */
  169. cmpld r9,r3
  170. beq 3f
  171. END_FW_FTR_SECTION_IFSET(FW_FEATURE_ISERIES)
  172. #endif /* CONFIG_PPC_ISERIES */
  173. ld r10,PACASTABRR(r13)
  174. addi r10,r10,1
  175. /* use a cpu feature mask if we ever change our slb size */
  176. cmpldi r10,SLB_NUM_ENTRIES
  177. blt+ 4f
  178. li r10,SLB_NUM_BOLTED
  179. 4:
  180. std r10,PACASTABRR(r13)
  181. 3:
  182. rldimi r3,r10,0,36 /* r3= EA[0:35] | entry */
  183. oris r10,r3,SLB_ESID_V@h /* r3 |= SLB_ESID_V */
  184. /* r3 = ESID data, r11 = VSID data */
  185. /*
  186. * No need for an isync before or after this slbmte. The exception
  187. * we enter with and the rfid we exit with are context synchronizing.
  188. */
  189. slbmte r11,r10
  190. /* we're done for kernel addresses */
  191. crclr 4*cr0+eq /* set result to "success" */
  192. bgelr cr7
  193. /* Update the slb cache */
  194. lhz r3,PACASLBCACHEPTR(r13) /* offset = paca->slb_cache_ptr */
  195. cmpldi r3,SLB_CACHE_ENTRIES
  196. bge 1f
  197. /* still room in the slb cache */
  198. sldi r11,r3,1 /* r11 = offset * sizeof(u16) */
  199. rldicl r10,r10,36,28 /* get low 16 bits of the ESID */
  200. add r11,r11,r13 /* r11 = (u16 *)paca + offset */
  201. sth r10,PACASLBCACHE(r11) /* paca->slb_cache[offset] = esid */
  202. addi r3,r3,1 /* offset++ */
  203. b 2f
  204. 1: /* offset >= SLB_CACHE_ENTRIES */
  205. li r3,SLB_CACHE_ENTRIES+1
  206. 2:
  207. sth r3,PACASLBCACHEPTR(r13) /* paca->slb_cache_ptr = offset */
  208. crclr 4*cr0+eq /* set result to "success" */
  209. blr