pci_64.c 36 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427
  1. /*
  2. * Port for PPC64 David Engebretsen, IBM Corp.
  3. * Contains common pci routines for ppc64 platform, pSeries and iSeries brands.
  4. *
  5. * Copyright (C) 2003 Anton Blanchard <anton@au.ibm.com>, IBM
  6. * Rework, based on alpha PCI code.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License
  10. * as published by the Free Software Foundation; either version
  11. * 2 of the License, or (at your option) any later version.
  12. */
  13. #undef DEBUG
  14. #include <linux/kernel.h>
  15. #include <linux/pci.h>
  16. #include <linux/string.h>
  17. #include <linux/init.h>
  18. #include <linux/bootmem.h>
  19. #include <linux/mm.h>
  20. #include <linux/list.h>
  21. #include <linux/syscalls.h>
  22. #include <linux/irq.h>
  23. #include <asm/processor.h>
  24. #include <asm/io.h>
  25. #include <asm/prom.h>
  26. #include <asm/pci-bridge.h>
  27. #include <asm/byteorder.h>
  28. #include <asm/machdep.h>
  29. #include <asm/ppc-pci.h>
  30. #include <asm/firmware.h>
  31. #ifdef DEBUG
  32. #include <asm/udbg.h>
  33. #define DBG(fmt...) printk(fmt)
  34. #else
  35. #define DBG(fmt...)
  36. #endif
  37. unsigned long pci_probe_only = 1;
  38. int pci_assign_all_buses = 0;
  39. #ifdef CONFIG_PPC_MULTIPLATFORM
  40. static void fixup_resource(struct resource *res, struct pci_dev *dev);
  41. static void do_bus_setup(struct pci_bus *bus);
  42. static void phbs_remap_io(void);
  43. #endif
  44. /* pci_io_base -- the base address from which io bars are offsets.
  45. * This is the lowest I/O base address (so bar values are always positive),
  46. * and it *must* be the start of ISA space if an ISA bus exists because
  47. * ISA drivers use hard coded offsets. If no ISA bus exists a dummy
  48. * page is mapped and isa_io_limit prevents access to it.
  49. */
  50. unsigned long isa_io_base; /* NULL if no ISA bus */
  51. EXPORT_SYMBOL(isa_io_base);
  52. unsigned long pci_io_base;
  53. EXPORT_SYMBOL(pci_io_base);
  54. void iSeries_pcibios_init(void);
  55. LIST_HEAD(hose_list);
  56. struct dma_mapping_ops pci_dma_ops;
  57. EXPORT_SYMBOL(pci_dma_ops);
  58. int global_phb_number; /* Global phb counter */
  59. /* Cached ISA bridge dev. */
  60. struct pci_dev *ppc64_isabridge_dev = NULL;
  61. EXPORT_SYMBOL_GPL(ppc64_isabridge_dev);
  62. static void fixup_broken_pcnet32(struct pci_dev* dev)
  63. {
  64. if ((dev->class>>8 == PCI_CLASS_NETWORK_ETHERNET)) {
  65. dev->vendor = PCI_VENDOR_ID_AMD;
  66. pci_write_config_word(dev, PCI_VENDOR_ID, PCI_VENDOR_ID_AMD);
  67. }
  68. }
  69. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TRIDENT, PCI_ANY_ID, fixup_broken_pcnet32);
  70. void pcibios_resource_to_bus(struct pci_dev *dev, struct pci_bus_region *region,
  71. struct resource *res)
  72. {
  73. unsigned long offset = 0;
  74. struct pci_controller *hose = pci_bus_to_host(dev->bus);
  75. if (!hose)
  76. return;
  77. if (res->flags & IORESOURCE_IO)
  78. offset = (unsigned long)hose->io_base_virt - pci_io_base;
  79. if (res->flags & IORESOURCE_MEM)
  80. offset = hose->pci_mem_offset;
  81. region->start = res->start - offset;
  82. region->end = res->end - offset;
  83. }
  84. void pcibios_bus_to_resource(struct pci_dev *dev, struct resource *res,
  85. struct pci_bus_region *region)
  86. {
  87. unsigned long offset = 0;
  88. struct pci_controller *hose = pci_bus_to_host(dev->bus);
  89. if (!hose)
  90. return;
  91. if (res->flags & IORESOURCE_IO)
  92. offset = (unsigned long)hose->io_base_virt - pci_io_base;
  93. if (res->flags & IORESOURCE_MEM)
  94. offset = hose->pci_mem_offset;
  95. res->start = region->start + offset;
  96. res->end = region->end + offset;
  97. }
  98. #ifdef CONFIG_HOTPLUG
  99. EXPORT_SYMBOL(pcibios_resource_to_bus);
  100. EXPORT_SYMBOL(pcibios_bus_to_resource);
  101. #endif
  102. /*
  103. * We need to avoid collisions with `mirrored' VGA ports
  104. * and other strange ISA hardware, so we always want the
  105. * addresses to be allocated in the 0x000-0x0ff region
  106. * modulo 0x400.
  107. *
  108. * Why? Because some silly external IO cards only decode
  109. * the low 10 bits of the IO address. The 0x00-0xff region
  110. * is reserved for motherboard devices that decode all 16
  111. * bits, so it's ok to allocate at, say, 0x2800-0x28ff,
  112. * but we want to try to avoid allocating at 0x2900-0x2bff
  113. * which might have be mirrored at 0x0100-0x03ff..
  114. */
  115. void pcibios_align_resource(void *data, struct resource *res,
  116. resource_size_t size, resource_size_t align)
  117. {
  118. struct pci_dev *dev = data;
  119. struct pci_controller *hose = pci_bus_to_host(dev->bus);
  120. resource_size_t start = res->start;
  121. unsigned long alignto;
  122. if (res->flags & IORESOURCE_IO) {
  123. unsigned long offset = (unsigned long)hose->io_base_virt -
  124. pci_io_base;
  125. /* Make sure we start at our min on all hoses */
  126. if (start - offset < PCIBIOS_MIN_IO)
  127. start = PCIBIOS_MIN_IO + offset;
  128. /*
  129. * Put everything into 0x00-0xff region modulo 0x400
  130. */
  131. if (start & 0x300)
  132. start = (start + 0x3ff) & ~0x3ff;
  133. } else if (res->flags & IORESOURCE_MEM) {
  134. /* Make sure we start at our min on all hoses */
  135. if (start - hose->pci_mem_offset < PCIBIOS_MIN_MEM)
  136. start = PCIBIOS_MIN_MEM + hose->pci_mem_offset;
  137. /* Align to multiple of size of minimum base. */
  138. alignto = max(0x1000UL, align);
  139. start = ALIGN(start, alignto);
  140. }
  141. res->start = start;
  142. }
  143. static DEFINE_SPINLOCK(hose_spinlock);
  144. /*
  145. * pci_controller(phb) initialized common variables.
  146. */
  147. static void __devinit pci_setup_pci_controller(struct pci_controller *hose)
  148. {
  149. memset(hose, 0, sizeof(struct pci_controller));
  150. spin_lock(&hose_spinlock);
  151. hose->global_number = global_phb_number++;
  152. list_add_tail(&hose->list_node, &hose_list);
  153. spin_unlock(&hose_spinlock);
  154. }
  155. struct pci_controller * pcibios_alloc_controller(struct device_node *dev)
  156. {
  157. struct pci_controller *phb;
  158. if (mem_init_done)
  159. phb = kmalloc(sizeof(struct pci_controller), GFP_KERNEL);
  160. else
  161. phb = alloc_bootmem(sizeof (struct pci_controller));
  162. if (phb == NULL)
  163. return NULL;
  164. pci_setup_pci_controller(phb);
  165. phb->arch_data = dev;
  166. phb->is_dynamic = mem_init_done;
  167. if (dev) {
  168. int nid = of_node_to_nid(dev);
  169. if (nid < 0 || !node_online(nid))
  170. nid = -1;
  171. PHB_SET_NODE(phb, nid);
  172. }
  173. return phb;
  174. }
  175. void pcibios_free_controller(struct pci_controller *phb)
  176. {
  177. if (phb->is_dynamic)
  178. kfree(phb);
  179. }
  180. void __devinit pcibios_claim_one_bus(struct pci_bus *b)
  181. {
  182. struct pci_dev *dev;
  183. struct pci_bus *child_bus;
  184. list_for_each_entry(dev, &b->devices, bus_list) {
  185. int i;
  186. for (i = 0; i < PCI_NUM_RESOURCES; i++) {
  187. struct resource *r = &dev->resource[i];
  188. if (r->parent || !r->start || !r->flags)
  189. continue;
  190. pci_claim_resource(dev, i);
  191. }
  192. }
  193. list_for_each_entry(child_bus, &b->children, node)
  194. pcibios_claim_one_bus(child_bus);
  195. }
  196. #ifdef CONFIG_HOTPLUG
  197. EXPORT_SYMBOL_GPL(pcibios_claim_one_bus);
  198. #endif
  199. static void __init pcibios_claim_of_setup(void)
  200. {
  201. struct pci_bus *b;
  202. if (firmware_has_feature(FW_FEATURE_ISERIES))
  203. return;
  204. list_for_each_entry(b, &pci_root_buses, node)
  205. pcibios_claim_one_bus(b);
  206. }
  207. #ifdef CONFIG_PPC_MULTIPLATFORM
  208. static u32 get_int_prop(struct device_node *np, const char *name, u32 def)
  209. {
  210. const u32 *prop;
  211. int len;
  212. prop = get_property(np, name, &len);
  213. if (prop && len >= 4)
  214. return *prop;
  215. return def;
  216. }
  217. static unsigned int pci_parse_of_flags(u32 addr0)
  218. {
  219. unsigned int flags = 0;
  220. if (addr0 & 0x02000000) {
  221. flags = IORESOURCE_MEM | PCI_BASE_ADDRESS_SPACE_MEMORY;
  222. flags |= (addr0 >> 22) & PCI_BASE_ADDRESS_MEM_TYPE_64;
  223. flags |= (addr0 >> 28) & PCI_BASE_ADDRESS_MEM_TYPE_1M;
  224. if (addr0 & 0x40000000)
  225. flags |= IORESOURCE_PREFETCH
  226. | PCI_BASE_ADDRESS_MEM_PREFETCH;
  227. } else if (addr0 & 0x01000000)
  228. flags = IORESOURCE_IO | PCI_BASE_ADDRESS_SPACE_IO;
  229. return flags;
  230. }
  231. #define GET_64BIT(prop, i) ((((u64) (prop)[(i)]) << 32) | (prop)[(i)+1])
  232. static void pci_parse_of_addrs(struct device_node *node, struct pci_dev *dev)
  233. {
  234. u64 base, size;
  235. unsigned int flags;
  236. struct resource *res;
  237. const u32 *addrs;
  238. u32 i;
  239. int proplen;
  240. addrs = get_property(node, "assigned-addresses", &proplen);
  241. if (!addrs)
  242. return;
  243. DBG(" parse addresses (%d bytes) @ %p\n", proplen, addrs);
  244. for (; proplen >= 20; proplen -= 20, addrs += 5) {
  245. flags = pci_parse_of_flags(addrs[0]);
  246. if (!flags)
  247. continue;
  248. base = GET_64BIT(addrs, 1);
  249. size = GET_64BIT(addrs, 3);
  250. if (!size)
  251. continue;
  252. i = addrs[0] & 0xff;
  253. DBG(" base: %llx, size: %llx, i: %x\n",
  254. (unsigned long long)base, (unsigned long long)size, i);
  255. if (PCI_BASE_ADDRESS_0 <= i && i <= PCI_BASE_ADDRESS_5) {
  256. res = &dev->resource[(i - PCI_BASE_ADDRESS_0) >> 2];
  257. } else if (i == dev->rom_base_reg) {
  258. res = &dev->resource[PCI_ROM_RESOURCE];
  259. flags |= IORESOURCE_READONLY | IORESOURCE_CACHEABLE;
  260. } else {
  261. printk(KERN_ERR "PCI: bad cfg reg num 0x%x\n", i);
  262. continue;
  263. }
  264. res->start = base;
  265. res->end = base + size - 1;
  266. res->flags = flags;
  267. res->name = pci_name(dev);
  268. fixup_resource(res, dev);
  269. }
  270. }
  271. struct pci_dev *of_create_pci_dev(struct device_node *node,
  272. struct pci_bus *bus, int devfn)
  273. {
  274. struct pci_dev *dev;
  275. const char *type;
  276. dev = kmalloc(sizeof(struct pci_dev), GFP_KERNEL);
  277. if (!dev)
  278. return NULL;
  279. type = get_property(node, "device_type", NULL);
  280. if (type == NULL)
  281. type = "";
  282. DBG(" create device, devfn: %x, type: %s\n", devfn, type);
  283. memset(dev, 0, sizeof(struct pci_dev));
  284. dev->bus = bus;
  285. dev->sysdata = node;
  286. dev->dev.parent = bus->bridge;
  287. dev->dev.bus = &pci_bus_type;
  288. dev->devfn = devfn;
  289. dev->multifunction = 0; /* maybe a lie? */
  290. dev->vendor = get_int_prop(node, "vendor-id", 0xffff);
  291. dev->device = get_int_prop(node, "device-id", 0xffff);
  292. dev->subsystem_vendor = get_int_prop(node, "subsystem-vendor-id", 0);
  293. dev->subsystem_device = get_int_prop(node, "subsystem-id", 0);
  294. dev->cfg_size = pci_cfg_space_size(dev);
  295. sprintf(pci_name(dev), "%04x:%02x:%02x.%d", pci_domain_nr(bus),
  296. dev->bus->number, PCI_SLOT(devfn), PCI_FUNC(devfn));
  297. dev->class = get_int_prop(node, "class-code", 0);
  298. DBG(" class: 0x%x\n", dev->class);
  299. dev->current_state = 4; /* unknown power state */
  300. if (!strcmp(type, "pci") || !strcmp(type, "pciex")) {
  301. /* a PCI-PCI bridge */
  302. dev->hdr_type = PCI_HEADER_TYPE_BRIDGE;
  303. dev->rom_base_reg = PCI_ROM_ADDRESS1;
  304. } else if (!strcmp(type, "cardbus")) {
  305. dev->hdr_type = PCI_HEADER_TYPE_CARDBUS;
  306. } else {
  307. dev->hdr_type = PCI_HEADER_TYPE_NORMAL;
  308. dev->rom_base_reg = PCI_ROM_ADDRESS;
  309. /* Maybe do a default OF mapping here */
  310. dev->irq = NO_IRQ;
  311. }
  312. pci_parse_of_addrs(node, dev);
  313. DBG(" adding to system ...\n");
  314. pci_device_add(dev, bus);
  315. /* XXX pci_scan_msi_device(dev); */
  316. return dev;
  317. }
  318. EXPORT_SYMBOL(of_create_pci_dev);
  319. void __devinit of_scan_bus(struct device_node *node,
  320. struct pci_bus *bus)
  321. {
  322. struct device_node *child = NULL;
  323. const u32 *reg;
  324. int reglen, devfn;
  325. struct pci_dev *dev;
  326. DBG("of_scan_bus(%s) bus no %d... \n", node->full_name, bus->number);
  327. while ((child = of_get_next_child(node, child)) != NULL) {
  328. DBG(" * %s\n", child->full_name);
  329. reg = get_property(child, "reg", &reglen);
  330. if (reg == NULL || reglen < 20)
  331. continue;
  332. devfn = (reg[0] >> 8) & 0xff;
  333. /* create a new pci_dev for this device */
  334. dev = of_create_pci_dev(child, bus, devfn);
  335. if (!dev)
  336. continue;
  337. DBG("dev header type: %x\n", dev->hdr_type);
  338. if (dev->hdr_type == PCI_HEADER_TYPE_BRIDGE ||
  339. dev->hdr_type == PCI_HEADER_TYPE_CARDBUS)
  340. of_scan_pci_bridge(child, dev);
  341. }
  342. do_bus_setup(bus);
  343. }
  344. EXPORT_SYMBOL(of_scan_bus);
  345. void __devinit of_scan_pci_bridge(struct device_node *node,
  346. struct pci_dev *dev)
  347. {
  348. struct pci_bus *bus;
  349. const u32 *busrange, *ranges;
  350. int len, i, mode;
  351. struct resource *res;
  352. unsigned int flags;
  353. u64 size;
  354. DBG("of_scan_pci_bridge(%s)\n", node->full_name);
  355. /* parse bus-range property */
  356. busrange = get_property(node, "bus-range", &len);
  357. if (busrange == NULL || len != 8) {
  358. printk(KERN_DEBUG "Can't get bus-range for PCI-PCI bridge %s\n",
  359. node->full_name);
  360. return;
  361. }
  362. ranges = get_property(node, "ranges", &len);
  363. if (ranges == NULL) {
  364. printk(KERN_DEBUG "Can't get ranges for PCI-PCI bridge %s\n",
  365. node->full_name);
  366. return;
  367. }
  368. bus = pci_add_new_bus(dev->bus, dev, busrange[0]);
  369. if (!bus) {
  370. printk(KERN_ERR "Failed to create pci bus for %s\n",
  371. node->full_name);
  372. return;
  373. }
  374. bus->primary = dev->bus->number;
  375. bus->subordinate = busrange[1];
  376. bus->bridge_ctl = 0;
  377. bus->sysdata = node;
  378. /* parse ranges property */
  379. /* PCI #address-cells == 3 and #size-cells == 2 always */
  380. res = &dev->resource[PCI_BRIDGE_RESOURCES];
  381. for (i = 0; i < PCI_NUM_RESOURCES - PCI_BRIDGE_RESOURCES; ++i) {
  382. res->flags = 0;
  383. bus->resource[i] = res;
  384. ++res;
  385. }
  386. i = 1;
  387. for (; len >= 32; len -= 32, ranges += 8) {
  388. flags = pci_parse_of_flags(ranges[0]);
  389. size = GET_64BIT(ranges, 6);
  390. if (flags == 0 || size == 0)
  391. continue;
  392. if (flags & IORESOURCE_IO) {
  393. res = bus->resource[0];
  394. if (res->flags) {
  395. printk(KERN_ERR "PCI: ignoring extra I/O range"
  396. " for bridge %s\n", node->full_name);
  397. continue;
  398. }
  399. } else {
  400. if (i >= PCI_NUM_RESOURCES - PCI_BRIDGE_RESOURCES) {
  401. printk(KERN_ERR "PCI: too many memory ranges"
  402. " for bridge %s\n", node->full_name);
  403. continue;
  404. }
  405. res = bus->resource[i];
  406. ++i;
  407. }
  408. res->start = GET_64BIT(ranges, 1);
  409. res->end = res->start + size - 1;
  410. res->flags = flags;
  411. fixup_resource(res, dev);
  412. }
  413. sprintf(bus->name, "PCI Bus %04x:%02x", pci_domain_nr(bus),
  414. bus->number);
  415. DBG(" bus name: %s\n", bus->name);
  416. mode = PCI_PROBE_NORMAL;
  417. if (ppc_md.pci_probe_mode)
  418. mode = ppc_md.pci_probe_mode(bus);
  419. DBG(" probe mode: %d\n", mode);
  420. if (mode == PCI_PROBE_DEVTREE)
  421. of_scan_bus(node, bus);
  422. else if (mode == PCI_PROBE_NORMAL)
  423. pci_scan_child_bus(bus);
  424. }
  425. EXPORT_SYMBOL(of_scan_pci_bridge);
  426. #endif /* CONFIG_PPC_MULTIPLATFORM */
  427. void __devinit scan_phb(struct pci_controller *hose)
  428. {
  429. struct pci_bus *bus;
  430. struct device_node *node = hose->arch_data;
  431. int i, mode;
  432. struct resource *res;
  433. DBG("Scanning PHB %s\n", node ? node->full_name : "<NO NAME>");
  434. bus = pci_create_bus(NULL, hose->first_busno, hose->ops, node);
  435. if (bus == NULL) {
  436. printk(KERN_ERR "Failed to create bus for PCI domain %04x\n",
  437. hose->global_number);
  438. return;
  439. }
  440. bus->secondary = hose->first_busno;
  441. hose->bus = bus;
  442. bus->resource[0] = res = &hose->io_resource;
  443. if (res->flags && request_resource(&ioport_resource, res))
  444. printk(KERN_ERR "Failed to request PCI IO region "
  445. "on PCI domain %04x\n", hose->global_number);
  446. for (i = 0; i < 3; ++i) {
  447. res = &hose->mem_resources[i];
  448. bus->resource[i+1] = res;
  449. if (res->flags && request_resource(&iomem_resource, res))
  450. printk(KERN_ERR "Failed to request PCI memory region "
  451. "on PCI domain %04x\n", hose->global_number);
  452. }
  453. mode = PCI_PROBE_NORMAL;
  454. #ifdef CONFIG_PPC_MULTIPLATFORM
  455. if (node && ppc_md.pci_probe_mode)
  456. mode = ppc_md.pci_probe_mode(bus);
  457. DBG(" probe mode: %d\n", mode);
  458. if (mode == PCI_PROBE_DEVTREE) {
  459. bus->subordinate = hose->last_busno;
  460. of_scan_bus(node, bus);
  461. }
  462. #endif /* CONFIG_PPC_MULTIPLATFORM */
  463. if (mode == PCI_PROBE_NORMAL)
  464. hose->last_busno = bus->subordinate = pci_scan_child_bus(bus);
  465. }
  466. static int __init pcibios_init(void)
  467. {
  468. struct pci_controller *hose, *tmp;
  469. /* For now, override phys_mem_access_prot. If we need it,
  470. * later, we may move that initialization to each ppc_md
  471. */
  472. ppc_md.phys_mem_access_prot = pci_phys_mem_access_prot;
  473. if (firmware_has_feature(FW_FEATURE_ISERIES))
  474. iSeries_pcibios_init();
  475. printk(KERN_DEBUG "PCI: Probing PCI hardware\n");
  476. /* Scan all of the recorded PCI controllers. */
  477. list_for_each_entry_safe(hose, tmp, &hose_list, list_node) {
  478. scan_phb(hose);
  479. pci_bus_add_devices(hose->bus);
  480. }
  481. if (!firmware_has_feature(FW_FEATURE_ISERIES)) {
  482. if (pci_probe_only)
  483. pcibios_claim_of_setup();
  484. else
  485. /* FIXME: `else' will be removed when
  486. pci_assign_unassigned_resources() is able to work
  487. correctly with [partially] allocated PCI tree. */
  488. pci_assign_unassigned_resources();
  489. }
  490. /* Call machine dependent final fixup */
  491. if (ppc_md.pcibios_fixup)
  492. ppc_md.pcibios_fixup();
  493. /* Cache the location of the ISA bridge (if we have one) */
  494. ppc64_isabridge_dev = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, NULL);
  495. if (ppc64_isabridge_dev != NULL)
  496. printk(KERN_DEBUG "ISA bridge at %s\n", pci_name(ppc64_isabridge_dev));
  497. #ifdef CONFIG_PPC_MULTIPLATFORM
  498. if (!firmware_has_feature(FW_FEATURE_ISERIES))
  499. /* map in PCI I/O space */
  500. phbs_remap_io();
  501. #endif
  502. printk(KERN_DEBUG "PCI: Probing PCI hardware done\n");
  503. return 0;
  504. }
  505. subsys_initcall(pcibios_init);
  506. char __init *pcibios_setup(char *str)
  507. {
  508. return str;
  509. }
  510. int pcibios_enable_device(struct pci_dev *dev, int mask)
  511. {
  512. u16 cmd, oldcmd;
  513. int i;
  514. pci_read_config_word(dev, PCI_COMMAND, &cmd);
  515. oldcmd = cmd;
  516. for (i = 0; i < PCI_NUM_RESOURCES; i++) {
  517. struct resource *res = &dev->resource[i];
  518. /* Only set up the requested stuff */
  519. if (!(mask & (1<<i)))
  520. continue;
  521. if (res->flags & IORESOURCE_IO)
  522. cmd |= PCI_COMMAND_IO;
  523. if (res->flags & IORESOURCE_MEM)
  524. cmd |= PCI_COMMAND_MEMORY;
  525. }
  526. if (cmd != oldcmd) {
  527. printk(KERN_DEBUG "PCI: Enabling device: (%s), cmd %x\n",
  528. pci_name(dev), cmd);
  529. /* Enable the appropriate bits in the PCI command register. */
  530. pci_write_config_word(dev, PCI_COMMAND, cmd);
  531. }
  532. return 0;
  533. }
  534. /*
  535. * Return the domain number for this bus.
  536. */
  537. int pci_domain_nr(struct pci_bus *bus)
  538. {
  539. if (firmware_has_feature(FW_FEATURE_ISERIES))
  540. return 0;
  541. else {
  542. struct pci_controller *hose = pci_bus_to_host(bus);
  543. return hose->global_number;
  544. }
  545. }
  546. EXPORT_SYMBOL(pci_domain_nr);
  547. /* Decide whether to display the domain number in /proc */
  548. int pci_proc_domain(struct pci_bus *bus)
  549. {
  550. if (firmware_has_feature(FW_FEATURE_ISERIES))
  551. return 0;
  552. else {
  553. struct pci_controller *hose = pci_bus_to_host(bus);
  554. return hose->buid;
  555. }
  556. }
  557. /*
  558. * Platform support for /proc/bus/pci/X/Y mmap()s,
  559. * modelled on the sparc64 implementation by Dave Miller.
  560. * -- paulus.
  561. */
  562. /*
  563. * Adjust vm_pgoff of VMA such that it is the physical page offset
  564. * corresponding to the 32-bit pci bus offset for DEV requested by the user.
  565. *
  566. * Basically, the user finds the base address for his device which he wishes
  567. * to mmap. They read the 32-bit value from the config space base register,
  568. * add whatever PAGE_SIZE multiple offset they wish, and feed this into the
  569. * offset parameter of mmap on /proc/bus/pci/XXX for that device.
  570. *
  571. * Returns negative error code on failure, zero on success.
  572. */
  573. static struct resource *__pci_mmap_make_offset(struct pci_dev *dev,
  574. unsigned long *offset,
  575. enum pci_mmap_state mmap_state)
  576. {
  577. struct pci_controller *hose = pci_bus_to_host(dev->bus);
  578. unsigned long io_offset = 0;
  579. int i, res_bit;
  580. if (hose == 0)
  581. return NULL; /* should never happen */
  582. /* If memory, add on the PCI bridge address offset */
  583. if (mmap_state == pci_mmap_mem) {
  584. *offset += hose->pci_mem_offset;
  585. res_bit = IORESOURCE_MEM;
  586. } else {
  587. io_offset = (unsigned long)hose->io_base_virt - pci_io_base;
  588. *offset += io_offset;
  589. res_bit = IORESOURCE_IO;
  590. }
  591. /*
  592. * Check that the offset requested corresponds to one of the
  593. * resources of the device.
  594. */
  595. for (i = 0; i <= PCI_ROM_RESOURCE; i++) {
  596. struct resource *rp = &dev->resource[i];
  597. int flags = rp->flags;
  598. /* treat ROM as memory (should be already) */
  599. if (i == PCI_ROM_RESOURCE)
  600. flags |= IORESOURCE_MEM;
  601. /* Active and same type? */
  602. if ((flags & res_bit) == 0)
  603. continue;
  604. /* In the range of this resource? */
  605. if (*offset < (rp->start & PAGE_MASK) || *offset > rp->end)
  606. continue;
  607. /* found it! construct the final physical address */
  608. if (mmap_state == pci_mmap_io)
  609. *offset += hose->io_base_phys - io_offset;
  610. return rp;
  611. }
  612. return NULL;
  613. }
  614. /*
  615. * Set vm_page_prot of VMA, as appropriate for this architecture, for a pci
  616. * device mapping.
  617. */
  618. static pgprot_t __pci_mmap_set_pgprot(struct pci_dev *dev, struct resource *rp,
  619. pgprot_t protection,
  620. enum pci_mmap_state mmap_state,
  621. int write_combine)
  622. {
  623. unsigned long prot = pgprot_val(protection);
  624. /* Write combine is always 0 on non-memory space mappings. On
  625. * memory space, if the user didn't pass 1, we check for a
  626. * "prefetchable" resource. This is a bit hackish, but we use
  627. * this to workaround the inability of /sysfs to provide a write
  628. * combine bit
  629. */
  630. if (mmap_state != pci_mmap_mem)
  631. write_combine = 0;
  632. else if (write_combine == 0) {
  633. if (rp->flags & IORESOURCE_PREFETCH)
  634. write_combine = 1;
  635. }
  636. /* XXX would be nice to have a way to ask for write-through */
  637. prot |= _PAGE_NO_CACHE;
  638. if (write_combine)
  639. prot &= ~_PAGE_GUARDED;
  640. else
  641. prot |= _PAGE_GUARDED;
  642. printk(KERN_DEBUG "PCI map for %s:%lx, prot: %lx\n", pci_name(dev), rp->start,
  643. prot);
  644. return __pgprot(prot);
  645. }
  646. /*
  647. * This one is used by /dev/mem and fbdev who have no clue about the
  648. * PCI device, it tries to find the PCI device first and calls the
  649. * above routine
  650. */
  651. pgprot_t pci_phys_mem_access_prot(struct file *file,
  652. unsigned long pfn,
  653. unsigned long size,
  654. pgprot_t protection)
  655. {
  656. struct pci_dev *pdev = NULL;
  657. struct resource *found = NULL;
  658. unsigned long prot = pgprot_val(protection);
  659. unsigned long offset = pfn << PAGE_SHIFT;
  660. int i;
  661. if (page_is_ram(pfn))
  662. return __pgprot(prot);
  663. prot |= _PAGE_NO_CACHE | _PAGE_GUARDED;
  664. for_each_pci_dev(pdev) {
  665. for (i = 0; i <= PCI_ROM_RESOURCE; i++) {
  666. struct resource *rp = &pdev->resource[i];
  667. int flags = rp->flags;
  668. /* Active and same type? */
  669. if ((flags & IORESOURCE_MEM) == 0)
  670. continue;
  671. /* In the range of this resource? */
  672. if (offset < (rp->start & PAGE_MASK) ||
  673. offset > rp->end)
  674. continue;
  675. found = rp;
  676. break;
  677. }
  678. if (found)
  679. break;
  680. }
  681. if (found) {
  682. if (found->flags & IORESOURCE_PREFETCH)
  683. prot &= ~_PAGE_GUARDED;
  684. pci_dev_put(pdev);
  685. }
  686. DBG("non-PCI map for %lx, prot: %lx\n", offset, prot);
  687. return __pgprot(prot);
  688. }
  689. /*
  690. * Perform the actual remap of the pages for a PCI device mapping, as
  691. * appropriate for this architecture. The region in the process to map
  692. * is described by vm_start and vm_end members of VMA, the base physical
  693. * address is found in vm_pgoff.
  694. * The pci device structure is provided so that architectures may make mapping
  695. * decisions on a per-device or per-bus basis.
  696. *
  697. * Returns a negative error code on failure, zero on success.
  698. */
  699. int pci_mmap_page_range(struct pci_dev *dev, struct vm_area_struct *vma,
  700. enum pci_mmap_state mmap_state, int write_combine)
  701. {
  702. unsigned long offset = vma->vm_pgoff << PAGE_SHIFT;
  703. struct resource *rp;
  704. int ret;
  705. rp = __pci_mmap_make_offset(dev, &offset, mmap_state);
  706. if (rp == NULL)
  707. return -EINVAL;
  708. vma->vm_pgoff = offset >> PAGE_SHIFT;
  709. vma->vm_page_prot = __pci_mmap_set_pgprot(dev, rp,
  710. vma->vm_page_prot,
  711. mmap_state, write_combine);
  712. ret = remap_pfn_range(vma, vma->vm_start, vma->vm_pgoff,
  713. vma->vm_end - vma->vm_start, vma->vm_page_prot);
  714. return ret;
  715. }
  716. static ssize_t pci_show_devspec(struct device *dev,
  717. struct device_attribute *attr, char *buf)
  718. {
  719. struct pci_dev *pdev;
  720. struct device_node *np;
  721. pdev = to_pci_dev (dev);
  722. np = pci_device_to_OF_node(pdev);
  723. if (np == NULL || np->full_name == NULL)
  724. return 0;
  725. return sprintf(buf, "%s", np->full_name);
  726. }
  727. static DEVICE_ATTR(devspec, S_IRUGO, pci_show_devspec, NULL);
  728. void pcibios_add_platform_entries(struct pci_dev *pdev)
  729. {
  730. device_create_file(&pdev->dev, &dev_attr_devspec);
  731. }
  732. #ifdef CONFIG_PPC_MULTIPLATFORM
  733. #define ISA_SPACE_MASK 0x1
  734. #define ISA_SPACE_IO 0x1
  735. static void __devinit pci_process_ISA_OF_ranges(struct device_node *isa_node,
  736. unsigned long phb_io_base_phys,
  737. void __iomem * phb_io_base_virt)
  738. {
  739. /* Remove these asap */
  740. struct pci_address {
  741. u32 a_hi;
  742. u32 a_mid;
  743. u32 a_lo;
  744. };
  745. struct isa_address {
  746. u32 a_hi;
  747. u32 a_lo;
  748. };
  749. struct isa_range {
  750. struct isa_address isa_addr;
  751. struct pci_address pci_addr;
  752. unsigned int size;
  753. };
  754. const struct isa_range *range;
  755. unsigned long pci_addr;
  756. unsigned int isa_addr;
  757. unsigned int size;
  758. int rlen = 0;
  759. range = get_property(isa_node, "ranges", &rlen);
  760. if (range == NULL || (rlen < sizeof(struct isa_range))) {
  761. printk(KERN_ERR "no ISA ranges or unexpected isa range size,"
  762. "mapping 64k\n");
  763. __ioremap_explicit(phb_io_base_phys,
  764. (unsigned long)phb_io_base_virt,
  765. 0x10000, _PAGE_NO_CACHE | _PAGE_GUARDED);
  766. return;
  767. }
  768. /* From "ISA Binding to 1275"
  769. * The ranges property is laid out as an array of elements,
  770. * each of which comprises:
  771. * cells 0 - 1: an ISA address
  772. * cells 2 - 4: a PCI address
  773. * (size depending on dev->n_addr_cells)
  774. * cell 5: the size of the range
  775. */
  776. if ((range->isa_addr.a_hi && ISA_SPACE_MASK) == ISA_SPACE_IO) {
  777. isa_addr = range->isa_addr.a_lo;
  778. pci_addr = (unsigned long) range->pci_addr.a_mid << 32 |
  779. range->pci_addr.a_lo;
  780. /* Assume these are both zero */
  781. if ((pci_addr != 0) || (isa_addr != 0)) {
  782. printk(KERN_ERR "unexpected isa to pci mapping: %s\n",
  783. __FUNCTION__);
  784. return;
  785. }
  786. size = PAGE_ALIGN(range->size);
  787. __ioremap_explicit(phb_io_base_phys,
  788. (unsigned long) phb_io_base_virt,
  789. size, _PAGE_NO_CACHE | _PAGE_GUARDED);
  790. }
  791. }
  792. void __devinit pci_process_bridge_OF_ranges(struct pci_controller *hose,
  793. struct device_node *dev, int prim)
  794. {
  795. const unsigned int *ranges;
  796. unsigned int pci_space;
  797. unsigned long size;
  798. int rlen = 0;
  799. int memno = 0;
  800. struct resource *res;
  801. int np, na = prom_n_addr_cells(dev);
  802. unsigned long pci_addr, cpu_phys_addr;
  803. np = na + 5;
  804. /* From "PCI Binding to 1275"
  805. * The ranges property is laid out as an array of elements,
  806. * each of which comprises:
  807. * cells 0 - 2: a PCI address
  808. * cells 3 or 3+4: a CPU physical address
  809. * (size depending on dev->n_addr_cells)
  810. * cells 4+5 or 5+6: the size of the range
  811. */
  812. ranges = get_property(dev, "ranges", &rlen);
  813. if (ranges == NULL)
  814. return;
  815. hose->io_base_phys = 0;
  816. while ((rlen -= np * sizeof(unsigned int)) >= 0) {
  817. res = NULL;
  818. pci_space = ranges[0];
  819. pci_addr = ((unsigned long)ranges[1] << 32) | ranges[2];
  820. cpu_phys_addr = ranges[3];
  821. if (na >= 2)
  822. cpu_phys_addr = (cpu_phys_addr << 32) | ranges[4];
  823. size = ((unsigned long)ranges[na+3] << 32) | ranges[na+4];
  824. ranges += np;
  825. if (size == 0)
  826. continue;
  827. /* Now consume following elements while they are contiguous */
  828. while (rlen >= np * sizeof(unsigned int)) {
  829. unsigned long addr, phys;
  830. if (ranges[0] != pci_space)
  831. break;
  832. addr = ((unsigned long)ranges[1] << 32) | ranges[2];
  833. phys = ranges[3];
  834. if (na >= 2)
  835. phys = (phys << 32) | ranges[4];
  836. if (addr != pci_addr + size ||
  837. phys != cpu_phys_addr + size)
  838. break;
  839. size += ((unsigned long)ranges[na+3] << 32)
  840. | ranges[na+4];
  841. ranges += np;
  842. rlen -= np * sizeof(unsigned int);
  843. }
  844. switch ((pci_space >> 24) & 0x3) {
  845. case 1: /* I/O space */
  846. hose->io_base_phys = cpu_phys_addr;
  847. hose->pci_io_size = size;
  848. res = &hose->io_resource;
  849. res->flags = IORESOURCE_IO;
  850. res->start = pci_addr;
  851. DBG("phb%d: IO 0x%lx -> 0x%lx\n", hose->global_number,
  852. res->start, res->start + size - 1);
  853. break;
  854. case 2: /* memory space */
  855. memno = 0;
  856. while (memno < 3 && hose->mem_resources[memno].flags)
  857. ++memno;
  858. if (memno == 0)
  859. hose->pci_mem_offset = cpu_phys_addr - pci_addr;
  860. if (memno < 3) {
  861. res = &hose->mem_resources[memno];
  862. res->flags = IORESOURCE_MEM;
  863. res->start = cpu_phys_addr;
  864. DBG("phb%d: MEM 0x%lx -> 0x%lx\n", hose->global_number,
  865. res->start, res->start + size - 1);
  866. }
  867. break;
  868. }
  869. if (res != NULL) {
  870. res->name = dev->full_name;
  871. res->end = res->start + size - 1;
  872. res->parent = NULL;
  873. res->sibling = NULL;
  874. res->child = NULL;
  875. }
  876. }
  877. }
  878. void __init pci_setup_phb_io(struct pci_controller *hose, int primary)
  879. {
  880. unsigned long size = hose->pci_io_size;
  881. unsigned long io_virt_offset;
  882. struct resource *res;
  883. struct device_node *isa_dn;
  884. hose->io_base_virt = reserve_phb_iospace(size);
  885. DBG("phb%d io_base_phys 0x%lx io_base_virt 0x%lx\n",
  886. hose->global_number, hose->io_base_phys,
  887. (unsigned long) hose->io_base_virt);
  888. if (primary) {
  889. pci_io_base = (unsigned long)hose->io_base_virt;
  890. isa_dn = of_find_node_by_type(NULL, "isa");
  891. if (isa_dn) {
  892. isa_io_base = pci_io_base;
  893. pci_process_ISA_OF_ranges(isa_dn, hose->io_base_phys,
  894. hose->io_base_virt);
  895. of_node_put(isa_dn);
  896. }
  897. }
  898. io_virt_offset = (unsigned long)hose->io_base_virt - pci_io_base;
  899. res = &hose->io_resource;
  900. res->start += io_virt_offset;
  901. res->end += io_virt_offset;
  902. }
  903. void __devinit pci_setup_phb_io_dynamic(struct pci_controller *hose,
  904. int primary)
  905. {
  906. unsigned long size = hose->pci_io_size;
  907. unsigned long io_virt_offset;
  908. struct resource *res;
  909. hose->io_base_virt = __ioremap(hose->io_base_phys, size,
  910. _PAGE_NO_CACHE | _PAGE_GUARDED);
  911. DBG("phb%d io_base_phys 0x%lx io_base_virt 0x%lx\n",
  912. hose->global_number, hose->io_base_phys,
  913. (unsigned long) hose->io_base_virt);
  914. if (primary)
  915. pci_io_base = (unsigned long)hose->io_base_virt;
  916. io_virt_offset = (unsigned long)hose->io_base_virt - pci_io_base;
  917. res = &hose->io_resource;
  918. res->start += io_virt_offset;
  919. res->end += io_virt_offset;
  920. }
  921. static int get_bus_io_range(struct pci_bus *bus, unsigned long *start_phys,
  922. unsigned long *start_virt, unsigned long *size)
  923. {
  924. struct pci_controller *hose = pci_bus_to_host(bus);
  925. struct pci_bus_region region;
  926. struct resource *res;
  927. if (bus->self) {
  928. res = bus->resource[0];
  929. pcibios_resource_to_bus(bus->self, &region, res);
  930. *start_phys = hose->io_base_phys + region.start;
  931. *start_virt = (unsigned long) hose->io_base_virt +
  932. region.start;
  933. if (region.end > region.start)
  934. *size = region.end - region.start + 1;
  935. else {
  936. printk("%s(): unexpected region 0x%lx->0x%lx\n",
  937. __FUNCTION__, region.start, region.end);
  938. return 1;
  939. }
  940. } else {
  941. /* Root Bus */
  942. res = &hose->io_resource;
  943. *start_phys = hose->io_base_phys;
  944. *start_virt = (unsigned long) hose->io_base_virt;
  945. if (res->end > res->start)
  946. *size = res->end - res->start + 1;
  947. else {
  948. printk("%s(): unexpected region 0x%lx->0x%lx\n",
  949. __FUNCTION__, res->start, res->end);
  950. return 1;
  951. }
  952. }
  953. return 0;
  954. }
  955. int unmap_bus_range(struct pci_bus *bus)
  956. {
  957. unsigned long start_phys;
  958. unsigned long start_virt;
  959. unsigned long size;
  960. if (!bus) {
  961. printk(KERN_ERR "%s() expected bus\n", __FUNCTION__);
  962. return 1;
  963. }
  964. if (get_bus_io_range(bus, &start_phys, &start_virt, &size))
  965. return 1;
  966. if (iounmap_explicit((void __iomem *) start_virt, size))
  967. return 1;
  968. return 0;
  969. }
  970. EXPORT_SYMBOL(unmap_bus_range);
  971. int remap_bus_range(struct pci_bus *bus)
  972. {
  973. unsigned long start_phys;
  974. unsigned long start_virt;
  975. unsigned long size;
  976. if (!bus) {
  977. printk(KERN_ERR "%s() expected bus\n", __FUNCTION__);
  978. return 1;
  979. }
  980. if (get_bus_io_range(bus, &start_phys, &start_virt, &size))
  981. return 1;
  982. if (start_phys == 0)
  983. return 1;
  984. printk(KERN_DEBUG "mapping IO %lx -> %lx, size: %lx\n", start_phys, start_virt, size);
  985. if (__ioremap_explicit(start_phys, start_virt, size,
  986. _PAGE_NO_CACHE | _PAGE_GUARDED))
  987. return 1;
  988. return 0;
  989. }
  990. EXPORT_SYMBOL(remap_bus_range);
  991. static void phbs_remap_io(void)
  992. {
  993. struct pci_controller *hose, *tmp;
  994. list_for_each_entry_safe(hose, tmp, &hose_list, list_node)
  995. remap_bus_range(hose->bus);
  996. }
  997. static void __devinit fixup_resource(struct resource *res, struct pci_dev *dev)
  998. {
  999. struct pci_controller *hose = pci_bus_to_host(dev->bus);
  1000. unsigned long offset;
  1001. if (res->flags & IORESOURCE_IO) {
  1002. offset = (unsigned long)hose->io_base_virt - pci_io_base;
  1003. res->start += offset;
  1004. res->end += offset;
  1005. } else if (res->flags & IORESOURCE_MEM) {
  1006. res->start += hose->pci_mem_offset;
  1007. res->end += hose->pci_mem_offset;
  1008. }
  1009. }
  1010. void __devinit pcibios_fixup_device_resources(struct pci_dev *dev,
  1011. struct pci_bus *bus)
  1012. {
  1013. /* Update device resources. */
  1014. int i;
  1015. for (i = 0; i < PCI_NUM_RESOURCES; i++)
  1016. if (dev->resource[i].flags)
  1017. fixup_resource(&dev->resource[i], dev);
  1018. }
  1019. EXPORT_SYMBOL(pcibios_fixup_device_resources);
  1020. static void __devinit do_bus_setup(struct pci_bus *bus)
  1021. {
  1022. struct pci_dev *dev;
  1023. ppc_md.iommu_bus_setup(bus);
  1024. list_for_each_entry(dev, &bus->devices, bus_list)
  1025. ppc_md.iommu_dev_setup(dev);
  1026. if (ppc_md.irq_bus_setup)
  1027. ppc_md.irq_bus_setup(bus);
  1028. }
  1029. void __devinit pcibios_fixup_bus(struct pci_bus *bus)
  1030. {
  1031. struct pci_dev *dev = bus->self;
  1032. if (dev && pci_probe_only &&
  1033. (dev->class >> 8) == PCI_CLASS_BRIDGE_PCI) {
  1034. /* This is a subordinate bridge */
  1035. pci_read_bridge_bases(bus);
  1036. pcibios_fixup_device_resources(dev, bus);
  1037. }
  1038. do_bus_setup(bus);
  1039. if (!pci_probe_only)
  1040. return;
  1041. list_for_each_entry(dev, &bus->devices, bus_list)
  1042. if ((dev->class >> 8) != PCI_CLASS_BRIDGE_PCI)
  1043. pcibios_fixup_device_resources(dev, bus);
  1044. }
  1045. EXPORT_SYMBOL(pcibios_fixup_bus);
  1046. /*
  1047. * Reads the interrupt pin to determine if interrupt is use by card.
  1048. * If the interrupt is used, then gets the interrupt line from the
  1049. * openfirmware and sets it in the pci_dev and pci_config line.
  1050. */
  1051. int pci_read_irq_line(struct pci_dev *pci_dev)
  1052. {
  1053. struct of_irq oirq;
  1054. unsigned int virq;
  1055. DBG("Try to map irq for %s...\n", pci_name(pci_dev));
  1056. #ifdef DEBUG
  1057. memset(&oirq, 0xff, sizeof(oirq));
  1058. #endif
  1059. /* Try to get a mapping from the device-tree */
  1060. if (of_irq_map_pci(pci_dev, &oirq)) {
  1061. u8 line, pin;
  1062. /* If that fails, lets fallback to what is in the config
  1063. * space and map that through the default controller. We
  1064. * also set the type to level low since that's what PCI
  1065. * interrupts are. If your platform does differently, then
  1066. * either provide a proper interrupt tree or don't use this
  1067. * function.
  1068. */
  1069. if (pci_read_config_byte(pci_dev, PCI_INTERRUPT_PIN, &pin))
  1070. return -1;
  1071. if (pin == 0)
  1072. return -1;
  1073. if (pci_read_config_byte(pci_dev, PCI_INTERRUPT_LINE, &line) ||
  1074. line == 0xff) {
  1075. return -1;
  1076. }
  1077. DBG(" -> no map ! Using irq line %d from PCI config\n", line);
  1078. virq = irq_create_mapping(NULL, line);
  1079. if (virq != NO_IRQ)
  1080. set_irq_type(virq, IRQ_TYPE_LEVEL_LOW);
  1081. } else {
  1082. DBG(" -> got one, spec %d cells (0x%08x 0x%08x...) on %s\n",
  1083. oirq.size, oirq.specifier[0], oirq.specifier[1],
  1084. oirq.controller->full_name);
  1085. virq = irq_create_of_mapping(oirq.controller, oirq.specifier,
  1086. oirq.size);
  1087. }
  1088. if(virq == NO_IRQ) {
  1089. DBG(" -> failed to map !\n");
  1090. return -1;
  1091. }
  1092. DBG(" -> mapped to linux irq %d\n", virq);
  1093. pci_dev->irq = virq;
  1094. pci_write_config_byte(pci_dev, PCI_INTERRUPT_LINE, virq);
  1095. return 0;
  1096. }
  1097. EXPORT_SYMBOL(pci_read_irq_line);
  1098. void pci_resource_to_user(const struct pci_dev *dev, int bar,
  1099. const struct resource *rsrc,
  1100. u64 *start, u64 *end)
  1101. {
  1102. struct pci_controller *hose = pci_bus_to_host(dev->bus);
  1103. unsigned long offset = 0;
  1104. if (hose == NULL)
  1105. return;
  1106. if (rsrc->flags & IORESOURCE_IO)
  1107. offset = pci_io_base - (unsigned long)hose->io_base_virt +
  1108. hose->io_base_phys;
  1109. *start = rsrc->start + offset;
  1110. *end = rsrc->end + offset;
  1111. }
  1112. struct pci_controller* pci_find_hose_for_OF_device(struct device_node* node)
  1113. {
  1114. if (!have_of)
  1115. return NULL;
  1116. while(node) {
  1117. struct pci_controller *hose, *tmp;
  1118. list_for_each_entry_safe(hose, tmp, &hose_list, list_node)
  1119. if (hose->arch_data == node)
  1120. return hose;
  1121. node = node->parent;
  1122. }
  1123. return NULL;
  1124. }
  1125. #endif /* CONFIG_PPC_MULTIPLATFORM */
  1126. unsigned long pci_address_to_pio(phys_addr_t address)
  1127. {
  1128. struct pci_controller *hose, *tmp;
  1129. list_for_each_entry_safe(hose, tmp, &hose_list, list_node) {
  1130. if (address >= hose->io_base_phys &&
  1131. address < (hose->io_base_phys + hose->pci_io_size)) {
  1132. unsigned long base =
  1133. (unsigned long)hose->io_base_virt - pci_io_base;
  1134. return base + (address - hose->io_base_phys);
  1135. }
  1136. }
  1137. return (unsigned int)-1;
  1138. }
  1139. EXPORT_SYMBOL_GPL(pci_address_to_pio);
  1140. #define IOBASE_BRIDGE_NUMBER 0
  1141. #define IOBASE_MEMORY 1
  1142. #define IOBASE_IO 2
  1143. #define IOBASE_ISA_IO 3
  1144. #define IOBASE_ISA_MEM 4
  1145. long sys_pciconfig_iobase(long which, unsigned long in_bus,
  1146. unsigned long in_devfn)
  1147. {
  1148. struct pci_controller* hose;
  1149. struct list_head *ln;
  1150. struct pci_bus *bus = NULL;
  1151. struct device_node *hose_node;
  1152. /* Argh ! Please forgive me for that hack, but that's the
  1153. * simplest way to get existing XFree to not lockup on some
  1154. * G5 machines... So when something asks for bus 0 io base
  1155. * (bus 0 is HT root), we return the AGP one instead.
  1156. */
  1157. if (machine_is_compatible("MacRISC4"))
  1158. if (in_bus == 0)
  1159. in_bus = 0xf0;
  1160. /* That syscall isn't quite compatible with PCI domains, but it's
  1161. * used on pre-domains setup. We return the first match
  1162. */
  1163. for (ln = pci_root_buses.next; ln != &pci_root_buses; ln = ln->next) {
  1164. bus = pci_bus_b(ln);
  1165. if (in_bus >= bus->number && in_bus < (bus->number + bus->subordinate))
  1166. break;
  1167. bus = NULL;
  1168. }
  1169. if (bus == NULL || bus->sysdata == NULL)
  1170. return -ENODEV;
  1171. hose_node = (struct device_node *)bus->sysdata;
  1172. hose = PCI_DN(hose_node)->phb;
  1173. switch (which) {
  1174. case IOBASE_BRIDGE_NUMBER:
  1175. return (long)hose->first_busno;
  1176. case IOBASE_MEMORY:
  1177. return (long)hose->pci_mem_offset;
  1178. case IOBASE_IO:
  1179. return (long)hose->io_base_phys;
  1180. case IOBASE_ISA_IO:
  1181. return (long)isa_io_base;
  1182. case IOBASE_ISA_MEM:
  1183. return -EINVAL;
  1184. }
  1185. return -EOPNOTSUPP;
  1186. }
  1187. #ifdef CONFIG_NUMA
  1188. int pcibus_to_node(struct pci_bus *bus)
  1189. {
  1190. struct pci_controller *phb = pci_bus_to_host(bus);
  1191. return phb->node;
  1192. }
  1193. EXPORT_SYMBOL(pcibus_to_node);
  1194. #endif