unaligned.c 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821
  1. /*
  2. * Unaligned memory access handler
  3. *
  4. * Copyright (C) 2001 Randolph Chung <tausq@debian.org>
  5. * Significantly tweaked by LaMont Jones <lamont@debian.org>
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License as published by
  9. * the Free Software Foundation; either version 2, or (at your option)
  10. * any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  20. *
  21. */
  22. #include <linux/kernel.h>
  23. #include <linux/module.h>
  24. #include <asm/uaccess.h>
  25. /* #define DEBUG_UNALIGNED 1 */
  26. #ifdef DEBUG_UNALIGNED
  27. #define DPRINTF(fmt, args...) do { printk(KERN_DEBUG "%s:%d:%s ", __FILE__, __LINE__, __FUNCTION__ ); printk(KERN_DEBUG fmt, ##args ); } while (0)
  28. #else
  29. #define DPRINTF(fmt, args...)
  30. #endif
  31. #ifdef __LP64__
  32. #define RFMT "%016lx"
  33. #else
  34. #define RFMT "%08lx"
  35. #endif
  36. #define FIXUP_BRANCH(lbl) \
  37. "\tldil L%%" #lbl ", %%r1\n" \
  38. "\tldo R%%" #lbl "(%%r1), %%r1\n" \
  39. "\tbv,n %%r0(%%r1)\n"
  40. /* If you use FIXUP_BRANCH, then you must list this clobber */
  41. #define FIXUP_BRANCH_CLOBBER "r1"
  42. /* 1111 1100 0000 0000 0001 0011 1100 0000 */
  43. #define OPCODE1(a,b,c) ((a)<<26|(b)<<12|(c)<<6)
  44. #define OPCODE2(a,b) ((a)<<26|(b)<<1)
  45. #define OPCODE3(a,b) ((a)<<26|(b)<<2)
  46. #define OPCODE4(a) ((a)<<26)
  47. #define OPCODE1_MASK OPCODE1(0x3f,1,0xf)
  48. #define OPCODE2_MASK OPCODE2(0x3f,1)
  49. #define OPCODE3_MASK OPCODE3(0x3f,1)
  50. #define OPCODE4_MASK OPCODE4(0x3f)
  51. /* skip LDB - never unaligned (index) */
  52. #define OPCODE_LDH_I OPCODE1(0x03,0,0x1)
  53. #define OPCODE_LDW_I OPCODE1(0x03,0,0x2)
  54. #define OPCODE_LDD_I OPCODE1(0x03,0,0x3)
  55. #define OPCODE_LDDA_I OPCODE1(0x03,0,0x4)
  56. #define OPCODE_LDCD_I OPCODE1(0x03,0,0x5)
  57. #define OPCODE_LDWA_I OPCODE1(0x03,0,0x6)
  58. #define OPCODE_LDCW_I OPCODE1(0x03,0,0x7)
  59. /* skip LDB - never unaligned (short) */
  60. #define OPCODE_LDH_S OPCODE1(0x03,1,0x1)
  61. #define OPCODE_LDW_S OPCODE1(0x03,1,0x2)
  62. #define OPCODE_LDD_S OPCODE1(0x03,1,0x3)
  63. #define OPCODE_LDDA_S OPCODE1(0x03,1,0x4)
  64. #define OPCODE_LDCD_S OPCODE1(0x03,1,0x5)
  65. #define OPCODE_LDWA_S OPCODE1(0x03,1,0x6)
  66. #define OPCODE_LDCW_S OPCODE1(0x03,1,0x7)
  67. /* skip STB - never unaligned */
  68. #define OPCODE_STH OPCODE1(0x03,1,0x9)
  69. #define OPCODE_STW OPCODE1(0x03,1,0xa)
  70. #define OPCODE_STD OPCODE1(0x03,1,0xb)
  71. /* skip STBY - never unaligned */
  72. /* skip STDBY - never unaligned */
  73. #define OPCODE_STWA OPCODE1(0x03,1,0xe)
  74. #define OPCODE_STDA OPCODE1(0x03,1,0xf)
  75. #define OPCODE_FLDWX OPCODE1(0x09,0,0x0)
  76. #define OPCODE_FLDWXR OPCODE1(0x09,0,0x1)
  77. #define OPCODE_FSTWX OPCODE1(0x09,0,0x8)
  78. #define OPCODE_FSTWXR OPCODE1(0x09,0,0x9)
  79. #define OPCODE_FLDWS OPCODE1(0x09,1,0x0)
  80. #define OPCODE_FLDWSR OPCODE1(0x09,1,0x1)
  81. #define OPCODE_FSTWS OPCODE1(0x09,1,0x8)
  82. #define OPCODE_FSTWSR OPCODE1(0x09,1,0x9)
  83. #define OPCODE_FLDDX OPCODE1(0x0b,0,0x0)
  84. #define OPCODE_FSTDX OPCODE1(0x0b,0,0x8)
  85. #define OPCODE_FLDDS OPCODE1(0x0b,1,0x0)
  86. #define OPCODE_FSTDS OPCODE1(0x0b,1,0x8)
  87. #define OPCODE_LDD_L OPCODE2(0x14,0)
  88. #define OPCODE_FLDD_L OPCODE2(0x14,1)
  89. #define OPCODE_STD_L OPCODE2(0x1c,0)
  90. #define OPCODE_FSTD_L OPCODE2(0x1c,1)
  91. #define OPCODE_LDW_M OPCODE3(0x17,1)
  92. #define OPCODE_FLDW_L OPCODE3(0x17,0)
  93. #define OPCODE_FSTW_L OPCODE3(0x1f,0)
  94. #define OPCODE_STW_M OPCODE3(0x1f,1)
  95. #define OPCODE_LDH_L OPCODE4(0x11)
  96. #define OPCODE_LDW_L OPCODE4(0x12)
  97. #define OPCODE_LDWM OPCODE4(0x13)
  98. #define OPCODE_STH_L OPCODE4(0x19)
  99. #define OPCODE_STW_L OPCODE4(0x1A)
  100. #define OPCODE_STWM OPCODE4(0x1B)
  101. #define MAJOR_OP(i) (((i)>>26)&0x3f)
  102. #define R1(i) (((i)>>21)&0x1f)
  103. #define R2(i) (((i)>>16)&0x1f)
  104. #define R3(i) ((i)&0x1f)
  105. #define FR3(i) ((((i)<<1)&0x1f)|(((i)>>6)&1))
  106. #define IM(i,n) (((i)>>1&((1<<(n-1))-1))|((i)&1?((0-1L)<<(n-1)):0))
  107. #define IM5_2(i) IM((i)>>16,5)
  108. #define IM5_3(i) IM((i),5)
  109. #define IM14(i) IM((i),14)
  110. #define ERR_NOTHANDLED -1
  111. #define ERR_PAGEFAULT -2
  112. int unaligned_enabled __read_mostly = 1;
  113. void die_if_kernel (char *str, struct pt_regs *regs, long err);
  114. static int emulate_ldh(struct pt_regs *regs, int toreg)
  115. {
  116. unsigned long saddr = regs->ior;
  117. unsigned long val = 0;
  118. int ret;
  119. DPRINTF("load " RFMT ":" RFMT " to r%d for 2 bytes\n",
  120. regs->isr, regs->ior, toreg);
  121. __asm__ __volatile__ (
  122. " mtsp %4, %%sr1\n"
  123. "1: ldbs 0(%%sr1,%3), %%r20\n"
  124. "2: ldbs 1(%%sr1,%3), %0\n"
  125. " depw %%r20, 23, 24, %0\n"
  126. " copy %%r0, %1\n"
  127. "3: \n"
  128. " .section .fixup,\"ax\"\n"
  129. "4: ldi -2, %1\n"
  130. FIXUP_BRANCH(3b)
  131. " .previous\n"
  132. " .section __ex_table,\"aw\"\n"
  133. #ifdef __LP64__
  134. " .dword 1b,4b\n"
  135. " .dword 2b,4b\n"
  136. #else
  137. " .word 1b,4b\n"
  138. " .word 2b,4b\n"
  139. #endif
  140. " .previous\n"
  141. : "=r" (val), "=r" (ret)
  142. : "0" (val), "r" (saddr), "r" (regs->isr)
  143. : "r20", FIXUP_BRANCH_CLOBBER );
  144. DPRINTF("val = 0x" RFMT "\n", val);
  145. if (toreg)
  146. regs->gr[toreg] = val;
  147. return ret;
  148. }
  149. static int emulate_ldw(struct pt_regs *regs, int toreg, int flop)
  150. {
  151. unsigned long saddr = regs->ior;
  152. unsigned long val = 0;
  153. int ret;
  154. DPRINTF("load " RFMT ":" RFMT " to r%d for 4 bytes\n",
  155. regs->isr, regs->ior, toreg);
  156. __asm__ __volatile__ (
  157. " zdep %3,28,2,%%r19\n" /* r19=(ofs&3)*8 */
  158. " mtsp %4, %%sr1\n"
  159. " depw %%r0,31,2,%3\n"
  160. "1: ldw 0(%%sr1,%3),%0\n"
  161. "2: ldw 4(%%sr1,%3),%%r20\n"
  162. " subi 32,%%r19,%%r19\n"
  163. " mtctl %%r19,11\n"
  164. " vshd %0,%%r20,%0\n"
  165. " copy %%r0, %1\n"
  166. "3: \n"
  167. " .section .fixup,\"ax\"\n"
  168. "4: ldi -2, %1\n"
  169. FIXUP_BRANCH(3b)
  170. " .previous\n"
  171. " .section __ex_table,\"aw\"\n"
  172. #ifdef __LP64__
  173. " .dword 1b,4b\n"
  174. " .dword 2b,4b\n"
  175. #else
  176. " .word 1b,4b\n"
  177. " .word 2b,4b\n"
  178. #endif
  179. " .previous\n"
  180. : "=r" (val), "=r" (ret)
  181. : "0" (val), "r" (saddr), "r" (regs->isr)
  182. : "r19", "r20", FIXUP_BRANCH_CLOBBER );
  183. DPRINTF("val = 0x" RFMT "\n", val);
  184. if (flop)
  185. ((__u32*)(regs->fr))[toreg] = val;
  186. else if (toreg)
  187. regs->gr[toreg] = val;
  188. return ret;
  189. }
  190. static int emulate_ldd(struct pt_regs *regs, int toreg, int flop)
  191. {
  192. unsigned long saddr = regs->ior;
  193. __u64 val = 0;
  194. int ret;
  195. DPRINTF("load " RFMT ":" RFMT " to r%d for 8 bytes\n",
  196. regs->isr, regs->ior, toreg);
  197. #ifdef CONFIG_PA20
  198. #ifndef __LP64__
  199. if (!flop)
  200. return -1;
  201. #endif
  202. __asm__ __volatile__ (
  203. " depd,z %3,60,3,%%r19\n" /* r19=(ofs&7)*8 */
  204. " mtsp %4, %%sr1\n"
  205. " depd %%r0,63,3,%3\n"
  206. "1: ldd 0(%%sr1,%3),%0\n"
  207. "2: ldd 8(%%sr1,%3),%%r20\n"
  208. " subi 64,%%r19,%%r19\n"
  209. " mtsar %%r19\n"
  210. " shrpd %0,%%r20,%%sar,%0\n"
  211. " copy %%r0, %1\n"
  212. "3: \n"
  213. " .section .fixup,\"ax\"\n"
  214. "4: ldi -2, %1\n"
  215. FIXUP_BRANCH(3b)
  216. " .previous\n"
  217. " .section __ex_table,\"aw\"\n"
  218. #ifdef __LP64__
  219. " .dword 1b,4b\n"
  220. " .dword 2b,4b\n"
  221. #else
  222. " .word 1b,4b\n"
  223. " .word 2b,4b\n"
  224. #endif
  225. " .previous\n"
  226. : "=r" (val), "=r" (ret)
  227. : "0" (val), "r" (saddr), "r" (regs->isr)
  228. : "r19", "r20", FIXUP_BRANCH_CLOBBER );
  229. #else
  230. {
  231. unsigned long valh=0,vall=0;
  232. __asm__ __volatile__ (
  233. " zdep %5,29,2,%%r19\n" /* r19=(ofs&3)*8 */
  234. " mtsp %6, %%sr1\n"
  235. " dep %%r0,31,2,%5\n"
  236. "1: ldw 0(%%sr1,%5),%0\n"
  237. "2: ldw 4(%%sr1,%5),%1\n"
  238. "3: ldw 8(%%sr1,%5),%%r20\n"
  239. " subi 32,%%r19,%%r19\n"
  240. " mtsar %%r19\n"
  241. " vshd %0,%1,%0\n"
  242. " vshd %1,%%r20,%1\n"
  243. " copy %%r0, %2\n"
  244. "4: \n"
  245. " .section .fixup,\"ax\"\n"
  246. "5: ldi -2, %2\n"
  247. FIXUP_BRANCH(4b)
  248. " .previous\n"
  249. " .section __ex_table,\"aw\"\n"
  250. #ifdef __LP64__
  251. " .dword 1b,5b\n"
  252. " .dword 2b,5b\n"
  253. " .dword 3b,5b\n"
  254. #else
  255. " .word 1b,5b\n"
  256. " .word 2b,5b\n"
  257. " .word 3b,5b\n"
  258. #endif
  259. " .previous\n"
  260. : "=r" (valh), "=r" (vall), "=r" (ret)
  261. : "0" (valh), "1" (vall), "r" (saddr), "r" (regs->isr)
  262. : "r19", "r20", FIXUP_BRANCH_CLOBBER );
  263. val=((__u64)valh<<32)|(__u64)vall;
  264. }
  265. #endif
  266. DPRINTF("val = 0x%llx\n", val);
  267. if (flop)
  268. regs->fr[toreg] = val;
  269. else if (toreg)
  270. regs->gr[toreg] = val;
  271. return ret;
  272. }
  273. static int emulate_sth(struct pt_regs *regs, int frreg)
  274. {
  275. unsigned long val = regs->gr[frreg];
  276. int ret;
  277. if (!frreg)
  278. val = 0;
  279. DPRINTF("store r%d (0x" RFMT ") to " RFMT ":" RFMT " for 2 bytes\n", frreg,
  280. val, regs->isr, regs->ior);
  281. __asm__ __volatile__ (
  282. " mtsp %3, %%sr1\n"
  283. " extrw,u %1, 23, 8, %%r19\n"
  284. "1: stb %1, 1(%%sr1, %2)\n"
  285. "2: stb %%r19, 0(%%sr1, %2)\n"
  286. " copy %%r0, %0\n"
  287. "3: \n"
  288. " .section .fixup,\"ax\"\n"
  289. "4: ldi -2, %0\n"
  290. FIXUP_BRANCH(3b)
  291. " .previous\n"
  292. " .section __ex_table,\"aw\"\n"
  293. #ifdef __LP64__
  294. " .dword 1b,4b\n"
  295. " .dword 2b,4b\n"
  296. #else
  297. " .word 1b,4b\n"
  298. " .word 2b,4b\n"
  299. #endif
  300. " .previous\n"
  301. : "=r" (ret)
  302. : "r" (val), "r" (regs->ior), "r" (regs->isr)
  303. : "r19", FIXUP_BRANCH_CLOBBER );
  304. return ret;
  305. }
  306. static int emulate_stw(struct pt_regs *regs, int frreg, int flop)
  307. {
  308. unsigned long val;
  309. int ret;
  310. if (flop)
  311. val = ((__u32*)(regs->fr))[frreg];
  312. else if (frreg)
  313. val = regs->gr[frreg];
  314. else
  315. val = 0;
  316. DPRINTF("store r%d (0x" RFMT ") to " RFMT ":" RFMT " for 4 bytes\n", frreg,
  317. val, regs->isr, regs->ior);
  318. __asm__ __volatile__ (
  319. " mtsp %3, %%sr1\n"
  320. " zdep %2, 28, 2, %%r19\n"
  321. " dep %%r0, 31, 2, %2\n"
  322. " mtsar %%r19\n"
  323. " depwi,z -2, %%sar, 32, %%r19\n"
  324. "1: ldw 0(%%sr1,%2),%%r20\n"
  325. "2: ldw 4(%%sr1,%2),%%r21\n"
  326. " vshd %%r0, %1, %%r22\n"
  327. " vshd %1, %%r0, %%r1\n"
  328. " and %%r20, %%r19, %%r20\n"
  329. " andcm %%r21, %%r19, %%r21\n"
  330. " or %%r22, %%r20, %%r20\n"
  331. " or %%r1, %%r21, %%r21\n"
  332. " stw %%r20,0(%%sr1,%2)\n"
  333. " stw %%r21,4(%%sr1,%2)\n"
  334. " copy %%r0, %0\n"
  335. "3: \n"
  336. " .section .fixup,\"ax\"\n"
  337. "4: ldi -2, %0\n"
  338. FIXUP_BRANCH(3b)
  339. " .previous\n"
  340. " .section __ex_table,\"aw\"\n"
  341. #ifdef __LP64__
  342. " .dword 1b,4b\n"
  343. " .dword 2b,4b\n"
  344. #else
  345. " .word 1b,4b\n"
  346. " .word 2b,4b\n"
  347. #endif
  348. " .previous\n"
  349. : "=r" (ret)
  350. : "r" (val), "r" (regs->ior), "r" (regs->isr)
  351. : "r19", "r20", "r21", "r22", "r1", FIXUP_BRANCH_CLOBBER );
  352. return 0;
  353. }
  354. static int emulate_std(struct pt_regs *regs, int frreg, int flop)
  355. {
  356. __u64 val;
  357. int ret;
  358. if (flop)
  359. val = regs->fr[frreg];
  360. else if (frreg)
  361. val = regs->gr[frreg];
  362. else
  363. val = 0;
  364. DPRINTF("store r%d (0x%016llx) to " RFMT ":" RFMT " for 8 bytes\n", frreg,
  365. val, regs->isr, regs->ior);
  366. #ifdef CONFIG_PA20
  367. #ifndef __LP64__
  368. if (!flop)
  369. return -1;
  370. #endif
  371. __asm__ __volatile__ (
  372. " mtsp %3, %%sr1\n"
  373. " depd,z %2, 60, 3, %%r19\n"
  374. " depd %%r0, 63, 3, %2\n"
  375. " mtsar %%r19\n"
  376. " depdi,z -2, %%sar, 64, %%r19\n"
  377. "1: ldd 0(%%sr1,%2),%%r20\n"
  378. "2: ldd 8(%%sr1,%2),%%r21\n"
  379. " shrpd %%r0, %1, %%sar, %%r22\n"
  380. " shrpd %1, %%r0, %%sar, %%r1\n"
  381. " and %%r20, %%r19, %%r20\n"
  382. " andcm %%r21, %%r19, %%r21\n"
  383. " or %%r22, %%r20, %%r20\n"
  384. " or %%r1, %%r21, %%r21\n"
  385. "3: std %%r20,0(%%sr1,%2)\n"
  386. "4: std %%r21,8(%%sr1,%2)\n"
  387. " copy %%r0, %0\n"
  388. "5: \n"
  389. " .section .fixup,\"ax\"\n"
  390. "6: ldi -2, %0\n"
  391. FIXUP_BRANCH(5b)
  392. " .previous\n"
  393. " .section __ex_table,\"aw\"\n"
  394. #ifdef __LP64__
  395. " .dword 1b,6b\n"
  396. " .dword 2b,6b\n"
  397. " .dword 3b,6b\n"
  398. " .dword 4b,6b\n"
  399. #else
  400. " .word 1b,6b\n"
  401. " .word 2b,6b\n"
  402. " .word 3b,6b\n"
  403. " .word 4b,6b\n"
  404. #endif
  405. " .previous\n"
  406. : "=r" (ret)
  407. : "r" (val), "r" (regs->ior), "r" (regs->isr)
  408. : "r19", "r20", "r21", "r22", "r1", FIXUP_BRANCH_CLOBBER );
  409. #else
  410. {
  411. unsigned long valh=(val>>32),vall=(val&0xffffffffl);
  412. __asm__ __volatile__ (
  413. " mtsp %4, %%sr1\n"
  414. " zdep %2, 29, 2, %%r19\n"
  415. " dep %%r0, 31, 2, %2\n"
  416. " mtsar %%r19\n"
  417. " zvdepi -2, 32, %%r19\n"
  418. "1: ldw 0(%%sr1,%3),%%r20\n"
  419. "2: ldw 8(%%sr1,%3),%%r21\n"
  420. " vshd %1, %2, %%r1\n"
  421. " vshd %%r0, %1, %1\n"
  422. " vshd %2, %%r0, %2\n"
  423. " and %%r20, %%r19, %%r20\n"
  424. " andcm %%r21, %%r19, %%r21\n"
  425. " or %1, %%r20, %1\n"
  426. " or %2, %%r21, %2\n"
  427. "3: stw %1,0(%%sr1,%1)\n"
  428. "4: stw %%r1,4(%%sr1,%3)\n"
  429. "5: stw %2,8(%%sr1,%3)\n"
  430. " copy %%r0, %0\n"
  431. "6: \n"
  432. " .section .fixup,\"ax\"\n"
  433. "7: ldi -2, %0\n"
  434. FIXUP_BRANCH(6b)
  435. " .previous\n"
  436. " .section __ex_table,\"aw\"\n"
  437. #ifdef __LP64__
  438. " .dword 1b,7b\n"
  439. " .dword 2b,7b\n"
  440. " .dword 3b,7b\n"
  441. " .dword 4b,7b\n"
  442. " .dword 5b,7b\n"
  443. #else
  444. " .word 1b,7b\n"
  445. " .word 2b,7b\n"
  446. " .word 3b,7b\n"
  447. " .word 4b,7b\n"
  448. " .word 5b,7b\n"
  449. #endif
  450. " .previous\n"
  451. : "=r" (ret)
  452. : "r" (valh), "r" (vall), "r" (regs->ior), "r" (regs->isr)
  453. : "r19", "r20", "r21", "r1", FIXUP_BRANCH_CLOBBER );
  454. }
  455. #endif
  456. return ret;
  457. }
  458. void handle_unaligned(struct pt_regs *regs)
  459. {
  460. static unsigned long unaligned_count = 0;
  461. static unsigned long last_time = 0;
  462. unsigned long newbase = R1(regs->iir)?regs->gr[R1(regs->iir)]:0;
  463. int modify = 0;
  464. int ret = ERR_NOTHANDLED;
  465. struct siginfo si;
  466. register int flop=0; /* true if this is a flop */
  467. /* log a message with pacing */
  468. if (user_mode(regs)) {
  469. if (current->thread.flags & PARISC_UAC_SIGBUS) {
  470. goto force_sigbus;
  471. }
  472. if (unaligned_count > 5 && jiffies - last_time > 5*HZ) {
  473. unaligned_count = 0;
  474. last_time = jiffies;
  475. }
  476. if (!(current->thread.flags & PARISC_UAC_NOPRINT)
  477. && ++unaligned_count < 5) {
  478. char buf[256];
  479. sprintf(buf, "%s(%d): unaligned access to 0x" RFMT " at ip=0x" RFMT "\n",
  480. current->comm, current->pid, regs->ior, regs->iaoq[0]);
  481. printk(KERN_WARNING "%s", buf);
  482. #ifdef DEBUG_UNALIGNED
  483. show_regs(regs);
  484. #endif
  485. }
  486. if (!unaligned_enabled)
  487. goto force_sigbus;
  488. }
  489. /* handle modification - OK, it's ugly, see the instruction manual */
  490. switch (MAJOR_OP(regs->iir))
  491. {
  492. case 0x03:
  493. case 0x09:
  494. case 0x0b:
  495. if (regs->iir&0x20)
  496. {
  497. modify = 1;
  498. if (regs->iir&0x1000) /* short loads */
  499. if (regs->iir&0x200)
  500. newbase += IM5_3(regs->iir);
  501. else
  502. newbase += IM5_2(regs->iir);
  503. else if (regs->iir&0x2000) /* scaled indexed */
  504. {
  505. int shift=0;
  506. switch (regs->iir & OPCODE1_MASK)
  507. {
  508. case OPCODE_LDH_I:
  509. shift= 1; break;
  510. case OPCODE_LDW_I:
  511. shift= 2; break;
  512. case OPCODE_LDD_I:
  513. case OPCODE_LDDA_I:
  514. shift= 3; break;
  515. }
  516. newbase += (R2(regs->iir)?regs->gr[R2(regs->iir)]:0)<<shift;
  517. } else /* simple indexed */
  518. newbase += (R2(regs->iir)?regs->gr[R2(regs->iir)]:0);
  519. }
  520. break;
  521. case 0x13:
  522. case 0x1b:
  523. modify = 1;
  524. newbase += IM14(regs->iir);
  525. break;
  526. case 0x14:
  527. case 0x1c:
  528. if (regs->iir&8)
  529. {
  530. modify = 1;
  531. newbase += IM14(regs->iir&~0xe);
  532. }
  533. break;
  534. case 0x16:
  535. case 0x1e:
  536. modify = 1;
  537. newbase += IM14(regs->iir&6);
  538. break;
  539. case 0x17:
  540. case 0x1f:
  541. if (regs->iir&4)
  542. {
  543. modify = 1;
  544. newbase += IM14(regs->iir&~4);
  545. }
  546. break;
  547. }
  548. /* TODO: make this cleaner... */
  549. switch (regs->iir & OPCODE1_MASK)
  550. {
  551. case OPCODE_LDH_I:
  552. case OPCODE_LDH_S:
  553. ret = emulate_ldh(regs, R3(regs->iir));
  554. break;
  555. case OPCODE_LDW_I:
  556. case OPCODE_LDWA_I:
  557. case OPCODE_LDW_S:
  558. case OPCODE_LDWA_S:
  559. ret = emulate_ldw(regs, R3(regs->iir),0);
  560. break;
  561. case OPCODE_STH:
  562. ret = emulate_sth(regs, R2(regs->iir));
  563. break;
  564. case OPCODE_STW:
  565. case OPCODE_STWA:
  566. ret = emulate_stw(regs, R2(regs->iir),0);
  567. break;
  568. #ifdef CONFIG_PA20
  569. case OPCODE_LDD_I:
  570. case OPCODE_LDDA_I:
  571. case OPCODE_LDD_S:
  572. case OPCODE_LDDA_S:
  573. ret = emulate_ldd(regs, R3(regs->iir),0);
  574. break;
  575. case OPCODE_STD:
  576. case OPCODE_STDA:
  577. ret = emulate_std(regs, R2(regs->iir),0);
  578. break;
  579. #endif
  580. case OPCODE_FLDWX:
  581. case OPCODE_FLDWS:
  582. case OPCODE_FLDWXR:
  583. case OPCODE_FLDWSR:
  584. flop=1;
  585. ret = emulate_ldw(regs,FR3(regs->iir),1);
  586. break;
  587. case OPCODE_FLDDX:
  588. case OPCODE_FLDDS:
  589. flop=1;
  590. ret = emulate_ldd(regs,R3(regs->iir),1);
  591. break;
  592. case OPCODE_FSTWX:
  593. case OPCODE_FSTWS:
  594. case OPCODE_FSTWXR:
  595. case OPCODE_FSTWSR:
  596. flop=1;
  597. ret = emulate_stw(regs,FR3(regs->iir),1);
  598. break;
  599. case OPCODE_FSTDX:
  600. case OPCODE_FSTDS:
  601. flop=1;
  602. ret = emulate_std(regs,R3(regs->iir),1);
  603. break;
  604. case OPCODE_LDCD_I:
  605. case OPCODE_LDCW_I:
  606. case OPCODE_LDCD_S:
  607. case OPCODE_LDCW_S:
  608. ret = ERR_NOTHANDLED; /* "undefined", but lets kill them. */
  609. break;
  610. }
  611. #ifdef CONFIG_PA20
  612. switch (regs->iir & OPCODE2_MASK)
  613. {
  614. case OPCODE_FLDD_L:
  615. flop=1;
  616. ret = emulate_ldd(regs,R2(regs->iir),1);
  617. break;
  618. case OPCODE_FSTD_L:
  619. flop=1;
  620. ret = emulate_std(regs, R2(regs->iir),1);
  621. break;
  622. #ifdef CONFIG_PA20
  623. case OPCODE_LDD_L:
  624. ret = emulate_ldd(regs, R2(regs->iir),0);
  625. break;
  626. case OPCODE_STD_L:
  627. ret = emulate_std(regs, R2(regs->iir),0);
  628. break;
  629. #endif
  630. }
  631. #endif
  632. switch (regs->iir & OPCODE3_MASK)
  633. {
  634. case OPCODE_FLDW_L:
  635. flop=1;
  636. ret = emulate_ldw(regs, R2(regs->iir),0);
  637. break;
  638. case OPCODE_LDW_M:
  639. ret = emulate_ldw(regs, R2(regs->iir),1);
  640. break;
  641. case OPCODE_FSTW_L:
  642. flop=1;
  643. ret = emulate_stw(regs, R2(regs->iir),1);
  644. break;
  645. case OPCODE_STW_M:
  646. ret = emulate_stw(regs, R2(regs->iir),0);
  647. break;
  648. }
  649. switch (regs->iir & OPCODE4_MASK)
  650. {
  651. case OPCODE_LDH_L:
  652. ret = emulate_ldh(regs, R2(regs->iir));
  653. break;
  654. case OPCODE_LDW_L:
  655. case OPCODE_LDWM:
  656. ret = emulate_ldw(regs, R2(regs->iir),0);
  657. break;
  658. case OPCODE_STH_L:
  659. ret = emulate_sth(regs, R2(regs->iir));
  660. break;
  661. case OPCODE_STW_L:
  662. case OPCODE_STWM:
  663. ret = emulate_stw(regs, R2(regs->iir),0);
  664. break;
  665. }
  666. if (modify && R1(regs->iir))
  667. regs->gr[R1(regs->iir)] = newbase;
  668. if (ret == ERR_NOTHANDLED)
  669. printk(KERN_CRIT "Not-handled unaligned insn 0x%08lx\n", regs->iir);
  670. DPRINTF("ret = %d\n", ret);
  671. if (ret)
  672. {
  673. printk(KERN_CRIT "Unaligned handler failed, ret = %d\n", ret);
  674. die_if_kernel("Unaligned data reference", regs, 28);
  675. if (ret == ERR_PAGEFAULT)
  676. {
  677. si.si_signo = SIGSEGV;
  678. si.si_errno = 0;
  679. si.si_code = SEGV_MAPERR;
  680. si.si_addr = (void __user *)regs->ior;
  681. force_sig_info(SIGSEGV, &si, current);
  682. }
  683. else
  684. {
  685. force_sigbus:
  686. /* couldn't handle it ... */
  687. si.si_signo = SIGBUS;
  688. si.si_errno = 0;
  689. si.si_code = BUS_ADRALN;
  690. si.si_addr = (void __user *)regs->ior;
  691. force_sig_info(SIGBUS, &si, current);
  692. }
  693. return;
  694. }
  695. /* else we handled it, let life go on. */
  696. regs->gr[0]|=PSW_N;
  697. }
  698. /*
  699. * NB: check_unaligned() is only used for PCXS processors right
  700. * now, so we only check for PA1.1 encodings at this point.
  701. */
  702. int
  703. check_unaligned(struct pt_regs *regs)
  704. {
  705. unsigned long align_mask;
  706. /* Get alignment mask */
  707. align_mask = 0UL;
  708. switch (regs->iir & OPCODE1_MASK) {
  709. case OPCODE_LDH_I:
  710. case OPCODE_LDH_S:
  711. case OPCODE_STH:
  712. align_mask = 1UL;
  713. break;
  714. case OPCODE_LDW_I:
  715. case OPCODE_LDWA_I:
  716. case OPCODE_LDW_S:
  717. case OPCODE_LDWA_S:
  718. case OPCODE_STW:
  719. case OPCODE_STWA:
  720. align_mask = 3UL;
  721. break;
  722. default:
  723. switch (regs->iir & OPCODE4_MASK) {
  724. case OPCODE_LDH_L:
  725. case OPCODE_STH_L:
  726. align_mask = 1UL;
  727. break;
  728. case OPCODE_LDW_L:
  729. case OPCODE_LDWM:
  730. case OPCODE_STW_L:
  731. case OPCODE_STWM:
  732. align_mask = 3UL;
  733. break;
  734. }
  735. break;
  736. }
  737. return (int)(regs->ior & align_mask);
  738. }