toshiba_rbtx4927_irq.c 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785
  1. /*
  2. * linux/arch/mips/tx4927/toshiba_rbtx4927/toshiba_rbtx4927_irq.c
  3. *
  4. * Toshiba RBTX4927 specific interrupt handlers
  5. *
  6. * Author: MontaVista Software, Inc.
  7. * source@mvista.com
  8. *
  9. * Copyright 2001-2002 MontaVista Software Inc.
  10. *
  11. * This program is free software; you can redistribute it and/or modify it
  12. * under the terms of the GNU General Public License as published by the
  13. * Free Software Foundation; either version 2 of the License, or (at your
  14. * option) any later version.
  15. *
  16. * THIS SOFTWARE IS PROVIDED ``AS IS'' AND ANY EXPRESS OR IMPLIED
  17. * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
  18. * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
  19. * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
  20. * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING,
  21. * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS
  22. * OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND
  23. * ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR
  24. * TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE
  25. * USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  26. *
  27. * You should have received a copy of the GNU General Public License along
  28. * with this program; if not, write to the Free Software Foundation, Inc.,
  29. * 675 Mass Ave, Cambridge, MA 02139, USA.
  30. */
  31. /*
  32. IRQ Device
  33. 00 RBTX4927-ISA/00
  34. 01 RBTX4927-ISA/01 PS2/Keyboard
  35. 02 RBTX4927-ISA/02 Cascade RBTX4927-ISA (irqs 8-15)
  36. 03 RBTX4927-ISA/03
  37. 04 RBTX4927-ISA/04
  38. 05 RBTX4927-ISA/05
  39. 06 RBTX4927-ISA/06
  40. 07 RBTX4927-ISA/07
  41. 08 RBTX4927-ISA/08
  42. 09 RBTX4927-ISA/09
  43. 10 RBTX4927-ISA/10
  44. 11 RBTX4927-ISA/11
  45. 12 RBTX4927-ISA/12 PS2/Mouse (not supported at this time)
  46. 13 RBTX4927-ISA/13
  47. 14 RBTX4927-ISA/14 IDE
  48. 15 RBTX4927-ISA/15
  49. 16 TX4927-CP0/00 Software 0
  50. 17 TX4927-CP0/01 Software 1
  51. 18 TX4927-CP0/02 Cascade TX4927-CP0
  52. 19 TX4927-CP0/03 Multiplexed -- do not use
  53. 20 TX4927-CP0/04 Multiplexed -- do not use
  54. 21 TX4927-CP0/05 Multiplexed -- do not use
  55. 22 TX4927-CP0/06 Multiplexed -- do not use
  56. 23 TX4927-CP0/07 CPU TIMER
  57. 24 TX4927-PIC/00
  58. 25 TX4927-PIC/01
  59. 26 TX4927-PIC/02
  60. 27 TX4927-PIC/03 Cascade RBTX4927-IOC
  61. 28 TX4927-PIC/04
  62. 29 TX4927-PIC/05 RBTX4927 RTL-8019AS ethernet
  63. 30 TX4927-PIC/06
  64. 31 TX4927-PIC/07
  65. 32 TX4927-PIC/08 TX4927 SerialIO Channel 0
  66. 33 TX4927-PIC/09 TX4927 SerialIO Channel 1
  67. 34 TX4927-PIC/10
  68. 35 TX4927-PIC/11
  69. 36 TX4927-PIC/12
  70. 37 TX4927-PIC/13
  71. 38 TX4927-PIC/14
  72. 39 TX4927-PIC/15
  73. 40 TX4927-PIC/16 TX4927 PCI PCI-C
  74. 41 TX4927-PIC/17
  75. 42 TX4927-PIC/18
  76. 43 TX4927-PIC/19
  77. 44 TX4927-PIC/20
  78. 45 TX4927-PIC/21
  79. 46 TX4927-PIC/22 TX4927 PCI PCI-ERR
  80. 47 TX4927-PIC/23 TX4927 PCI PCI-PMA (not used)
  81. 48 TX4927-PIC/24
  82. 49 TX4927-PIC/25
  83. 50 TX4927-PIC/26
  84. 51 TX4927-PIC/27
  85. 52 TX4927-PIC/28
  86. 53 TX4927-PIC/29
  87. 54 TX4927-PIC/30
  88. 55 TX4927-PIC/31
  89. 56 RBTX4927-IOC/00 FPCIB0 PCI-D PJ4/A PJ5/B SB/C PJ6/D PJ7/A (SouthBridge/NotUsed) [RTL-8139=PJ4]
  90. 57 RBTX4927-IOC/01 FPCIB0 PCI-C PJ4/D PJ5/A SB/B PJ6/C PJ7/D (SouthBridge/NotUsed) [RTL-8139=PJ5]
  91. 58 RBTX4927-IOC/02 FPCIB0 PCI-B PJ4/C PJ5/D SB/A PJ6/B PJ7/C (SouthBridge/IDE/pin=1,INTR) [RTL-8139=NotSupported]
  92. 59 RBTX4927-IOC/03 FPCIB0 PCI-A PJ4/B PJ5/C SB/D PJ6/A PJ7/B (SouthBridge/USB/pin=4) [RTL-8139=PJ6]
  93. 60 RBTX4927-IOC/04
  94. 61 RBTX4927-IOC/05
  95. 62 RBTX4927-IOC/06
  96. 63 RBTX4927-IOC/07
  97. NOTES:
  98. SouthBridge/INTR is mapped to SouthBridge/A=PCI-B/#58
  99. SouthBridge/ISA/pin=0 no pci irq used by this device
  100. SouthBridge/IDE/pin=1 no pci irq used by this device, using INTR via ISA IRQ14
  101. SouthBridge/USB/pin=4 using pci irq SouthBridge/D=PCI-A=#59
  102. SouthBridge/PMC/pin=0 no pci irq used by this device
  103. SuperIO/PS2/Keyboard, using INTR via ISA IRQ1
  104. SuperIO/PS2/Mouse, using INTR via ISA IRQ12 (mouse not currently supported)
  105. JP7 is not bus master -- do NOT use -- only 4 pci bus master's allowed -- SouthBridge, JP4, JP5, JP6
  106. */
  107. #include <linux/init.h>
  108. #include <linux/kernel.h>
  109. #include <linux/types.h>
  110. #include <linux/mm.h>
  111. #include <linux/swap.h>
  112. #include <linux/ioport.h>
  113. #include <linux/sched.h>
  114. #include <linux/interrupt.h>
  115. #include <linux/pci.h>
  116. #include <linux/timex.h>
  117. #include <asm/bootinfo.h>
  118. #include <asm/page.h>
  119. #include <asm/io.h>
  120. #include <asm/irq.h>
  121. #include <asm/pci.h>
  122. #include <asm/processor.h>
  123. #include <asm/reboot.h>
  124. #include <asm/time.h>
  125. #include <asm/wbflush.h>
  126. #include <linux/bootmem.h>
  127. #include <linux/blkdev.h>
  128. #ifdef CONFIG_RTC_DS1742
  129. #include <linux/ds1742rtc.h>
  130. #endif
  131. #ifdef CONFIG_TOSHIBA_FPCIB0
  132. #include <asm/tx4927/smsc_fdc37m81x.h>
  133. #endif
  134. #include <asm/tx4927/toshiba_rbtx4927.h>
  135. #undef TOSHIBA_RBTX4927_IRQ_DEBUG
  136. #ifdef TOSHIBA_RBTX4927_IRQ_DEBUG
  137. #define TOSHIBA_RBTX4927_IRQ_NONE 0x00000000
  138. #define TOSHIBA_RBTX4927_IRQ_INFO ( 1 << 0 )
  139. #define TOSHIBA_RBTX4927_IRQ_WARN ( 1 << 1 )
  140. #define TOSHIBA_RBTX4927_IRQ_EROR ( 1 << 2 )
  141. #define TOSHIBA_RBTX4927_IRQ_IOC_INIT ( 1 << 10 )
  142. #define TOSHIBA_RBTX4927_IRQ_IOC_STARTUP ( 1 << 11 )
  143. #define TOSHIBA_RBTX4927_IRQ_IOC_SHUTDOWN ( 1 << 12 )
  144. #define TOSHIBA_RBTX4927_IRQ_IOC_ENABLE ( 1 << 13 )
  145. #define TOSHIBA_RBTX4927_IRQ_IOC_DISABLE ( 1 << 14 )
  146. #define TOSHIBA_RBTX4927_IRQ_IOC_MASK ( 1 << 15 )
  147. #define TOSHIBA_RBTX4927_IRQ_IOC_ENDIRQ ( 1 << 16 )
  148. #define TOSHIBA_RBTX4927_IRQ_ISA_INIT ( 1 << 20 )
  149. #define TOSHIBA_RBTX4927_IRQ_ISA_STARTUP ( 1 << 21 )
  150. #define TOSHIBA_RBTX4927_IRQ_ISA_SHUTDOWN ( 1 << 22 )
  151. #define TOSHIBA_RBTX4927_IRQ_ISA_ENABLE ( 1 << 23 )
  152. #define TOSHIBA_RBTX4927_IRQ_ISA_DISABLE ( 1 << 24 )
  153. #define TOSHIBA_RBTX4927_IRQ_ISA_MASK ( 1 << 25 )
  154. #define TOSHIBA_RBTX4927_IRQ_ISA_ENDIRQ ( 1 << 26 )
  155. #define TOSHIBA_RBTX4927_SETUP_ALL 0xffffffff
  156. #endif
  157. #ifdef TOSHIBA_RBTX4927_IRQ_DEBUG
  158. static const u32 toshiba_rbtx4927_irq_debug_flag =
  159. (TOSHIBA_RBTX4927_IRQ_NONE | TOSHIBA_RBTX4927_IRQ_INFO |
  160. TOSHIBA_RBTX4927_IRQ_WARN | TOSHIBA_RBTX4927_IRQ_EROR
  161. // | TOSHIBA_RBTX4927_IRQ_IOC_INIT
  162. // | TOSHIBA_RBTX4927_IRQ_IOC_STARTUP
  163. // | TOSHIBA_RBTX4927_IRQ_IOC_SHUTDOWN
  164. // | TOSHIBA_RBTX4927_IRQ_IOC_ENABLE
  165. // | TOSHIBA_RBTX4927_IRQ_IOC_DISABLE
  166. // | TOSHIBA_RBTX4927_IRQ_IOC_MASK
  167. // | TOSHIBA_RBTX4927_IRQ_IOC_ENDIRQ
  168. // | TOSHIBA_RBTX4927_IRQ_ISA_INIT
  169. // | TOSHIBA_RBTX4927_IRQ_ISA_STARTUP
  170. // | TOSHIBA_RBTX4927_IRQ_ISA_SHUTDOWN
  171. // | TOSHIBA_RBTX4927_IRQ_ISA_ENABLE
  172. // | TOSHIBA_RBTX4927_IRQ_ISA_DISABLE
  173. // | TOSHIBA_RBTX4927_IRQ_ISA_MASK
  174. // | TOSHIBA_RBTX4927_IRQ_ISA_ENDIRQ
  175. );
  176. #endif
  177. #ifdef TOSHIBA_RBTX4927_IRQ_DEBUG
  178. #define TOSHIBA_RBTX4927_IRQ_DPRINTK(flag,str...) \
  179. if ( (toshiba_rbtx4927_irq_debug_flag) & (flag) ) \
  180. { \
  181. char tmp[100]; \
  182. sprintf( tmp, str ); \
  183. printk( "%s(%s:%u)::%s", __FUNCTION__, __FILE__, __LINE__, tmp ); \
  184. }
  185. #else
  186. #define TOSHIBA_RBTX4927_IRQ_DPRINTK(flag,str...)
  187. #endif
  188. #define TOSHIBA_RBTX4927_IRQ_IOC_RAW_BEG 0
  189. #define TOSHIBA_RBTX4927_IRQ_IOC_RAW_END 7
  190. #define TOSHIBA_RBTX4927_IRQ_IOC_BEG ((TX4927_IRQ_PIC_END+1)+TOSHIBA_RBTX4927_IRQ_IOC_RAW_BEG) /* 56 */
  191. #define TOSHIBA_RBTX4927_IRQ_IOC_END ((TX4927_IRQ_PIC_END+1)+TOSHIBA_RBTX4927_IRQ_IOC_RAW_END) /* 63 */
  192. #define TOSHIBA_RBTX4927_IRQ_ISA_BEG MI8259_IRQ_ISA_BEG
  193. #define TOSHIBA_RBTX4927_IRQ_ISA_END MI8259_IRQ_ISA_END
  194. #define TOSHIBA_RBTX4927_IRQ_ISA_MID ((TOSHIBA_RBTX4927_IRQ_ISA_BEG+TOSHIBA_RBTX4927_IRQ_ISA_END+1)/2)
  195. #define TOSHIBA_RBTX4927_IRQ_NEST_IOC_ON_PIC TX4927_IRQ_NEST_EXT_ON_PIC
  196. #define TOSHIBA_RBTX4927_IRQ_NEST_ISA_ON_IOC (TOSHIBA_RBTX4927_IRQ_IOC_BEG+2)
  197. #define TOSHIBA_RBTX4927_IRQ_NEST_ISA_ON_ISA (TOSHIBA_RBTX4927_IRQ_ISA_BEG+2)
  198. extern int tx4927_using_backplane;
  199. #ifdef CONFIG_TOSHIBA_FPCIB0
  200. extern void enable_8259A_irq(unsigned int irq);
  201. extern void disable_8259A_irq(unsigned int irq);
  202. extern void mask_and_ack_8259A(unsigned int irq);
  203. #endif
  204. static unsigned int toshiba_rbtx4927_irq_ioc_startup(unsigned int irq);
  205. static void toshiba_rbtx4927_irq_ioc_shutdown(unsigned int irq);
  206. static void toshiba_rbtx4927_irq_ioc_enable(unsigned int irq);
  207. static void toshiba_rbtx4927_irq_ioc_disable(unsigned int irq);
  208. static void toshiba_rbtx4927_irq_ioc_mask_and_ack(unsigned int irq);
  209. static void toshiba_rbtx4927_irq_ioc_end(unsigned int irq);
  210. #ifdef CONFIG_TOSHIBA_FPCIB0
  211. static unsigned int toshiba_rbtx4927_irq_isa_startup(unsigned int irq);
  212. static void toshiba_rbtx4927_irq_isa_shutdown(unsigned int irq);
  213. static void toshiba_rbtx4927_irq_isa_enable(unsigned int irq);
  214. static void toshiba_rbtx4927_irq_isa_disable(unsigned int irq);
  215. static void toshiba_rbtx4927_irq_isa_mask_and_ack(unsigned int irq);
  216. static void toshiba_rbtx4927_irq_isa_end(unsigned int irq);
  217. #endif
  218. static DEFINE_SPINLOCK(toshiba_rbtx4927_ioc_lock);
  219. #define TOSHIBA_RBTX4927_IOC_NAME "RBTX4927-IOC"
  220. static struct irq_chip toshiba_rbtx4927_irq_ioc_type = {
  221. .typename = TOSHIBA_RBTX4927_IOC_NAME,
  222. .startup = toshiba_rbtx4927_irq_ioc_startup,
  223. .shutdown = toshiba_rbtx4927_irq_ioc_shutdown,
  224. .enable = toshiba_rbtx4927_irq_ioc_enable,
  225. .disable = toshiba_rbtx4927_irq_ioc_disable,
  226. .ack = toshiba_rbtx4927_irq_ioc_mask_and_ack,
  227. .end = toshiba_rbtx4927_irq_ioc_end,
  228. .set_affinity = NULL
  229. };
  230. #define TOSHIBA_RBTX4927_IOC_INTR_ENAB 0xbc002000
  231. #define TOSHIBA_RBTX4927_IOC_INTR_STAT 0xbc002006
  232. #ifdef CONFIG_TOSHIBA_FPCIB0
  233. #define TOSHIBA_RBTX4927_ISA_NAME "RBTX4927-ISA"
  234. static struct irq_chip toshiba_rbtx4927_irq_isa_type = {
  235. .typename = TOSHIBA_RBTX4927_ISA_NAME,
  236. .startup = toshiba_rbtx4927_irq_isa_startup,
  237. .shutdown = toshiba_rbtx4927_irq_isa_shutdown,
  238. .enable = toshiba_rbtx4927_irq_isa_enable,
  239. .disable = toshiba_rbtx4927_irq_isa_disable,
  240. .ack = toshiba_rbtx4927_irq_isa_mask_and_ack,
  241. .end = toshiba_rbtx4927_irq_isa_end,
  242. .set_affinity = NULL
  243. };
  244. #endif
  245. u32 bit2num(u32 num)
  246. {
  247. u32 i;
  248. for (i = 0; i < (sizeof(num) * 8); i++) {
  249. if (num & (1 << i)) {
  250. return (i);
  251. }
  252. }
  253. return (0);
  254. }
  255. int toshiba_rbtx4927_irq_nested(int sw_irq)
  256. {
  257. u32 level3;
  258. u32 level4;
  259. u32 level5;
  260. level3 = reg_rd08(TOSHIBA_RBTX4927_IOC_INTR_STAT) & 0x1f;
  261. if (level3) {
  262. sw_irq = TOSHIBA_RBTX4927_IRQ_IOC_BEG + bit2num(level3);
  263. if (sw_irq != TOSHIBA_RBTX4927_IRQ_NEST_ISA_ON_IOC) {
  264. goto RETURN;
  265. }
  266. }
  267. #ifdef CONFIG_TOSHIBA_FPCIB0
  268. {
  269. if (tx4927_using_backplane) {
  270. outb(0x0A, 0x20);
  271. level4 = inb(0x20) & 0xff;
  272. if (level4) {
  273. sw_irq =
  274. TOSHIBA_RBTX4927_IRQ_ISA_BEG +
  275. bit2num(level4);
  276. if (sw_irq !=
  277. TOSHIBA_RBTX4927_IRQ_NEST_ISA_ON_ISA) {
  278. goto RETURN;
  279. }
  280. }
  281. outb(0x0A, 0xA0);
  282. level5 = inb(0xA0) & 0xff;
  283. if (level5) {
  284. sw_irq =
  285. TOSHIBA_RBTX4927_IRQ_ISA_MID +
  286. bit2num(level5);
  287. goto RETURN;
  288. }
  289. }
  290. }
  291. #endif
  292. RETURN:
  293. return (sw_irq);
  294. }
  295. //#define TOSHIBA_RBTX4927_PIC_ACTION(s) { no_action, 0, CPU_MASK_NONE, s, NULL, NULL }
  296. #define TOSHIBA_RBTX4927_PIC_ACTION(s) { no_action, IRQF_SHARED, CPU_MASK_NONE, s, NULL, NULL }
  297. static struct irqaction toshiba_rbtx4927_irq_ioc_action =
  298. TOSHIBA_RBTX4927_PIC_ACTION(TOSHIBA_RBTX4927_IOC_NAME);
  299. #ifdef CONFIG_TOSHIBA_FPCIB0
  300. static struct irqaction toshiba_rbtx4927_irq_isa_master =
  301. TOSHIBA_RBTX4927_PIC_ACTION(TOSHIBA_RBTX4927_ISA_NAME "/M");
  302. static struct irqaction toshiba_rbtx4927_irq_isa_slave =
  303. TOSHIBA_RBTX4927_PIC_ACTION(TOSHIBA_RBTX4927_ISA_NAME "/S");
  304. #endif
  305. /**********************************************************************************/
  306. /* Functions for ioc */
  307. /**********************************************************************************/
  308. static void __init toshiba_rbtx4927_irq_ioc_init(void)
  309. {
  310. int i;
  311. TOSHIBA_RBTX4927_IRQ_DPRINTK(TOSHIBA_RBTX4927_IRQ_IOC_INIT,
  312. "beg=%d end=%d\n",
  313. TOSHIBA_RBTX4927_IRQ_IOC_BEG,
  314. TOSHIBA_RBTX4927_IRQ_IOC_END);
  315. for (i = TOSHIBA_RBTX4927_IRQ_IOC_BEG;
  316. i <= TOSHIBA_RBTX4927_IRQ_IOC_END; i++) {
  317. irq_desc[i].status = IRQ_DISABLED;
  318. irq_desc[i].action = 0;
  319. irq_desc[i].depth = 3;
  320. irq_desc[i].chip = &toshiba_rbtx4927_irq_ioc_type;
  321. }
  322. setup_irq(TOSHIBA_RBTX4927_IRQ_NEST_IOC_ON_PIC,
  323. &toshiba_rbtx4927_irq_ioc_action);
  324. return;
  325. }
  326. static unsigned int toshiba_rbtx4927_irq_ioc_startup(unsigned int irq)
  327. {
  328. TOSHIBA_RBTX4927_IRQ_DPRINTK(TOSHIBA_RBTX4927_IRQ_IOC_STARTUP,
  329. "irq=%d\n", irq);
  330. if (irq < TOSHIBA_RBTX4927_IRQ_IOC_BEG
  331. || irq > TOSHIBA_RBTX4927_IRQ_IOC_END) {
  332. TOSHIBA_RBTX4927_IRQ_DPRINTK(TOSHIBA_RBTX4927_IRQ_EROR,
  333. "bad irq=%d\n", irq);
  334. panic("\n");
  335. }
  336. toshiba_rbtx4927_irq_ioc_enable(irq);
  337. return (0);
  338. }
  339. static void toshiba_rbtx4927_irq_ioc_shutdown(unsigned int irq)
  340. {
  341. TOSHIBA_RBTX4927_IRQ_DPRINTK(TOSHIBA_RBTX4927_IRQ_IOC_SHUTDOWN,
  342. "irq=%d\n", irq);
  343. if (irq < TOSHIBA_RBTX4927_IRQ_IOC_BEG
  344. || irq > TOSHIBA_RBTX4927_IRQ_IOC_END) {
  345. TOSHIBA_RBTX4927_IRQ_DPRINTK(TOSHIBA_RBTX4927_IRQ_EROR,
  346. "bad irq=%d\n", irq);
  347. panic("\n");
  348. }
  349. toshiba_rbtx4927_irq_ioc_disable(irq);
  350. return;
  351. }
  352. static void toshiba_rbtx4927_irq_ioc_enable(unsigned int irq)
  353. {
  354. unsigned long flags;
  355. volatile unsigned char v;
  356. TOSHIBA_RBTX4927_IRQ_DPRINTK(TOSHIBA_RBTX4927_IRQ_IOC_ENABLE,
  357. "irq=%d\n", irq);
  358. if (irq < TOSHIBA_RBTX4927_IRQ_IOC_BEG
  359. || irq > TOSHIBA_RBTX4927_IRQ_IOC_END) {
  360. TOSHIBA_RBTX4927_IRQ_DPRINTK(TOSHIBA_RBTX4927_IRQ_EROR,
  361. "bad irq=%d\n", irq);
  362. panic("\n");
  363. }
  364. spin_lock_irqsave(&toshiba_rbtx4927_ioc_lock, flags);
  365. v = TX4927_RD08(TOSHIBA_RBTX4927_IOC_INTR_ENAB);
  366. v |= (1 << (irq - TOSHIBA_RBTX4927_IRQ_IOC_BEG));
  367. TOSHIBA_RBTX4927_WR08(TOSHIBA_RBTX4927_IOC_INTR_ENAB, v);
  368. spin_unlock_irqrestore(&toshiba_rbtx4927_ioc_lock, flags);
  369. return;
  370. }
  371. static void toshiba_rbtx4927_irq_ioc_disable(unsigned int irq)
  372. {
  373. unsigned long flags;
  374. volatile unsigned char v;
  375. TOSHIBA_RBTX4927_IRQ_DPRINTK(TOSHIBA_RBTX4927_IRQ_IOC_DISABLE,
  376. "irq=%d\n", irq);
  377. if (irq < TOSHIBA_RBTX4927_IRQ_IOC_BEG
  378. || irq > TOSHIBA_RBTX4927_IRQ_IOC_END) {
  379. TOSHIBA_RBTX4927_IRQ_DPRINTK(TOSHIBA_RBTX4927_IRQ_EROR,
  380. "bad irq=%d\n", irq);
  381. panic("\n");
  382. }
  383. spin_lock_irqsave(&toshiba_rbtx4927_ioc_lock, flags);
  384. v = TX4927_RD08(TOSHIBA_RBTX4927_IOC_INTR_ENAB);
  385. v &= ~(1 << (irq - TOSHIBA_RBTX4927_IRQ_IOC_BEG));
  386. TOSHIBA_RBTX4927_WR08(TOSHIBA_RBTX4927_IOC_INTR_ENAB, v);
  387. spin_unlock_irqrestore(&toshiba_rbtx4927_ioc_lock, flags);
  388. return;
  389. }
  390. static void toshiba_rbtx4927_irq_ioc_mask_and_ack(unsigned int irq)
  391. {
  392. TOSHIBA_RBTX4927_IRQ_DPRINTK(TOSHIBA_RBTX4927_IRQ_IOC_MASK,
  393. "irq=%d\n", irq);
  394. if (irq < TOSHIBA_RBTX4927_IRQ_IOC_BEG
  395. || irq > TOSHIBA_RBTX4927_IRQ_IOC_END) {
  396. TOSHIBA_RBTX4927_IRQ_DPRINTK(TOSHIBA_RBTX4927_IRQ_EROR,
  397. "bad irq=%d\n", irq);
  398. panic("\n");
  399. }
  400. toshiba_rbtx4927_irq_ioc_disable(irq);
  401. return;
  402. }
  403. static void toshiba_rbtx4927_irq_ioc_end(unsigned int irq)
  404. {
  405. TOSHIBA_RBTX4927_IRQ_DPRINTK(TOSHIBA_RBTX4927_IRQ_IOC_ENDIRQ,
  406. "irq=%d\n", irq);
  407. if (irq < TOSHIBA_RBTX4927_IRQ_IOC_BEG
  408. || irq > TOSHIBA_RBTX4927_IRQ_IOC_END) {
  409. TOSHIBA_RBTX4927_IRQ_DPRINTK(TOSHIBA_RBTX4927_IRQ_EROR,
  410. "bad irq=%d\n", irq);
  411. panic("\n");
  412. }
  413. if (!(irq_desc[irq].status & (IRQ_DISABLED | IRQ_INPROGRESS))) {
  414. toshiba_rbtx4927_irq_ioc_enable(irq);
  415. }
  416. return;
  417. }
  418. /**********************************************************************************/
  419. /* Functions for isa */
  420. /**********************************************************************************/
  421. #ifdef CONFIG_TOSHIBA_FPCIB0
  422. static void __init toshiba_rbtx4927_irq_isa_init(void)
  423. {
  424. int i;
  425. TOSHIBA_RBTX4927_IRQ_DPRINTK(TOSHIBA_RBTX4927_IRQ_ISA_INIT,
  426. "beg=%d end=%d\n",
  427. TOSHIBA_RBTX4927_IRQ_ISA_BEG,
  428. TOSHIBA_RBTX4927_IRQ_ISA_END);
  429. for (i = TOSHIBA_RBTX4927_IRQ_ISA_BEG;
  430. i <= TOSHIBA_RBTX4927_IRQ_ISA_END; i++) {
  431. irq_desc[i].status = IRQ_DISABLED;
  432. irq_desc[i].action = 0;
  433. irq_desc[i].depth =
  434. ((i < TOSHIBA_RBTX4927_IRQ_ISA_MID) ? (4) : (5));
  435. irq_desc[i].chip = &toshiba_rbtx4927_irq_isa_type;
  436. }
  437. setup_irq(TOSHIBA_RBTX4927_IRQ_NEST_ISA_ON_IOC,
  438. &toshiba_rbtx4927_irq_isa_master);
  439. setup_irq(TOSHIBA_RBTX4927_IRQ_NEST_ISA_ON_ISA,
  440. &toshiba_rbtx4927_irq_isa_slave);
  441. /* make sure we are looking at IRR (not ISR) */
  442. outb(0x0A, 0x20);
  443. outb(0x0A, 0xA0);
  444. return;
  445. }
  446. #endif
  447. #ifdef CONFIG_TOSHIBA_FPCIB0
  448. static unsigned int toshiba_rbtx4927_irq_isa_startup(unsigned int irq)
  449. {
  450. TOSHIBA_RBTX4927_IRQ_DPRINTK(TOSHIBA_RBTX4927_IRQ_ISA_STARTUP,
  451. "irq=%d\n", irq);
  452. if (irq < TOSHIBA_RBTX4927_IRQ_ISA_BEG
  453. || irq > TOSHIBA_RBTX4927_IRQ_ISA_END) {
  454. TOSHIBA_RBTX4927_IRQ_DPRINTK(TOSHIBA_RBTX4927_IRQ_EROR,
  455. "bad irq=%d\n", irq);
  456. panic("\n");
  457. }
  458. toshiba_rbtx4927_irq_isa_enable(irq);
  459. return (0);
  460. }
  461. #endif
  462. #ifdef CONFIG_TOSHIBA_FPCIB0
  463. static void toshiba_rbtx4927_irq_isa_shutdown(unsigned int irq)
  464. {
  465. TOSHIBA_RBTX4927_IRQ_DPRINTK(TOSHIBA_RBTX4927_IRQ_ISA_SHUTDOWN,
  466. "irq=%d\n", irq);
  467. if (irq < TOSHIBA_RBTX4927_IRQ_ISA_BEG
  468. || irq > TOSHIBA_RBTX4927_IRQ_ISA_END) {
  469. TOSHIBA_RBTX4927_IRQ_DPRINTK(TOSHIBA_RBTX4927_IRQ_EROR,
  470. "bad irq=%d\n", irq);
  471. panic("\n");
  472. }
  473. toshiba_rbtx4927_irq_isa_disable(irq);
  474. return;
  475. }
  476. #endif
  477. #ifdef CONFIG_TOSHIBA_FPCIB0
  478. static void toshiba_rbtx4927_irq_isa_enable(unsigned int irq)
  479. {
  480. TOSHIBA_RBTX4927_IRQ_DPRINTK(TOSHIBA_RBTX4927_IRQ_ISA_ENABLE,
  481. "irq=%d\n", irq);
  482. if (irq < TOSHIBA_RBTX4927_IRQ_ISA_BEG
  483. || irq > TOSHIBA_RBTX4927_IRQ_ISA_END) {
  484. TOSHIBA_RBTX4927_IRQ_DPRINTK(TOSHIBA_RBTX4927_IRQ_EROR,
  485. "bad irq=%d\n", irq);
  486. panic("\n");
  487. }
  488. enable_8259A_irq(irq);
  489. return;
  490. }
  491. #endif
  492. #ifdef CONFIG_TOSHIBA_FPCIB0
  493. static void toshiba_rbtx4927_irq_isa_disable(unsigned int irq)
  494. {
  495. TOSHIBA_RBTX4927_IRQ_DPRINTK(TOSHIBA_RBTX4927_IRQ_ISA_DISABLE,
  496. "irq=%d\n", irq);
  497. if (irq < TOSHIBA_RBTX4927_IRQ_ISA_BEG
  498. || irq > TOSHIBA_RBTX4927_IRQ_ISA_END) {
  499. TOSHIBA_RBTX4927_IRQ_DPRINTK(TOSHIBA_RBTX4927_IRQ_EROR,
  500. "bad irq=%d\n", irq);
  501. panic("\n");
  502. }
  503. disable_8259A_irq(irq);
  504. return;
  505. }
  506. #endif
  507. #ifdef CONFIG_TOSHIBA_FPCIB0
  508. static void toshiba_rbtx4927_irq_isa_mask_and_ack(unsigned int irq)
  509. {
  510. TOSHIBA_RBTX4927_IRQ_DPRINTK(TOSHIBA_RBTX4927_IRQ_ISA_MASK,
  511. "irq=%d\n", irq);
  512. if (irq < TOSHIBA_RBTX4927_IRQ_ISA_BEG
  513. || irq > TOSHIBA_RBTX4927_IRQ_ISA_END) {
  514. TOSHIBA_RBTX4927_IRQ_DPRINTK(TOSHIBA_RBTX4927_IRQ_EROR,
  515. "bad irq=%d\n", irq);
  516. panic("\n");
  517. }
  518. mask_and_ack_8259A(irq);
  519. return;
  520. }
  521. #endif
  522. #ifdef CONFIG_TOSHIBA_FPCIB0
  523. static void toshiba_rbtx4927_irq_isa_end(unsigned int irq)
  524. {
  525. TOSHIBA_RBTX4927_IRQ_DPRINTK(TOSHIBA_RBTX4927_IRQ_ISA_ENDIRQ,
  526. "irq=%d\n", irq);
  527. if (irq < TOSHIBA_RBTX4927_IRQ_ISA_BEG
  528. || irq > TOSHIBA_RBTX4927_IRQ_ISA_END) {
  529. TOSHIBA_RBTX4927_IRQ_DPRINTK(TOSHIBA_RBTX4927_IRQ_EROR,
  530. "bad irq=%d\n", irq);
  531. panic("\n");
  532. }
  533. if (!(irq_desc[irq].status & (IRQ_DISABLED | IRQ_INPROGRESS))) {
  534. toshiba_rbtx4927_irq_isa_enable(irq);
  535. }
  536. return;
  537. }
  538. #endif
  539. void __init arch_init_irq(void)
  540. {
  541. extern void tx4927_irq_init(void);
  542. local_irq_disable();
  543. tx4927_irq_init();
  544. toshiba_rbtx4927_irq_ioc_init();
  545. #ifdef CONFIG_TOSHIBA_FPCIB0
  546. {
  547. if (tx4927_using_backplane) {
  548. toshiba_rbtx4927_irq_isa_init();
  549. }
  550. }
  551. #endif
  552. wbflush();
  553. return;
  554. }
  555. void toshiba_rbtx4927_irq_dump(char *key)
  556. {
  557. #ifdef TOSHIBA_RBTX4927_IRQ_DEBUG
  558. {
  559. u32 i, j = 0;
  560. for (i = 0; i < NR_IRQS; i++) {
  561. if (strcmp(irq_desc[i].chip->typename, "none")
  562. == 0)
  563. continue;
  564. if ((i >= 1)
  565. && (irq_desc[i - 1].chip->typename ==
  566. irq_desc[i].chip->typename)) {
  567. j++;
  568. } else {
  569. j = 0;
  570. }
  571. TOSHIBA_RBTX4927_IRQ_DPRINTK
  572. (TOSHIBA_RBTX4927_IRQ_INFO,
  573. "%s irq=0x%02x/%3d s=0x%08x h=0x%08x a=0x%08x ah=0x%08x d=%1d n=%s/%02d\n",
  574. key, i, i, irq_desc[i].status,
  575. (u32) irq_desc[i].chip,
  576. (u32) irq_desc[i].action,
  577. (u32) (irq_desc[i].action ? irq_desc[i].
  578. action->handler : 0),
  579. irq_desc[i].depth,
  580. irq_desc[i].chip->typename, j);
  581. }
  582. }
  583. #endif
  584. return;
  585. }
  586. void toshiba_rbtx4927_irq_dump_pics(char *s)
  587. {
  588. u32 level0_m;
  589. u32 level0_s;
  590. u32 level1_m;
  591. u32 level1_s;
  592. u32 level2;
  593. u32 level2_p;
  594. u32 level2_s;
  595. u32 level3_m;
  596. u32 level3_s;
  597. u32 level4_m;
  598. u32 level4_s;
  599. u32 level5_m;
  600. u32 level5_s;
  601. if (s == NULL)
  602. s = "null";
  603. level0_m = (read_c0_status() & 0x0000ff00) >> 8;
  604. level0_s = (read_c0_cause() & 0x0000ff00) >> 8;
  605. level1_m = level0_m;
  606. level1_s = level0_s & 0x87;
  607. level2 = TX4927_RD(0xff1ff6a0);
  608. level2_p = (((level2 & 0x10000)) ? 0 : 1);
  609. level2_s = (((level2 & 0x1f) == 0x1f) ? 0 : (level2 & 0x1f));
  610. level3_m = reg_rd08(TOSHIBA_RBTX4927_IOC_INTR_ENAB) & 0x1f;
  611. level3_s = reg_rd08(TOSHIBA_RBTX4927_IOC_INTR_STAT) & 0x1f;
  612. level4_m = inb(0x21);
  613. outb(0x0A, 0x20);
  614. level4_s = inb(0x20);
  615. level5_m = inb(0xa1);
  616. outb(0x0A, 0xa0);
  617. level5_s = inb(0xa0);
  618. TOSHIBA_RBTX4927_IRQ_DPRINTK(TOSHIBA_RBTX4927_IRQ_INFO,
  619. "dump_raw_pic() ");
  620. TOSHIBA_RBTX4927_IRQ_DPRINTK(TOSHIBA_RBTX4927_IRQ_INFO,
  621. "cp0:m=0x%02x/s=0x%02x ", level0_m,
  622. level0_s);
  623. TOSHIBA_RBTX4927_IRQ_DPRINTK(TOSHIBA_RBTX4927_IRQ_INFO,
  624. "cp0:m=0x%02x/s=0x%02x ", level1_m,
  625. level1_s);
  626. TOSHIBA_RBTX4927_IRQ_DPRINTK(TOSHIBA_RBTX4927_IRQ_INFO,
  627. "pic:e=0x%02x/s=0x%02x ", level2_p,
  628. level2_s);
  629. TOSHIBA_RBTX4927_IRQ_DPRINTK(TOSHIBA_RBTX4927_IRQ_INFO,
  630. "ioc:m=0x%02x/s=0x%02x ", level3_m,
  631. level3_s);
  632. TOSHIBA_RBTX4927_IRQ_DPRINTK(TOSHIBA_RBTX4927_IRQ_INFO,
  633. "sbm:m=0x%02x/s=0x%02x ", level4_m,
  634. level4_s);
  635. TOSHIBA_RBTX4927_IRQ_DPRINTK(TOSHIBA_RBTX4927_IRQ_INFO,
  636. "sbs:m=0x%02x/s=0x%02x ", level5_m,
  637. level5_s);
  638. TOSHIBA_RBTX4927_IRQ_DPRINTK(TOSHIBA_RBTX4927_IRQ_INFO, "[%s]\n",
  639. s);
  640. return;
  641. }