ip32-irq.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599
  1. /*
  2. * Code to handle IP32 IRQs
  3. *
  4. * This file is subject to the terms and conditions of the GNU General Public
  5. * License. See the file "COPYING" in the main directory of this archive
  6. * for more details.
  7. *
  8. * Copyright (C) 2000 Harald Koerfgen
  9. * Copyright (C) 2001 Keith M Wesolowski
  10. */
  11. #include <linux/init.h>
  12. #include <linux/kernel_stat.h>
  13. #include <linux/types.h>
  14. #include <linux/interrupt.h>
  15. #include <linux/irq.h>
  16. #include <linux/bitops.h>
  17. #include <linux/kernel.h>
  18. #include <linux/slab.h>
  19. #include <linux/mm.h>
  20. #include <linux/random.h>
  21. #include <linux/sched.h>
  22. #include <asm/mipsregs.h>
  23. #include <asm/signal.h>
  24. #include <asm/system.h>
  25. #include <asm/time.h>
  26. #include <asm/ip32/crime.h>
  27. #include <asm/ip32/mace.h>
  28. #include <asm/ip32/ip32_ints.h>
  29. /* issue a PIO read to make sure no PIO writes are pending */
  30. static void inline flush_crime_bus(void)
  31. {
  32. crime->control;
  33. }
  34. static void inline flush_mace_bus(void)
  35. {
  36. mace->perif.ctrl.misc;
  37. }
  38. #undef DEBUG_IRQ
  39. #ifdef DEBUG_IRQ
  40. #define DBG(x...) printk(x)
  41. #else
  42. #define DBG(x...)
  43. #endif
  44. /* O2 irq map
  45. *
  46. * IP0 -> software (ignored)
  47. * IP1 -> software (ignored)
  48. * IP2 -> (irq0) C crime 1.1 all interrupts; crime 1.5 ???
  49. * IP3 -> (irq1) X unknown
  50. * IP4 -> (irq2) X unknown
  51. * IP5 -> (irq3) X unknown
  52. * IP6 -> (irq4) X unknown
  53. * IP7 -> (irq5) 0 CPU count/compare timer (system timer)
  54. *
  55. * crime: (C)
  56. *
  57. * CRIME_INT_STAT 31:0:
  58. *
  59. * 0 -> 1 Video in 1
  60. * 1 -> 2 Video in 2
  61. * 2 -> 3 Video out
  62. * 3 -> 4 Mace ethernet
  63. * 4 -> S SuperIO sub-interrupt
  64. * 5 -> M Miscellaneous sub-interrupt
  65. * 6 -> A Audio sub-interrupt
  66. * 7 -> 8 PCI bridge errors
  67. * 8 -> 9 PCI SCSI aic7xxx 0
  68. * 9 -> 10 PCI SCSI aic7xxx 1
  69. * 10 -> 11 PCI slot 0
  70. * 11 -> 12 unused (PCI slot 1)
  71. * 12 -> 13 unused (PCI slot 2)
  72. * 13 -> 14 unused (PCI shared 0)
  73. * 14 -> 15 unused (PCI shared 1)
  74. * 15 -> 16 unused (PCI shared 2)
  75. * 16 -> 17 GBE0 (E)
  76. * 17 -> 18 GBE1 (E)
  77. * 18 -> 19 GBE2 (E)
  78. * 19 -> 20 GBE3 (E)
  79. * 20 -> 21 CPU errors
  80. * 21 -> 22 Memory errors
  81. * 22 -> 23 RE empty edge (E)
  82. * 23 -> 24 RE full edge (E)
  83. * 24 -> 25 RE idle edge (E)
  84. * 25 -> 26 RE empty level
  85. * 26 -> 27 RE full level
  86. * 27 -> 28 RE idle level
  87. * 28 -> 29 unused (software 0) (E)
  88. * 29 -> 30 unused (software 1) (E)
  89. * 30 -> 31 unused (software 2) - crime 1.5 CPU SysCorError (E)
  90. * 31 -> 32 VICE
  91. *
  92. * S, M, A: Use the MACE ISA interrupt register
  93. * MACE_ISA_INT_STAT 31:0
  94. *
  95. * 0-7 -> 33-40 Audio
  96. * 8 -> 41 RTC
  97. * 9 -> 42 Keyboard
  98. * 10 -> X Keyboard polled
  99. * 11 -> 44 Mouse
  100. * 12 -> X Mouse polled
  101. * 13-15 -> 46-48 Count/compare timers
  102. * 16-19 -> 49-52 Parallel (16 E)
  103. * 20-25 -> 53-58 Serial 1 (22 E)
  104. * 26-31 -> 59-64 Serial 2 (28 E)
  105. *
  106. * Note that this means IRQs 5-7, 43, and 45 do not exist. This is a
  107. * different IRQ map than IRIX uses, but that's OK as Linux irq handling
  108. * is quite different anyway.
  109. */
  110. /*
  111. * IRQ spinlock - Ralf says not to disable CPU interrupts,
  112. * and I think he knows better.
  113. */
  114. static DEFINE_SPINLOCK(ip32_irq_lock);
  115. /* Some initial interrupts to set up */
  116. extern irqreturn_t crime_memerr_intr(int irq, void *dev_id);
  117. extern irqreturn_t crime_cpuerr_intr(int irq, void *dev_id);
  118. struct irqaction memerr_irq = { crime_memerr_intr, IRQF_DISABLED,
  119. CPU_MASK_NONE, "CRIME memory error", NULL, NULL };
  120. struct irqaction cpuerr_irq = { crime_cpuerr_intr, IRQF_DISABLED,
  121. CPU_MASK_NONE, "CRIME CPU error", NULL, NULL };
  122. /*
  123. * For interrupts wired from a single device to the CPU. Only the clock
  124. * uses this it seems, which is IRQ 0 and IP7.
  125. */
  126. static void enable_cpu_irq(unsigned int irq)
  127. {
  128. set_c0_status(STATUSF_IP7);
  129. }
  130. static unsigned int startup_cpu_irq(unsigned int irq)
  131. {
  132. enable_cpu_irq(irq);
  133. return 0;
  134. }
  135. static void disable_cpu_irq(unsigned int irq)
  136. {
  137. clear_c0_status(STATUSF_IP7);
  138. }
  139. static void end_cpu_irq(unsigned int irq)
  140. {
  141. if (!(irq_desc[irq].status & (IRQ_DISABLED | IRQ_INPROGRESS)))
  142. enable_cpu_irq (irq);
  143. }
  144. #define shutdown_cpu_irq disable_cpu_irq
  145. #define mask_and_ack_cpu_irq disable_cpu_irq
  146. static struct irq_chip ip32_cpu_interrupt = {
  147. .typename = "IP32 CPU",
  148. .startup = startup_cpu_irq,
  149. .shutdown = shutdown_cpu_irq,
  150. .enable = enable_cpu_irq,
  151. .disable = disable_cpu_irq,
  152. .ack = mask_and_ack_cpu_irq,
  153. .end = end_cpu_irq,
  154. };
  155. /*
  156. * This is for pure CRIME interrupts - ie not MACE. The advantage?
  157. * We get to split the register in half and do faster lookups.
  158. */
  159. static uint64_t crime_mask;
  160. static void enable_crime_irq(unsigned int irq)
  161. {
  162. unsigned long flags;
  163. spin_lock_irqsave(&ip32_irq_lock, flags);
  164. crime_mask |= 1 << (irq - 1);
  165. crime->imask = crime_mask;
  166. spin_unlock_irqrestore(&ip32_irq_lock, flags);
  167. }
  168. static unsigned int startup_crime_irq(unsigned int irq)
  169. {
  170. enable_crime_irq(irq);
  171. return 0; /* This is probably not right; we could have pending irqs */
  172. }
  173. static void disable_crime_irq(unsigned int irq)
  174. {
  175. unsigned long flags;
  176. spin_lock_irqsave(&ip32_irq_lock, flags);
  177. crime_mask &= ~(1 << (irq - 1));
  178. crime->imask = crime_mask;
  179. flush_crime_bus();
  180. spin_unlock_irqrestore(&ip32_irq_lock, flags);
  181. }
  182. static void mask_and_ack_crime_irq(unsigned int irq)
  183. {
  184. unsigned long flags;
  185. /* Edge triggered interrupts must be cleared. */
  186. if ((irq >= CRIME_GBE0_IRQ && irq <= CRIME_GBE3_IRQ)
  187. || (irq >= CRIME_RE_EMPTY_E_IRQ && irq <= CRIME_RE_IDLE_E_IRQ)
  188. || (irq >= CRIME_SOFT0_IRQ && irq <= CRIME_SOFT2_IRQ)) {
  189. uint64_t crime_int;
  190. spin_lock_irqsave(&ip32_irq_lock, flags);
  191. crime_int = crime->hard_int;
  192. crime_int &= ~(1 << (irq - 1));
  193. crime->hard_int = crime_int;
  194. spin_unlock_irqrestore(&ip32_irq_lock, flags);
  195. }
  196. disable_crime_irq(irq);
  197. }
  198. static void end_crime_irq(unsigned int irq)
  199. {
  200. if (!(irq_desc[irq].status & (IRQ_DISABLED | IRQ_INPROGRESS)))
  201. enable_crime_irq(irq);
  202. }
  203. #define shutdown_crime_irq disable_crime_irq
  204. static struct irq_chip ip32_crime_interrupt = {
  205. .typename = "IP32 CRIME",
  206. .startup = startup_crime_irq,
  207. .shutdown = shutdown_crime_irq,
  208. .enable = enable_crime_irq,
  209. .disable = disable_crime_irq,
  210. .ack = mask_and_ack_crime_irq,
  211. .end = end_crime_irq,
  212. };
  213. /*
  214. * This is for MACE PCI interrupts. We can decrease bus traffic by masking
  215. * as close to the source as possible. This also means we can take the
  216. * next chunk of the CRIME register in one piece.
  217. */
  218. static unsigned long macepci_mask;
  219. static void enable_macepci_irq(unsigned int irq)
  220. {
  221. unsigned long flags;
  222. spin_lock_irqsave(&ip32_irq_lock, flags);
  223. macepci_mask |= MACEPCI_CONTROL_INT(irq - 9);
  224. mace->pci.control = macepci_mask;
  225. crime_mask |= 1 << (irq - 1);
  226. crime->imask = crime_mask;
  227. spin_unlock_irqrestore(&ip32_irq_lock, flags);
  228. }
  229. static unsigned int startup_macepci_irq(unsigned int irq)
  230. {
  231. enable_macepci_irq (irq);
  232. return 0;
  233. }
  234. static void disable_macepci_irq(unsigned int irq)
  235. {
  236. unsigned long flags;
  237. spin_lock_irqsave(&ip32_irq_lock, flags);
  238. crime_mask &= ~(1 << (irq - 1));
  239. crime->imask = crime_mask;
  240. flush_crime_bus();
  241. macepci_mask &= ~MACEPCI_CONTROL_INT(irq - 9);
  242. mace->pci.control = macepci_mask;
  243. flush_mace_bus();
  244. spin_unlock_irqrestore(&ip32_irq_lock, flags);
  245. }
  246. static void end_macepci_irq(unsigned int irq)
  247. {
  248. if (!(irq_desc[irq].status & (IRQ_DISABLED|IRQ_INPROGRESS)))
  249. enable_macepci_irq(irq);
  250. }
  251. #define shutdown_macepci_irq disable_macepci_irq
  252. #define mask_and_ack_macepci_irq disable_macepci_irq
  253. static struct irq_chip ip32_macepci_interrupt = {
  254. .typename = "IP32 MACE PCI",
  255. .startup = startup_macepci_irq,
  256. .shutdown = shutdown_macepci_irq,
  257. .enable = enable_macepci_irq,
  258. .disable = disable_macepci_irq,
  259. .ack = mask_and_ack_macepci_irq,
  260. .end = end_macepci_irq,
  261. };
  262. /* This is used for MACE ISA interrupts. That means bits 4-6 in the
  263. * CRIME register.
  264. */
  265. #define MACEISA_AUDIO_INT (MACEISA_AUDIO_SW_INT | \
  266. MACEISA_AUDIO_SC_INT | \
  267. MACEISA_AUDIO1_DMAT_INT | \
  268. MACEISA_AUDIO1_OF_INT | \
  269. MACEISA_AUDIO2_DMAT_INT | \
  270. MACEISA_AUDIO2_MERR_INT | \
  271. MACEISA_AUDIO3_DMAT_INT | \
  272. MACEISA_AUDIO3_MERR_INT)
  273. #define MACEISA_MISC_INT (MACEISA_RTC_INT | \
  274. MACEISA_KEYB_INT | \
  275. MACEISA_KEYB_POLL_INT | \
  276. MACEISA_MOUSE_INT | \
  277. MACEISA_MOUSE_POLL_INT | \
  278. MACEISA_TIMER0_INT | \
  279. MACEISA_TIMER1_INT | \
  280. MACEISA_TIMER2_INT)
  281. #define MACEISA_SUPERIO_INT (MACEISA_PARALLEL_INT | \
  282. MACEISA_PAR_CTXA_INT | \
  283. MACEISA_PAR_CTXB_INT | \
  284. MACEISA_PAR_MERR_INT | \
  285. MACEISA_SERIAL1_INT | \
  286. MACEISA_SERIAL1_TDMAT_INT | \
  287. MACEISA_SERIAL1_TDMAPR_INT | \
  288. MACEISA_SERIAL1_TDMAME_INT | \
  289. MACEISA_SERIAL1_RDMAT_INT | \
  290. MACEISA_SERIAL1_RDMAOR_INT | \
  291. MACEISA_SERIAL2_INT | \
  292. MACEISA_SERIAL2_TDMAT_INT | \
  293. MACEISA_SERIAL2_TDMAPR_INT | \
  294. MACEISA_SERIAL2_TDMAME_INT | \
  295. MACEISA_SERIAL2_RDMAT_INT | \
  296. MACEISA_SERIAL2_RDMAOR_INT)
  297. static unsigned long maceisa_mask;
  298. static void enable_maceisa_irq (unsigned int irq)
  299. {
  300. unsigned int crime_int = 0;
  301. unsigned long flags;
  302. DBG ("maceisa enable: %u\n", irq);
  303. switch (irq) {
  304. case MACEISA_AUDIO_SW_IRQ ... MACEISA_AUDIO3_MERR_IRQ:
  305. crime_int = MACE_AUDIO_INT;
  306. break;
  307. case MACEISA_RTC_IRQ ... MACEISA_TIMER2_IRQ:
  308. crime_int = MACE_MISC_INT;
  309. break;
  310. case MACEISA_PARALLEL_IRQ ... MACEISA_SERIAL2_RDMAOR_IRQ:
  311. crime_int = MACE_SUPERIO_INT;
  312. break;
  313. }
  314. DBG ("crime_int %08x enabled\n", crime_int);
  315. spin_lock_irqsave(&ip32_irq_lock, flags);
  316. crime_mask |= crime_int;
  317. crime->imask = crime_mask;
  318. maceisa_mask |= 1 << (irq - 33);
  319. mace->perif.ctrl.imask = maceisa_mask;
  320. spin_unlock_irqrestore(&ip32_irq_lock, flags);
  321. }
  322. static unsigned int startup_maceisa_irq(unsigned int irq)
  323. {
  324. enable_maceisa_irq(irq);
  325. return 0;
  326. }
  327. static void disable_maceisa_irq(unsigned int irq)
  328. {
  329. unsigned int crime_int = 0;
  330. unsigned long flags;
  331. spin_lock_irqsave(&ip32_irq_lock, flags);
  332. maceisa_mask &= ~(1 << (irq - 33));
  333. if(!(maceisa_mask & MACEISA_AUDIO_INT))
  334. crime_int |= MACE_AUDIO_INT;
  335. if(!(maceisa_mask & MACEISA_MISC_INT))
  336. crime_int |= MACE_MISC_INT;
  337. if(!(maceisa_mask & MACEISA_SUPERIO_INT))
  338. crime_int |= MACE_SUPERIO_INT;
  339. crime_mask &= ~crime_int;
  340. crime->imask = crime_mask;
  341. flush_crime_bus();
  342. mace->perif.ctrl.imask = maceisa_mask;
  343. flush_mace_bus();
  344. spin_unlock_irqrestore(&ip32_irq_lock, flags);
  345. }
  346. static void mask_and_ack_maceisa_irq(unsigned int irq)
  347. {
  348. unsigned long mace_int, flags;
  349. switch (irq) {
  350. case MACEISA_PARALLEL_IRQ:
  351. case MACEISA_SERIAL1_TDMAPR_IRQ:
  352. case MACEISA_SERIAL2_TDMAPR_IRQ:
  353. /* edge triggered */
  354. spin_lock_irqsave(&ip32_irq_lock, flags);
  355. mace_int = mace->perif.ctrl.istat;
  356. mace_int &= ~(1 << (irq - 33));
  357. mace->perif.ctrl.istat = mace_int;
  358. spin_unlock_irqrestore(&ip32_irq_lock, flags);
  359. break;
  360. }
  361. disable_maceisa_irq(irq);
  362. }
  363. static void end_maceisa_irq(unsigned irq)
  364. {
  365. if (!(irq_desc[irq].status & (IRQ_DISABLED | IRQ_INPROGRESS)))
  366. enable_maceisa_irq(irq);
  367. }
  368. #define shutdown_maceisa_irq disable_maceisa_irq
  369. static struct irq_chip ip32_maceisa_interrupt = {
  370. .typename = "IP32 MACE ISA",
  371. .startup = startup_maceisa_irq,
  372. .shutdown = shutdown_maceisa_irq,
  373. .enable = enable_maceisa_irq,
  374. .disable = disable_maceisa_irq,
  375. .ack = mask_and_ack_maceisa_irq,
  376. .end = end_maceisa_irq,
  377. };
  378. /* This is used for regular non-ISA, non-PCI MACE interrupts. That means
  379. * bits 0-3 and 7 in the CRIME register.
  380. */
  381. static void enable_mace_irq(unsigned int irq)
  382. {
  383. unsigned long flags;
  384. spin_lock_irqsave(&ip32_irq_lock, flags);
  385. crime_mask |= 1 << (irq - 1);
  386. crime->imask = crime_mask;
  387. spin_unlock_irqrestore(&ip32_irq_lock, flags);
  388. }
  389. static unsigned int startup_mace_irq(unsigned int irq)
  390. {
  391. enable_mace_irq(irq);
  392. return 0;
  393. }
  394. static void disable_mace_irq(unsigned int irq)
  395. {
  396. unsigned long flags;
  397. spin_lock_irqsave(&ip32_irq_lock, flags);
  398. crime_mask &= ~(1 << (irq - 1));
  399. crime->imask = crime_mask;
  400. flush_crime_bus();
  401. spin_unlock_irqrestore(&ip32_irq_lock, flags);
  402. }
  403. static void end_mace_irq(unsigned int irq)
  404. {
  405. if (!(irq_desc[irq].status & (IRQ_DISABLED|IRQ_INPROGRESS)))
  406. enable_mace_irq(irq);
  407. }
  408. #define shutdown_mace_irq disable_mace_irq
  409. #define mask_and_ack_mace_irq disable_mace_irq
  410. static struct irq_chip ip32_mace_interrupt = {
  411. .typename = "IP32 MACE",
  412. .startup = startup_mace_irq,
  413. .shutdown = shutdown_mace_irq,
  414. .enable = enable_mace_irq,
  415. .disable = disable_mace_irq,
  416. .ack = mask_and_ack_mace_irq,
  417. .end = end_mace_irq,
  418. };
  419. static void ip32_unknown_interrupt(void)
  420. {
  421. printk ("Unknown interrupt occurred!\n");
  422. printk ("cp0_status: %08x\n", read_c0_status());
  423. printk ("cp0_cause: %08x\n", read_c0_cause());
  424. printk ("CRIME intr mask: %016lx\n", crime->imask);
  425. printk ("CRIME intr status: %016lx\n", crime->istat);
  426. printk ("CRIME hardware intr register: %016lx\n", crime->hard_int);
  427. printk ("MACE ISA intr mask: %08lx\n", mace->perif.ctrl.imask);
  428. printk ("MACE ISA intr status: %08lx\n", mace->perif.ctrl.istat);
  429. printk ("MACE PCI control register: %08x\n", mace->pci.control);
  430. printk("Register dump:\n");
  431. show_regs(get_irq_regs());
  432. printk("Please mail this report to linux-mips@linux-mips.org\n");
  433. printk("Spinning...");
  434. while(1) ;
  435. }
  436. /* CRIME 1.1 appears to deliver all interrupts to this one pin. */
  437. /* change this to loop over all edge-triggered irqs, exception masked out ones */
  438. static void ip32_irq0(void)
  439. {
  440. uint64_t crime_int;
  441. int irq = 0;
  442. crime_int = crime->istat & crime_mask;
  443. irq = __ffs(crime_int);
  444. crime_int = 1 << irq;
  445. if (crime_int & CRIME_MACEISA_INT_MASK) {
  446. unsigned long mace_int = mace->perif.ctrl.istat;
  447. irq = __ffs(mace_int & maceisa_mask) + 32;
  448. }
  449. irq++;
  450. DBG("*irq %u*\n", irq);
  451. do_IRQ(irq);
  452. }
  453. static void ip32_irq1(void)
  454. {
  455. ip32_unknown_interrupt();
  456. }
  457. static void ip32_irq2(void)
  458. {
  459. ip32_unknown_interrupt();
  460. }
  461. static void ip32_irq3(void)
  462. {
  463. ip32_unknown_interrupt();
  464. }
  465. static void ip32_irq4(void)
  466. {
  467. ip32_unknown_interrupt();
  468. }
  469. static void ip32_irq5(void)
  470. {
  471. ll_timer_interrupt(IP32_R4K_TIMER_IRQ);
  472. }
  473. asmlinkage void plat_irq_dispatch(void)
  474. {
  475. unsigned int pending = read_c0_cause();
  476. if (likely(pending & IE_IRQ0))
  477. ip32_irq0();
  478. else if (unlikely(pending & IE_IRQ1))
  479. ip32_irq1();
  480. else if (unlikely(pending & IE_IRQ2))
  481. ip32_irq2();
  482. else if (unlikely(pending & IE_IRQ3))
  483. ip32_irq3();
  484. else if (unlikely(pending & IE_IRQ4))
  485. ip32_irq4();
  486. else if (likely(pending & IE_IRQ5))
  487. ip32_irq5();
  488. }
  489. void __init arch_init_irq(void)
  490. {
  491. unsigned int irq;
  492. /* Install our interrupt handler, then clear and disable all
  493. * CRIME and MACE interrupts. */
  494. crime->imask = 0;
  495. crime->hard_int = 0;
  496. crime->soft_int = 0;
  497. mace->perif.ctrl.istat = 0;
  498. mace->perif.ctrl.imask = 0;
  499. for (irq = 0; irq <= IP32_IRQ_MAX; irq++) {
  500. struct irq_chip *controller;
  501. if (irq == IP32_R4K_TIMER_IRQ)
  502. controller = &ip32_cpu_interrupt;
  503. else if (irq <= MACE_PCI_BRIDGE_IRQ && irq >= MACE_VID_IN1_IRQ)
  504. controller = &ip32_mace_interrupt;
  505. else if (irq <= MACEPCI_SHARED2_IRQ && irq >= MACEPCI_SCSI0_IRQ)
  506. controller = &ip32_macepci_interrupt;
  507. else if (irq <= CRIME_VICE_IRQ && irq >= CRIME_GBE0_IRQ)
  508. controller = &ip32_crime_interrupt;
  509. else
  510. controller = &ip32_maceisa_interrupt;
  511. irq_desc[irq].status = IRQ_DISABLED;
  512. irq_desc[irq].action = 0;
  513. irq_desc[irq].depth = 0;
  514. irq_desc[irq].chip = controller;
  515. }
  516. setup_irq(CRIME_MEMERR_IRQ, &memerr_irq);
  517. setup_irq(CRIME_CPUERR_IRQ, &cpuerr_irq);
  518. #define ALLINTS (IE_IRQ0 | IE_IRQ1 | IE_IRQ2 | IE_IRQ3 | IE_IRQ4 | IE_IRQ5)
  519. change_c0_status(ST0_IM, ALLINTS);
  520. }