int.c 7.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299
  1. /*
  2. *
  3. * Copyright (C) 2005 Embedded Alley Solutions, Inc
  4. * Ported to 2.6.
  5. *
  6. * Per Hallsmark, per.hallsmark@mvista.com
  7. * Copyright (C) 2000, 2001 MIPS Technologies, Inc.
  8. * Copyright (C) 2001 Ralf Baechle
  9. *
  10. * Cleaned up and bug fixing: Pete Popov, ppopov@embeddedalley.com
  11. *
  12. * This program is free software; you can distribute it and/or modify it
  13. * under the terms of the GNU General Public License (Version 2) as
  14. * published by the Free Software Foundation.
  15. *
  16. * This program is distributed in the hope it will be useful, but WITHOUT
  17. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  18. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
  19. * for more details.
  20. *
  21. * You should have received a copy of the GNU General Public License along
  22. * with this program; if not, write to the Free Software Foundation, Inc.,
  23. * 59 Temple Place - Suite 330, Boston MA 02111-1307, USA.
  24. *
  25. */
  26. #include <linux/compiler.h>
  27. #include <linux/init.h>
  28. #include <linux/irq.h>
  29. #include <linux/sched.h>
  30. #include <linux/slab.h>
  31. #include <linux/interrupt.h>
  32. #include <linux/kernel_stat.h>
  33. #include <linux/random.h>
  34. #include <linux/module.h>
  35. #include <asm/io.h>
  36. #include <asm/gdb-stub.h>
  37. #include <int.h>
  38. #include <uart.h>
  39. static DEFINE_SPINLOCK(irq_lock);
  40. /* default prio for interrupts */
  41. /* first one is a no-no so therefore always prio 0 (disabled) */
  42. static char gic_prio[PNX8550_INT_GIC_TOTINT] = {
  43. 0, 1, 1, 1, 1, 15, 1, 1, 1, 1, // 0 - 9
  44. 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, // 10 - 19
  45. 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, // 20 - 29
  46. 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, // 30 - 39
  47. 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, // 40 - 49
  48. 1, 1, 1, 1, 1, 1, 1, 1, 2, 1, // 50 - 59
  49. 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, // 60 - 69
  50. 1 // 70
  51. };
  52. static void hw0_irqdispatch(int irq)
  53. {
  54. /* find out which interrupt */
  55. irq = PNX8550_GIC_VECTOR_0 >> 3;
  56. if (irq == 0) {
  57. printk("hw0_irqdispatch: irq 0, spurious interrupt?\n");
  58. return;
  59. }
  60. do_IRQ(PNX8550_INT_GIC_MIN + irq);
  61. }
  62. static void timer_irqdispatch(int irq)
  63. {
  64. irq = (0x01c0 & read_c0_config7()) >> 6;
  65. if (unlikely(irq == 0)) {
  66. printk("timer_irqdispatch: irq 0, spurious interrupt?\n");
  67. return;
  68. }
  69. if (irq & 0x1)
  70. do_IRQ(PNX8550_INT_TIMER1);
  71. if (irq & 0x2)
  72. do_IRQ(PNX8550_INT_TIMER2);
  73. if (irq & 0x4)
  74. do_IRQ(PNX8550_INT_TIMER3);
  75. }
  76. asmlinkage void plat_irq_dispatch(void)
  77. {
  78. unsigned int pending = read_c0_status() & read_c0_cause();
  79. if (pending & STATUSF_IP2)
  80. hw0_irqdispatch(2);
  81. else if (pending & STATUSF_IP7) {
  82. if (read_c0_config7() & 0x01c0)
  83. timer_irqdispatch(7);
  84. }
  85. spurious_interrupt();
  86. }
  87. static inline void modify_cp0_intmask(unsigned clr_mask, unsigned set_mask)
  88. {
  89. unsigned long status = read_c0_status();
  90. status &= ~((clr_mask & 0xFF) << 8);
  91. status |= (set_mask & 0xFF) << 8;
  92. write_c0_status(status);
  93. }
  94. static inline void mask_gic_int(unsigned int irq_nr)
  95. {
  96. /* interrupt disabled, bit 26(WE_ENABLE)=1 and bit 16(enable)=0 */
  97. PNX8550_GIC_REQ(irq_nr) = 1<<28; /* set priority to 0 */
  98. }
  99. static inline void unmask_gic_int(unsigned int irq_nr)
  100. {
  101. /* set prio mask to lower four bits and enable interrupt */
  102. PNX8550_GIC_REQ(irq_nr) = (1<<26 | 1<<16) | (1<<28) | gic_prio[irq_nr];
  103. }
  104. static inline void mask_irq(unsigned int irq_nr)
  105. {
  106. if ((PNX8550_INT_CP0_MIN <= irq_nr) && (irq_nr <= PNX8550_INT_CP0_MAX)) {
  107. modify_cp0_intmask(1 << irq_nr, 0);
  108. } else if ((PNX8550_INT_GIC_MIN <= irq_nr) &&
  109. (irq_nr <= PNX8550_INT_GIC_MAX)) {
  110. mask_gic_int(irq_nr - PNX8550_INT_GIC_MIN);
  111. } else if ((PNX8550_INT_TIMER_MIN <= irq_nr) &&
  112. (irq_nr <= PNX8550_INT_TIMER_MAX)) {
  113. modify_cp0_intmask(1 << 7, 0);
  114. } else {
  115. printk("mask_irq: irq %d doesn't exist!\n", irq_nr);
  116. }
  117. }
  118. static inline void unmask_irq(unsigned int irq_nr)
  119. {
  120. if ((PNX8550_INT_CP0_MIN <= irq_nr) && (irq_nr <= PNX8550_INT_CP0_MAX)) {
  121. modify_cp0_intmask(0, 1 << irq_nr);
  122. } else if ((PNX8550_INT_GIC_MIN <= irq_nr) &&
  123. (irq_nr <= PNX8550_INT_GIC_MAX)) {
  124. unmask_gic_int(irq_nr - PNX8550_INT_GIC_MIN);
  125. } else if ((PNX8550_INT_TIMER_MIN <= irq_nr) &&
  126. (irq_nr <= PNX8550_INT_TIMER_MAX)) {
  127. modify_cp0_intmask(0, 1 << 7);
  128. } else {
  129. printk("mask_irq: irq %d doesn't exist!\n", irq_nr);
  130. }
  131. }
  132. #define pnx8550_disable pnx8550_ack
  133. static void pnx8550_ack(unsigned int irq)
  134. {
  135. unsigned long flags;
  136. spin_lock_irqsave(&irq_lock, flags);
  137. mask_irq(irq);
  138. spin_unlock_irqrestore(&irq_lock, flags);
  139. }
  140. #define pnx8550_enable pnx8550_unmask
  141. static void pnx8550_unmask(unsigned int irq)
  142. {
  143. unsigned long flags;
  144. spin_lock_irqsave(&irq_lock, flags);
  145. unmask_irq(irq);
  146. spin_unlock_irqrestore(&irq_lock, flags);
  147. }
  148. static unsigned int startup_irq(unsigned int irq_nr)
  149. {
  150. pnx8550_unmask(irq_nr);
  151. return 0;
  152. }
  153. static void shutdown_irq(unsigned int irq_nr)
  154. {
  155. pnx8550_ack(irq_nr);
  156. return;
  157. }
  158. int pnx8550_set_gic_priority(int irq, int priority)
  159. {
  160. int gic_irq = irq-PNX8550_INT_GIC_MIN;
  161. int prev_priority = PNX8550_GIC_REQ(gic_irq) & 0xf;
  162. gic_prio[gic_irq] = priority;
  163. PNX8550_GIC_REQ(gic_irq) |= (0x10000000 | gic_prio[gic_irq]);
  164. return prev_priority;
  165. }
  166. static inline void mask_and_ack_level_irq(unsigned int irq)
  167. {
  168. pnx8550_disable(irq);
  169. return;
  170. }
  171. static void end_irq(unsigned int irq)
  172. {
  173. if (!(irq_desc[irq].status & (IRQ_DISABLED|IRQ_INPROGRESS))) {
  174. pnx8550_enable(irq);
  175. }
  176. }
  177. static struct irq_chip level_irq_type = {
  178. .typename = "PNX Level IRQ",
  179. .startup = startup_irq,
  180. .shutdown = shutdown_irq,
  181. .enable = pnx8550_enable,
  182. .disable = pnx8550_disable,
  183. .ack = mask_and_ack_level_irq,
  184. .end = end_irq,
  185. };
  186. static struct irqaction gic_action = {
  187. .handler = no_action,
  188. .flags = IRQF_DISABLED,
  189. .name = "GIC",
  190. };
  191. static struct irqaction timer_action = {
  192. .handler = no_action,
  193. .flags = IRQF_DISABLED,
  194. .name = "Timer",
  195. };
  196. void __init arch_init_irq(void)
  197. {
  198. int i;
  199. int configPR;
  200. for (i = 0; i < PNX8550_INT_CP0_TOTINT; i++) {
  201. irq_desc[i].chip = &level_irq_type;
  202. pnx8550_ack(i); /* mask the irq just in case */
  203. }
  204. /* init of GIC/IPC interrupts */
  205. /* should be done before cp0 since cp0 init enables the GIC int */
  206. for (i = PNX8550_INT_GIC_MIN; i <= PNX8550_INT_GIC_MAX; i++) {
  207. int gic_int_line = i - PNX8550_INT_GIC_MIN;
  208. if (gic_int_line == 0 )
  209. continue; // don't fiddle with int 0
  210. /*
  211. * enable change of TARGET, ENABLE and ACTIVE_LOW bits
  212. * set TARGET 0 to route through hw0 interrupt
  213. * set ACTIVE_LOW 0 active high (correct?)
  214. *
  215. * We really should setup an interrupt description table
  216. * to do this nicely.
  217. * Note, PCI INTA is active low on the bus, but inverted
  218. * in the GIC, so to us it's active high.
  219. */
  220. #ifdef CONFIG_PNX8550_V2PCI
  221. if (gic_int_line == (PNX8550_INT_GPIO0 - PNX8550_INT_GIC_MIN)) {
  222. /* PCI INT through gpio 8, which is setup in
  223. * pnx8550_setup.c and routed to GPIO
  224. * Interrupt Level 0 (GPIO Connection 58).
  225. * Set it active low. */
  226. PNX8550_GIC_REQ(gic_int_line) = 0x1E020000;
  227. } else
  228. #endif
  229. {
  230. PNX8550_GIC_REQ(i - PNX8550_INT_GIC_MIN) = 0x1E000000;
  231. }
  232. /* mask/priority is still 0 so we will not get any
  233. * interrupts until it is unmasked */
  234. irq_desc[i].chip = &level_irq_type;
  235. }
  236. /* Priority level 0 */
  237. PNX8550_GIC_PRIMASK_0 = PNX8550_GIC_PRIMASK_1 = 0;
  238. /* Set int vector table address */
  239. PNX8550_GIC_VECTOR_0 = PNX8550_GIC_VECTOR_1 = 0;
  240. irq_desc[MIPS_CPU_GIC_IRQ].chip = &level_irq_type;
  241. setup_irq(MIPS_CPU_GIC_IRQ, &gic_action);
  242. /* init of Timer interrupts */
  243. for (i = PNX8550_INT_TIMER_MIN; i <= PNX8550_INT_TIMER_MAX; i++) {
  244. irq_desc[i].chip = &level_irq_type;
  245. }
  246. /* Stop Timer 1-3 */
  247. configPR = read_c0_config7();
  248. configPR |= 0x00000038;
  249. write_c0_config7(configPR);
  250. irq_desc[MIPS_CPU_TIMER_IRQ].chip = &level_irq_type;
  251. setup_irq(MIPS_CPU_TIMER_IRQ, &timer_action);
  252. }
  253. EXPORT_SYMBOL(pnx8550_set_gic_priority);