irq-msc01.c 4.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197
  1. /*
  2. * This program is free software; you can redistribute it and/or modify it
  3. * under the terms of the GNU General Public License as published by the
  4. * Free Software Foundation; either version 2 of the License, or (at your
  5. * option) any later version.
  6. *
  7. * Copyright (c) 2004 MIPS Inc
  8. * Author: chris@mips.com
  9. *
  10. * Copyright (C) 2004, 06 Ralf Baechle <ralf@linux-mips.org>
  11. */
  12. #include <linux/module.h>
  13. #include <linux/interrupt.h>
  14. #include <linux/kernel.h>
  15. #include <linux/sched.h>
  16. #include <linux/kernel_stat.h>
  17. #include <asm/io.h>
  18. #include <asm/irq.h>
  19. #include <asm/msc01_ic.h>
  20. static unsigned long _icctrl_msc;
  21. #define MSC01_IC_REG_BASE _icctrl_msc
  22. #define MSCIC_WRITE(reg, data) do { *(volatile u32 *)(reg) = data; } while (0)
  23. #define MSCIC_READ(reg, data) do { data = *(volatile u32 *)(reg); } while (0)
  24. static unsigned int irq_base;
  25. /* mask off an interrupt */
  26. static inline void mask_msc_irq(unsigned int irq)
  27. {
  28. if (irq < (irq_base + 32))
  29. MSCIC_WRITE(MSC01_IC_DISL, 1<<(irq - irq_base));
  30. else
  31. MSCIC_WRITE(MSC01_IC_DISH, 1<<(irq - irq_base - 32));
  32. }
  33. /* unmask an interrupt */
  34. static inline void unmask_msc_irq(unsigned int irq)
  35. {
  36. if (irq < (irq_base + 32))
  37. MSCIC_WRITE(MSC01_IC_ENAL, 1<<(irq - irq_base));
  38. else
  39. MSCIC_WRITE(MSC01_IC_ENAH, 1<<(irq - irq_base - 32));
  40. }
  41. /*
  42. * Enables the IRQ on SOC-it
  43. */
  44. static void enable_msc_irq(unsigned int irq)
  45. {
  46. unmask_msc_irq(irq);
  47. }
  48. /*
  49. * Initialize the IRQ on SOC-it
  50. */
  51. static unsigned int startup_msc_irq(unsigned int irq)
  52. {
  53. unmask_msc_irq(irq);
  54. return 0;
  55. }
  56. /*
  57. * Disables the IRQ on SOC-it
  58. */
  59. static void disable_msc_irq(unsigned int irq)
  60. {
  61. mask_msc_irq(irq);
  62. }
  63. /*
  64. * Masks and ACKs an IRQ
  65. */
  66. static void level_mask_and_ack_msc_irq(unsigned int irq)
  67. {
  68. mask_msc_irq(irq);
  69. if (!cpu_has_veic)
  70. MSCIC_WRITE(MSC01_IC_EOI, 0);
  71. #ifdef CONFIG_MIPS_MT_SMTC
  72. /* This actually needs to be a call into platform code */
  73. if (irq_hwmask[irq] & ST0_IM)
  74. set_c0_status(irq_hwmask[irq] & ST0_IM);
  75. #endif /* CONFIG_MIPS_MT_SMTC */
  76. }
  77. /*
  78. * Masks and ACKs an IRQ
  79. */
  80. static void edge_mask_and_ack_msc_irq(unsigned int irq)
  81. {
  82. mask_msc_irq(irq);
  83. if (!cpu_has_veic)
  84. MSCIC_WRITE(MSC01_IC_EOI, 0);
  85. else {
  86. u32 r;
  87. MSCIC_READ(MSC01_IC_SUP+irq*8, r);
  88. MSCIC_WRITE(MSC01_IC_SUP+irq*8, r | ~MSC01_IC_SUP_EDGE_BIT);
  89. MSCIC_WRITE(MSC01_IC_SUP+irq*8, r);
  90. }
  91. #ifdef CONFIG_MIPS_MT_SMTC
  92. if (irq_hwmask[irq] & ST0_IM)
  93. set_c0_status(irq_hwmask[irq] & ST0_IM);
  94. #endif /* CONFIG_MIPS_MT_SMTC */
  95. }
  96. /*
  97. * End IRQ processing
  98. */
  99. static void end_msc_irq(unsigned int irq)
  100. {
  101. if (!(irq_desc[irq].status & (IRQ_DISABLED|IRQ_INPROGRESS)))
  102. unmask_msc_irq(irq);
  103. }
  104. /*
  105. * Interrupt handler for interrupts coming from SOC-it.
  106. */
  107. void ll_msc_irq(void)
  108. {
  109. unsigned int irq;
  110. /* read the interrupt vector register */
  111. MSCIC_READ(MSC01_IC_VEC, irq);
  112. if (irq < 64)
  113. do_IRQ(irq + irq_base);
  114. else {
  115. /* Ignore spurious interrupt */
  116. }
  117. }
  118. void
  119. msc_bind_eic_interrupt (unsigned int irq, unsigned int set)
  120. {
  121. MSCIC_WRITE(MSC01_IC_RAMW,
  122. (irq<<MSC01_IC_RAMW_ADDR_SHF) | (set<<MSC01_IC_RAMW_DATA_SHF));
  123. }
  124. #define shutdown_msc_irq disable_msc_irq
  125. struct irq_chip msc_levelirq_type = {
  126. .typename = "SOC-it-Level",
  127. .startup = startup_msc_irq,
  128. .shutdown = shutdown_msc_irq,
  129. .enable = enable_msc_irq,
  130. .disable = disable_msc_irq,
  131. .ack = level_mask_and_ack_msc_irq,
  132. .end = end_msc_irq,
  133. };
  134. struct irq_chip msc_edgeirq_type = {
  135. .typename = "SOC-it-Edge",
  136. .startup =startup_msc_irq,
  137. .shutdown = shutdown_msc_irq,
  138. .enable = enable_msc_irq,
  139. .disable = disable_msc_irq,
  140. .ack = edge_mask_and_ack_msc_irq,
  141. .end = end_msc_irq,
  142. };
  143. void __init init_msc_irqs(unsigned int base, msc_irqmap_t *imp, int nirq)
  144. {
  145. extern void (*board_bind_eic_interrupt)(unsigned int irq, unsigned int regset);
  146. _icctrl_msc = (unsigned long) ioremap (MIPS_MSC01_IC_REG_BASE, 0x40000);
  147. /* Reset interrupt controller - initialises all registers to 0 */
  148. MSCIC_WRITE(MSC01_IC_RST, MSC01_IC_RST_RST_BIT);
  149. board_bind_eic_interrupt = &msc_bind_eic_interrupt;
  150. for (; nirq >= 0; nirq--, imp++) {
  151. int n = imp->im_irq;
  152. switch (imp->im_type) {
  153. case MSC01_IRQ_EDGE:
  154. irq_desc[base+n].chip = &msc_edgeirq_type;
  155. if (cpu_has_veic)
  156. MSCIC_WRITE(MSC01_IC_SUP+n*8, MSC01_IC_SUP_EDGE_BIT);
  157. else
  158. MSCIC_WRITE(MSC01_IC_SUP+n*8, MSC01_IC_SUP_EDGE_BIT | imp->im_lvl);
  159. break;
  160. case MSC01_IRQ_LEVEL:
  161. irq_desc[base+n].chip = &msc_levelirq_type;
  162. if (cpu_has_veic)
  163. MSCIC_WRITE(MSC01_IC_SUP+n*8, 0);
  164. else
  165. MSCIC_WRITE(MSC01_IC_SUP+n*8, imp->im_lvl);
  166. }
  167. }
  168. irq_base = base;
  169. MSCIC_WRITE(MSC01_IC_GENA, MSC01_IC_GENA_GENA_BIT); /* Enable interrupt generation */
  170. }