irq.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477
  1. /*
  2. * Copyright 2001 MontaVista Software Inc.
  3. * Author: MontaVista Software, Inc.
  4. * ahennessy@mvista.com
  5. *
  6. * This file is subject to the terms and conditions of the GNU General Public
  7. * License. See the file "COPYING" in the main directory of this archive
  8. * for more details.
  9. *
  10. * Copyright (C) 2000-2001 Toshiba Corporation
  11. *
  12. * This program is free software; you can redistribute it and/or modify it
  13. * under the terms of the GNU General Public License as published by the
  14. * Free Software Foundation; either version 2 of the License, or (at your
  15. * option) any later version.
  16. *
  17. * THIS SOFTWARE IS PROVIDED ``AS IS'' AND ANY EXPRESS OR IMPLIED
  18. * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
  19. * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN
  20. * NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
  21. * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
  22. * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF
  23. * USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON
  24. * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  25. * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
  26. * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  27. *
  28. * You should have received a copy of the GNU General Public License along
  29. * with this program; if not, write to the Free Software Foundation, Inc.,
  30. * 675 Mass Ave, Cambridge, MA 02139, USA.
  31. */
  32. #include <linux/init.h>
  33. #include <linux/errno.h>
  34. #include <linux/irq.h>
  35. #include <linux/kernel_stat.h>
  36. #include <linux/signal.h>
  37. #include <linux/sched.h>
  38. #include <linux/types.h>
  39. #include <linux/interrupt.h>
  40. #include <linux/ioport.h>
  41. #include <linux/timex.h>
  42. #include <linux/slab.h>
  43. #include <linux/random.h>
  44. #include <linux/smp.h>
  45. #include <linux/smp_lock.h>
  46. #include <linux/bitops.h>
  47. #include <asm/irq_regs.h>
  48. #include <asm/io.h>
  49. #include <asm/mipsregs.h>
  50. #include <asm/system.h>
  51. #include <asm/ptrace.h>
  52. #include <asm/processor.h>
  53. #include <asm/jmr3927/irq.h>
  54. #include <asm/debug.h>
  55. #include <asm/jmr3927/jmr3927.h>
  56. #if JMR3927_IRQ_END > NR_IRQS
  57. #error JMR3927_IRQ_END > NR_IRQS
  58. #endif
  59. struct tb_irq_space* tb_irq_spaces;
  60. static int jmr3927_irq_base = -1;
  61. #ifdef CONFIG_PCI
  62. static int jmr3927_gen_iack(void)
  63. {
  64. /* generate ACK cycle */
  65. #ifdef __BIG_ENDIAN
  66. return (tx3927_pcicptr->iiadp >> 24) & 0xff;
  67. #else
  68. return tx3927_pcicptr->iiadp & 0xff;
  69. #endif
  70. }
  71. #endif
  72. #define irc_dlevel 0
  73. #define irc_elevel 1
  74. static unsigned char irc_level[TX3927_NUM_IR] = {
  75. 5, 5, 5, 5, 5, 5, /* INT[5:0] */
  76. 7, 7, /* SIO */
  77. 5, 5, 5, 0, 0, /* DMA, PIO, PCI */
  78. 6, 6, 6 /* TMR */
  79. };
  80. static void jmr3927_irq_disable(unsigned int irq_nr);
  81. static void jmr3927_irq_enable(unsigned int irq_nr);
  82. static DEFINE_SPINLOCK(jmr3927_irq_lock);
  83. static unsigned int jmr3927_irq_startup(unsigned int irq)
  84. {
  85. jmr3927_irq_enable(irq);
  86. return 0;
  87. }
  88. #define jmr3927_irq_shutdown jmr3927_irq_disable
  89. static void jmr3927_irq_ack(unsigned int irq)
  90. {
  91. if (irq == JMR3927_IRQ_IRC_TMR0)
  92. jmr3927_tmrptr->tisr = 0; /* ack interrupt */
  93. jmr3927_irq_disable(irq);
  94. }
  95. static void jmr3927_irq_end(unsigned int irq)
  96. {
  97. if (!(irq_desc[irq].status & (IRQ_DISABLED | IRQ_INPROGRESS)))
  98. jmr3927_irq_enable(irq);
  99. }
  100. static void jmr3927_irq_disable(unsigned int irq_nr)
  101. {
  102. struct tb_irq_space* sp;
  103. unsigned long flags;
  104. spin_lock_irqsave(&jmr3927_irq_lock, flags);
  105. for (sp = tb_irq_spaces; sp; sp = sp->next) {
  106. if (sp->start_irqno <= irq_nr &&
  107. irq_nr < sp->start_irqno + sp->nr_irqs) {
  108. if (sp->mask_func)
  109. sp->mask_func(irq_nr - sp->start_irqno,
  110. sp->space_id);
  111. break;
  112. }
  113. }
  114. spin_unlock_irqrestore(&jmr3927_irq_lock, flags);
  115. }
  116. static void jmr3927_irq_enable(unsigned int irq_nr)
  117. {
  118. struct tb_irq_space* sp;
  119. unsigned long flags;
  120. spin_lock_irqsave(&jmr3927_irq_lock, flags);
  121. for (sp = tb_irq_spaces; sp; sp = sp->next) {
  122. if (sp->start_irqno <= irq_nr &&
  123. irq_nr < sp->start_irqno + sp->nr_irqs) {
  124. if (sp->unmask_func)
  125. sp->unmask_func(irq_nr - sp->start_irqno,
  126. sp->space_id);
  127. break;
  128. }
  129. }
  130. spin_unlock_irqrestore(&jmr3927_irq_lock, flags);
  131. }
  132. /*
  133. * CP0_STATUS is a thread's resource (saved/restored on context switch).
  134. * So disable_irq/enable_irq MUST handle IOC/ISAC/IRC registers.
  135. */
  136. static void mask_irq_isac(int irq_nr, int space_id)
  137. {
  138. /* 0: mask */
  139. unsigned char imask =
  140. jmr3927_isac_reg_in(JMR3927_ISAC_INTM_ADDR);
  141. unsigned int bit = 1 << irq_nr;
  142. jmr3927_isac_reg_out(imask & ~bit, JMR3927_ISAC_INTM_ADDR);
  143. /* flush write buffer */
  144. (void)jmr3927_ioc_reg_in(JMR3927_IOC_REV_ADDR);
  145. }
  146. static void unmask_irq_isac(int irq_nr, int space_id)
  147. {
  148. /* 0: mask */
  149. unsigned char imask = jmr3927_isac_reg_in(JMR3927_ISAC_INTM_ADDR);
  150. unsigned int bit = 1 << irq_nr;
  151. jmr3927_isac_reg_out(imask | bit, JMR3927_ISAC_INTM_ADDR);
  152. /* flush write buffer */
  153. (void)jmr3927_ioc_reg_in(JMR3927_IOC_REV_ADDR);
  154. }
  155. static void mask_irq_ioc(int irq_nr, int space_id)
  156. {
  157. /* 0: mask */
  158. unsigned char imask = jmr3927_ioc_reg_in(JMR3927_IOC_INTM_ADDR);
  159. unsigned int bit = 1 << irq_nr;
  160. jmr3927_ioc_reg_out(imask & ~bit, JMR3927_IOC_INTM_ADDR);
  161. /* flush write buffer */
  162. (void)jmr3927_ioc_reg_in(JMR3927_IOC_REV_ADDR);
  163. }
  164. static void unmask_irq_ioc(int irq_nr, int space_id)
  165. {
  166. /* 0: mask */
  167. unsigned char imask = jmr3927_ioc_reg_in(JMR3927_IOC_INTM_ADDR);
  168. unsigned int bit = 1 << irq_nr;
  169. jmr3927_ioc_reg_out(imask | bit, JMR3927_IOC_INTM_ADDR);
  170. /* flush write buffer */
  171. (void)jmr3927_ioc_reg_in(JMR3927_IOC_REV_ADDR);
  172. }
  173. static void mask_irq_irc(int irq_nr, int space_id)
  174. {
  175. volatile unsigned long *ilrp = &tx3927_ircptr->ilr[irq_nr / 2];
  176. if (irq_nr & 1)
  177. *ilrp = (*ilrp & 0x00ff) | (irc_dlevel << 8);
  178. else
  179. *ilrp = (*ilrp & 0xff00) | irc_dlevel;
  180. /* update IRCSR */
  181. tx3927_ircptr->imr = 0;
  182. tx3927_ircptr->imr = irc_elevel;
  183. /* flush write buffer */
  184. (void)tx3927_ircptr->ssr;
  185. }
  186. static void unmask_irq_irc(int irq_nr, int space_id)
  187. {
  188. volatile unsigned long *ilrp = &tx3927_ircptr->ilr[irq_nr / 2];
  189. if (irq_nr & 1)
  190. *ilrp = (*ilrp & 0x00ff) | (irc_level[irq_nr] << 8);
  191. else
  192. *ilrp = (*ilrp & 0xff00) | irc_level[irq_nr];
  193. /* update IRCSR */
  194. tx3927_ircptr->imr = 0;
  195. tx3927_ircptr->imr = irc_elevel;
  196. }
  197. struct tb_irq_space jmr3927_isac_irqspace = {
  198. .next = NULL,
  199. .start_irqno = JMR3927_IRQ_ISAC,
  200. nr_irqs : JMR3927_NR_IRQ_ISAC,
  201. .mask_func = mask_irq_isac,
  202. .unmask_func = unmask_irq_isac,
  203. .name = "ISAC",
  204. .space_id = 0,
  205. can_share : 0
  206. };
  207. struct tb_irq_space jmr3927_ioc_irqspace = {
  208. .next = NULL,
  209. .start_irqno = JMR3927_IRQ_IOC,
  210. nr_irqs : JMR3927_NR_IRQ_IOC,
  211. .mask_func = mask_irq_ioc,
  212. .unmask_func = unmask_irq_ioc,
  213. .name = "IOC",
  214. .space_id = 0,
  215. can_share : 1
  216. };
  217. struct tb_irq_space jmr3927_irc_irqspace = {
  218. .next = NULL,
  219. .start_irqno = JMR3927_IRQ_IRC,
  220. .nr_irqs = JMR3927_NR_IRQ_IRC,
  221. .mask_func = mask_irq_irc,
  222. .unmask_func = unmask_irq_irc,
  223. .name = "on-chip",
  224. .space_id = 0,
  225. .can_share = 0
  226. };
  227. #ifdef CONFIG_TX_BRANCH_LIKELY_BUG_WORKAROUND
  228. static int tx_branch_likely_bug_count = 0;
  229. static int have_tx_branch_likely_bug = 0;
  230. static void tx_branch_likely_bug_fixup(void)
  231. {
  232. struct pt_regs *regs = get_irq_regs();
  233. /* TX39/49-BUG: Under this condition, the insn in delay slot
  234. of the branch likely insn is executed (not nullified) even
  235. the branch condition is false. */
  236. if (!have_tx_branch_likely_bug)
  237. return;
  238. if ((regs->cp0_epc & 0xfff) == 0xffc &&
  239. KSEGX(regs->cp0_epc) != KSEG0 &&
  240. KSEGX(regs->cp0_epc) != KSEG1) {
  241. unsigned int insn = *(unsigned int*)(regs->cp0_epc - 4);
  242. /* beql,bnel,blezl,bgtzl */
  243. /* bltzl,bgezl,blezall,bgezall */
  244. /* bczfl, bcztl */
  245. if ((insn & 0xf0000000) == 0x50000000 ||
  246. (insn & 0xfc0e0000) == 0x04020000 ||
  247. (insn & 0xf3fe0000) == 0x41020000) {
  248. regs->cp0_epc -= 4;
  249. tx_branch_likely_bug_count++;
  250. printk(KERN_INFO
  251. "fix branch-likery bug in %s (insn %08x)\n",
  252. current->comm, insn);
  253. }
  254. }
  255. }
  256. #endif
  257. static void jmr3927_spurious(void)
  258. {
  259. #ifdef CONFIG_TX_BRANCH_LIKELY_BUG_WORKAROUND
  260. tx_branch_likely_bug_fixup();
  261. #endif
  262. printk(KERN_WARNING "spurious interrupt (cause 0x%lx, pc 0x%lx, ra 0x%lx).\n",
  263. regs->cp0_cause, regs->cp0_epc, regs->regs[31]);
  264. }
  265. asmlinkage void plat_irq_dispatch(void)
  266. {
  267. int irq;
  268. #ifdef CONFIG_TX_BRANCH_LIKELY_BUG_WORKAROUND
  269. tx_branch_likely_bug_fixup();
  270. #endif
  271. if ((regs->cp0_cause & CAUSEF_IP7) == 0) {
  272. #if 0
  273. jmr3927_spurious();
  274. #endif
  275. return;
  276. }
  277. irq = (regs->cp0_cause >> CAUSEB_IP2) & 0x0f;
  278. do_IRQ(irq + JMR3927_IRQ_IRC);
  279. }
  280. static irqreturn_t jmr3927_ioc_interrupt(int irq, void *dev_id)
  281. {
  282. unsigned char istat = jmr3927_ioc_reg_in(JMR3927_IOC_INTS2_ADDR);
  283. int i;
  284. for (i = 0; i < JMR3927_NR_IRQ_IOC; i++) {
  285. if (istat & (1 << i)) {
  286. irq = JMR3927_IRQ_IOC + i;
  287. do_IRQ(irq);
  288. }
  289. }
  290. return IRQ_HANDLED;
  291. }
  292. static struct irqaction ioc_action = {
  293. jmr3927_ioc_interrupt, 0, CPU_MASK_NONE, "IOC", NULL, NULL,
  294. };
  295. static irqreturn_t jmr3927_isac_interrupt(int irq, void *dev_id)
  296. {
  297. unsigned char istat = jmr3927_isac_reg_in(JMR3927_ISAC_INTS2_ADDR);
  298. int i;
  299. for (i = 0; i < JMR3927_NR_IRQ_ISAC; i++) {
  300. if (istat & (1 << i)) {
  301. irq = JMR3927_IRQ_ISAC + i;
  302. do_IRQ(irq);
  303. }
  304. }
  305. return IRQ_HANDLED;
  306. }
  307. static struct irqaction isac_action = {
  308. jmr3927_isac_interrupt, 0, CPU_MASK_NONE, "ISAC", NULL, NULL,
  309. };
  310. static irqreturn_t jmr3927_isaerr_interrupt(int irq, void *dev_id)
  311. {
  312. printk(KERN_WARNING "ISA error interrupt (irq 0x%x).\n", irq);
  313. return IRQ_HANDLED;
  314. }
  315. static struct irqaction isaerr_action = {
  316. jmr3927_isaerr_interrupt, 0, CPU_MASK_NONE, "ISA error", NULL, NULL,
  317. };
  318. static irqreturn_t jmr3927_pcierr_interrupt(int irq, void *dev_id)
  319. {
  320. printk(KERN_WARNING "PCI error interrupt (irq 0x%x).\n", irq);
  321. printk(KERN_WARNING "pcistat:%02x, lbstat:%04lx\n",
  322. tx3927_pcicptr->pcistat, tx3927_pcicptr->lbstat);
  323. return IRQ_HANDLED;
  324. }
  325. static struct irqaction pcierr_action = {
  326. jmr3927_pcierr_interrupt, 0, CPU_MASK_NONE, "PCI error", NULL, NULL,
  327. };
  328. int jmr3927_ether1_irq = 0;
  329. void jmr3927_irq_init(u32 irq_base);
  330. void __init arch_init_irq(void)
  331. {
  332. /* look for io board's presence */
  333. int have_isac = jmr3927_have_isac();
  334. /* Now, interrupt control disabled, */
  335. /* all IRC interrupts are masked, */
  336. /* all IRC interrupt mode are Low Active. */
  337. if (have_isac) {
  338. /* ETHER1 (NE2000 compatible 10M-Ether) parameter setup */
  339. /* temporary enable interrupt control */
  340. tx3927_ircptr->cer = 1;
  341. /* ETHER1 Int. Is High-Active. */
  342. if (tx3927_ircptr->ssr & (1 << 0))
  343. jmr3927_ether1_irq = JMR3927_IRQ_IRC_INT0;
  344. #if 0 /* INT3 may be asserted by ether0 (even after reboot...) */
  345. else if (tx3927_ircptr->ssr & (1 << 3))
  346. jmr3927_ether1_irq = JMR3927_IRQ_IRC_INT3;
  347. #endif
  348. /* disable interrupt control */
  349. tx3927_ircptr->cer = 0;
  350. /* Ether1: High Active */
  351. if (jmr3927_ether1_irq) {
  352. int ether1_irc = jmr3927_ether1_irq - JMR3927_IRQ_IRC;
  353. tx3927_ircptr->cr[ether1_irc / 8] |=
  354. TX3927_IRCR_HIGH << ((ether1_irc % 8) * 2);
  355. }
  356. }
  357. /* mask all IOC interrupts */
  358. jmr3927_ioc_reg_out(0, JMR3927_IOC_INTM_ADDR);
  359. /* setup IOC interrupt mode (SOFT:High Active, Others:Low Active) */
  360. jmr3927_ioc_reg_out(JMR3927_IOC_INTF_SOFT, JMR3927_IOC_INTP_ADDR);
  361. if (have_isac) {
  362. /* mask all ISAC interrupts */
  363. jmr3927_isac_reg_out(0, JMR3927_ISAC_INTM_ADDR);
  364. /* setup ISAC interrupt mode (ISAIRQ3,ISAIRQ5:Low Active ???) */
  365. jmr3927_isac_reg_out(JMR3927_ISAC_INTF_IRQ3|JMR3927_ISAC_INTF_IRQ5, JMR3927_ISAC_INTP_ADDR);
  366. }
  367. /* clear PCI Soft interrupts */
  368. jmr3927_ioc_reg_out(0, JMR3927_IOC_INTS1_ADDR);
  369. /* clear PCI Reset interrupts */
  370. jmr3927_ioc_reg_out(0, JMR3927_IOC_RESET_ADDR);
  371. /* enable interrupt control */
  372. tx3927_ircptr->cer = TX3927_IRCER_ICE;
  373. tx3927_ircptr->imr = irc_elevel;
  374. jmr3927_irq_init(NR_ISA_IRQS);
  375. /* setup irq space */
  376. add_tb_irq_space(&jmr3927_isac_irqspace);
  377. add_tb_irq_space(&jmr3927_ioc_irqspace);
  378. add_tb_irq_space(&jmr3927_irc_irqspace);
  379. /* setup IOC interrupt 1 (PCI, MODEM) */
  380. setup_irq(JMR3927_IRQ_IOCINT, &ioc_action);
  381. if (have_isac) {
  382. setup_irq(JMR3927_IRQ_ISACINT, &isac_action);
  383. setup_irq(JMR3927_IRQ_ISAC_ISAER, &isaerr_action);
  384. }
  385. #ifdef CONFIG_PCI
  386. setup_irq(JMR3927_IRQ_IRC_PCI, &pcierr_action);
  387. #endif
  388. /* enable all CPU interrupt bits. */
  389. set_c0_status(ST0_IM); /* IE bit is still 0. */
  390. }
  391. static struct irq_chip jmr3927_irq_controller = {
  392. .typename = "jmr3927_irq",
  393. .startup = jmr3927_irq_startup,
  394. .shutdown = jmr3927_irq_shutdown,
  395. .enable = jmr3927_irq_enable,
  396. .disable = jmr3927_irq_disable,
  397. .ack = jmr3927_irq_ack,
  398. .end = jmr3927_irq_end,
  399. };
  400. void jmr3927_irq_init(u32 irq_base)
  401. {
  402. u32 i;
  403. for (i= irq_base; i< irq_base + JMR3927_NR_IRQ_IRC + JMR3927_NR_IRQ_IOC; i++) {
  404. irq_desc[i].status = IRQ_DISABLED;
  405. irq_desc[i].action = NULL;
  406. irq_desc[i].depth = 1;
  407. irq_desc[i].chip = &jmr3927_irq_controller;
  408. }
  409. jmr3927_irq_base = irq_base;
  410. }