board_setup.c 4.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132
  1. /*
  2. * Copyright 2000 MontaVista Software Inc.
  3. * Author: MontaVista Software, Inc.
  4. * ppopov@mvista.com or source@mvista.com
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License as published by the
  8. * Free Software Foundation; either version 2 of the License, or (at your
  9. * option) any later version.
  10. *
  11. * THIS SOFTWARE IS PROVIDED ``AS IS'' AND ANY EXPRESS OR IMPLIED
  12. * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
  13. * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN
  14. * NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
  15. * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
  16. * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF
  17. * USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON
  18. * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  19. * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
  20. * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  21. *
  22. * You should have received a copy of the GNU General Public License along
  23. * with this program; if not, write to the Free Software Foundation, Inc.,
  24. * 675 Mass Ave, Cambridge, MA 02139, USA.
  25. */
  26. #include <linux/init.h>
  27. #include <linux/sched.h>
  28. #include <linux/ioport.h>
  29. #include <linux/mm.h>
  30. #include <linux/console.h>
  31. #include <linux/delay.h>
  32. #include <asm/cpu.h>
  33. #include <asm/bootinfo.h>
  34. #include <asm/irq.h>
  35. #include <asm/mipsregs.h>
  36. #include <asm/reboot.h>
  37. #include <asm/pgtable.h>
  38. #include <asm/mach-au1x00/au1000.h>
  39. #include <asm/mach-pb1x00/pb1500.h>
  40. void board_reset (void)
  41. {
  42. /* Hit BCSR.SYSTEM_CONTROL[SW_RST] */
  43. au_writel(0x00000000, 0xAE00001C);
  44. }
  45. void __init board_setup(void)
  46. {
  47. u32 pin_func;
  48. u32 sys_freqctrl, sys_clksrc;
  49. sys_clksrc = sys_freqctrl = pin_func = 0;
  50. // set AUX clock to 12MHz * 8 = 96 MHz
  51. au_writel(8, SYS_AUXPLL);
  52. au_writel(0, SYS_PINSTATERD);
  53. udelay(100);
  54. #ifdef CONFIG_USB_OHCI
  55. /* GPIO201 is input for PCMCIA card detect */
  56. /* GPIO203 is input for PCMCIA interrupt request */
  57. au_writel(au_readl(GPIO2_DIR) & (u32)(~((1<<1)|(1<<3))), GPIO2_DIR);
  58. /* zero and disable FREQ2 */
  59. sys_freqctrl = au_readl(SYS_FREQCTRL0);
  60. sys_freqctrl &= ~0xFFF00000;
  61. au_writel(sys_freqctrl, SYS_FREQCTRL0);
  62. /* zero and disable USBH/USBD clocks */
  63. sys_clksrc = au_readl(SYS_CLKSRC);
  64. sys_clksrc &= ~0x00007FE0;
  65. au_writel(sys_clksrc, SYS_CLKSRC);
  66. sys_freqctrl = au_readl(SYS_FREQCTRL0);
  67. sys_freqctrl &= ~0xFFF00000;
  68. sys_clksrc = au_readl(SYS_CLKSRC);
  69. sys_clksrc &= ~0x00007FE0;
  70. // FREQ2 = aux/2 = 48 MHz
  71. sys_freqctrl |= ((0<<22) | (1<<21) | (1<<20));
  72. au_writel(sys_freqctrl, SYS_FREQCTRL0);
  73. /*
  74. * Route 48MHz FREQ2 into USB Host and/or Device
  75. */
  76. #ifdef CONFIG_USB_OHCI
  77. sys_clksrc |= ((4<<12) | (0<<11) | (0<<10));
  78. #endif
  79. au_writel(sys_clksrc, SYS_CLKSRC);
  80. pin_func = au_readl(SYS_PINFUNC) & (u32)(~0x8000);
  81. // 2nd USB port is USB host
  82. pin_func |= 0x8000;
  83. au_writel(pin_func, SYS_PINFUNC);
  84. #endif // defined (CONFIG_USB_OHCI)
  85. #ifdef CONFIG_PCI
  86. // Setup PCI bus controller
  87. au_writel(0, Au1500_PCI_CMEM);
  88. au_writel(0x00003fff, Au1500_CFG_BASE);
  89. #if defined(__MIPSEB__)
  90. au_writel(0xf | (2<<6) | (1<<4), Au1500_PCI_CFG);
  91. #else
  92. au_writel(0xf, Au1500_PCI_CFG);
  93. #endif
  94. au_writel(0xf0000000, Au1500_PCI_MWMASK_DEV);
  95. au_writel(0, Au1500_PCI_MWBASE_REV_CCL);
  96. au_writel(0x02a00356, Au1500_PCI_STATCMD);
  97. au_writel(0x00003c04, Au1500_PCI_HDRTYPE);
  98. au_writel(0x00000008, Au1500_PCI_MBAR);
  99. au_sync();
  100. #endif
  101. /* Enable sys bus clock divider when IDLE state or no bus activity. */
  102. au_writel(au_readl(SYS_POWERCTRL) | (0x3 << 5), SYS_POWERCTRL);
  103. /* Enable the RTC if not already enabled */
  104. if (!(au_readl(0xac000028) & 0x20)) {
  105. printk("enabling clock ...\n");
  106. au_writel((au_readl(0xac000028) | 0x20), 0xac000028);
  107. }
  108. /* Put the clock in BCD mode */
  109. if (readl(0xac00002C) & 0x4) { /* reg B */
  110. au_writel(au_readl(0xac00002c) & ~0x4, 0xac00002c);
  111. au_sync();
  112. }
  113. }