board_setup.c 5.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177
  1. /*
  2. * Copyright 2000 MontaVista Software Inc.
  3. * Author: MontaVista Software, Inc.
  4. * ppopov@mvista.com or source@mvista.com
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License as published by the
  8. * Free Software Foundation; either version 2 of the License, or (at your
  9. * option) any later version.
  10. *
  11. * THIS SOFTWARE IS PROVIDED ``AS IS'' AND ANY EXPRESS OR IMPLIED
  12. * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
  13. * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN
  14. * NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
  15. * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
  16. * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF
  17. * USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON
  18. * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  19. * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
  20. * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  21. *
  22. * You should have received a copy of the GNU General Public License along
  23. * with this program; if not, write to the Free Software Foundation, Inc.,
  24. * 675 Mass Ave, Cambridge, MA 02139, USA.
  25. */
  26. #include <linux/init.h>
  27. #include <linux/sched.h>
  28. #include <linux/ioport.h>
  29. #include <linux/mm.h>
  30. #include <linux/console.h>
  31. #include <linux/delay.h>
  32. #include <asm/cpu.h>
  33. #include <asm/bootinfo.h>
  34. #include <asm/irq.h>
  35. #include <asm/mipsregs.h>
  36. #include <asm/reboot.h>
  37. #include <asm/pgtable.h>
  38. #include <asm/mach-au1x00/au1000.h>
  39. #include <asm/mach-pb1x00/pb1000.h>
  40. void board_reset (void)
  41. {
  42. }
  43. void __init board_setup(void)
  44. {
  45. u32 pin_func, static_cfg0;
  46. u32 sys_freqctrl, sys_clksrc;
  47. u32 prid = read_c0_prid();
  48. // set AUX clock to 12MHz * 8 = 96 MHz
  49. au_writel(8, SYS_AUXPLL);
  50. au_writel(0, SYS_PINSTATERD);
  51. udelay(100);
  52. #ifdef CONFIG_USB_OHCI
  53. /* zero and disable FREQ2 */
  54. sys_freqctrl = au_readl(SYS_FREQCTRL0);
  55. sys_freqctrl &= ~0xFFF00000;
  56. au_writel(sys_freqctrl, SYS_FREQCTRL0);
  57. /* zero and disable USBH/USBD clocks */
  58. sys_clksrc = au_readl(SYS_CLKSRC);
  59. sys_clksrc &= ~0x00007FE0;
  60. au_writel(sys_clksrc, SYS_CLKSRC);
  61. sys_freqctrl = au_readl(SYS_FREQCTRL0);
  62. sys_freqctrl &= ~0xFFF00000;
  63. sys_clksrc = au_readl(SYS_CLKSRC);
  64. sys_clksrc &= ~0x00007FE0;
  65. switch (prid & 0x000000FF)
  66. {
  67. case 0x00: /* DA */
  68. case 0x01: /* HA */
  69. case 0x02: /* HB */
  70. /* CPU core freq to 48MHz to slow it way down... */
  71. au_writel(4, SYS_CPUPLL);
  72. /*
  73. * Setup 48MHz FREQ2 from CPUPLL for USB Host
  74. */
  75. /* FRDIV2=3 -> div by 8 of 384MHz -> 48MHz */
  76. sys_freqctrl |= ((3<<22) | (1<<21) | (0<<20));
  77. au_writel(sys_freqctrl, SYS_FREQCTRL0);
  78. /* CPU core freq to 384MHz */
  79. au_writel(0x20, SYS_CPUPLL);
  80. printk("Au1000: 48MHz OHCI workaround enabled\n");
  81. break;
  82. default: /* HC and newer */
  83. // FREQ2 = aux/2 = 48 MHz
  84. sys_freqctrl |= ((0<<22) | (1<<21) | (1<<20));
  85. au_writel(sys_freqctrl, SYS_FREQCTRL0);
  86. break;
  87. }
  88. /*
  89. * Route 48MHz FREQ2 into USB Host and/or Device
  90. */
  91. #ifdef CONFIG_USB_OHCI
  92. sys_clksrc |= ((4<<12) | (0<<11) | (0<<10));
  93. #endif
  94. au_writel(sys_clksrc, SYS_CLKSRC);
  95. // configure pins GPIO[14:9] as GPIO
  96. pin_func = au_readl(SYS_PINFUNC) & (u32)(~0x8080);
  97. // 2nd USB port is USB host
  98. pin_func |= 0x8000;
  99. au_writel(pin_func, SYS_PINFUNC);
  100. au_writel(0x2800, SYS_TRIOUTCLR);
  101. au_writel(0x0030, SYS_OUTPUTCLR);
  102. #endif // defined (CONFIG_USB_OHCI)
  103. // make gpio 15 an input (for interrupt line)
  104. pin_func = au_readl(SYS_PINFUNC) & (u32)(~0x100);
  105. // we don't need I2S, so make it available for GPIO[31:29]
  106. pin_func |= (1<<5);
  107. au_writel(pin_func, SYS_PINFUNC);
  108. au_writel(0x8000, SYS_TRIOUTCLR);
  109. static_cfg0 = au_readl(MEM_STCFG0) & (u32)(~0xc00);
  110. au_writel(static_cfg0, MEM_STCFG0);
  111. // configure RCE2* for LCD
  112. au_writel(0x00000004, MEM_STCFG2);
  113. // MEM_STTIME2
  114. au_writel(0x09000000, MEM_STTIME2);
  115. // Set 32-bit base address decoding for RCE2*
  116. au_writel(0x10003ff0, MEM_STADDR2);
  117. // PCI CPLD setup
  118. // expand CE0 to cover PCI
  119. au_writel(0x11803e40, MEM_STADDR1);
  120. // burst visibility on
  121. au_writel(au_readl(MEM_STCFG0) | 0x1000, MEM_STCFG0);
  122. au_writel(0x83, MEM_STCFG1); // ewait enabled, flash timing
  123. au_writel(0x33030a10, MEM_STTIME1); // slower timing for FPGA
  124. /* setup the static bus controller */
  125. au_writel(0x00000002, MEM_STCFG3); /* type = PCMCIA */
  126. au_writel(0x280E3D07, MEM_STTIME3); /* 250ns cycle time */
  127. au_writel(0x10000000, MEM_STADDR3); /* any PCMCIA select */
  128. #ifdef CONFIG_PCI
  129. au_writel(0, PCI_BRIDGE_CONFIG); // set extend byte to 0
  130. au_writel(0, SDRAM_MBAR); // set mbar to 0
  131. au_writel(0x2, SDRAM_CMD); // enable memory accesses
  132. au_sync_delay(1);
  133. #endif
  134. /* Enable Au1000 BCLK switching - note: sed1356 must not use
  135. * its BCLK (Au1000 LCLK) for any timings */
  136. switch (prid & 0x000000FF)
  137. {
  138. case 0x00: /* DA */
  139. case 0x01: /* HA */
  140. case 0x02: /* HB */
  141. break;
  142. default: /* HC and newer */
  143. /* Enable sys bus clock divider when IDLE state or no bus
  144. activity. */
  145. au_writel(au_readl(SYS_POWERCTRL) | (0x3 << 5), SYS_POWERCTRL);
  146. break;
  147. }
  148. }