ptrace.c 44 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670
  1. /*
  2. * Kernel support for the ptrace() and syscall tracing interfaces.
  3. *
  4. * Copyright (C) 1999-2005 Hewlett-Packard Co
  5. * David Mosberger-Tang <davidm@hpl.hp.com>
  6. *
  7. * Derived from the x86 and Alpha versions.
  8. */
  9. #include <linux/kernel.h>
  10. #include <linux/sched.h>
  11. #include <linux/slab.h>
  12. #include <linux/mm.h>
  13. #include <linux/errno.h>
  14. #include <linux/ptrace.h>
  15. #include <linux/smp_lock.h>
  16. #include <linux/user.h>
  17. #include <linux/security.h>
  18. #include <linux/audit.h>
  19. #include <linux/signal.h>
  20. #include <asm/pgtable.h>
  21. #include <asm/processor.h>
  22. #include <asm/ptrace_offsets.h>
  23. #include <asm/rse.h>
  24. #include <asm/system.h>
  25. #include <asm/uaccess.h>
  26. #include <asm/unwind.h>
  27. #ifdef CONFIG_PERFMON
  28. #include <asm/perfmon.h>
  29. #endif
  30. #include "entry.h"
  31. /*
  32. * Bits in the PSR that we allow ptrace() to change:
  33. * be, up, ac, mfl, mfh (the user mask; five bits total)
  34. * db (debug breakpoint fault; one bit)
  35. * id (instruction debug fault disable; one bit)
  36. * dd (data debug fault disable; one bit)
  37. * ri (restart instruction; two bits)
  38. * is (instruction set; one bit)
  39. */
  40. #define IPSR_MASK (IA64_PSR_UM | IA64_PSR_DB | IA64_PSR_IS \
  41. | IA64_PSR_ID | IA64_PSR_DD | IA64_PSR_RI)
  42. #define MASK(nbits) ((1UL << (nbits)) - 1) /* mask with NBITS bits set */
  43. #define PFM_MASK MASK(38)
  44. #define PTRACE_DEBUG 0
  45. #if PTRACE_DEBUG
  46. # define dprintk(format...) printk(format)
  47. # define inline
  48. #else
  49. # define dprintk(format...)
  50. #endif
  51. /* Return TRUE if PT was created due to kernel-entry via a system-call. */
  52. static inline int
  53. in_syscall (struct pt_regs *pt)
  54. {
  55. return (long) pt->cr_ifs >= 0;
  56. }
  57. /*
  58. * Collect the NaT bits for r1-r31 from scratch_unat and return a NaT
  59. * bitset where bit i is set iff the NaT bit of register i is set.
  60. */
  61. unsigned long
  62. ia64_get_scratch_nat_bits (struct pt_regs *pt, unsigned long scratch_unat)
  63. {
  64. # define GET_BITS(first, last, unat) \
  65. ({ \
  66. unsigned long bit = ia64_unat_pos(&pt->r##first); \
  67. unsigned long nbits = (last - first + 1); \
  68. unsigned long mask = MASK(nbits) << first; \
  69. unsigned long dist; \
  70. if (bit < first) \
  71. dist = 64 + bit - first; \
  72. else \
  73. dist = bit - first; \
  74. ia64_rotr(unat, dist) & mask; \
  75. })
  76. unsigned long val;
  77. /*
  78. * Registers that are stored consecutively in struct pt_regs
  79. * can be handled in parallel. If the register order in
  80. * struct_pt_regs changes, this code MUST be updated.
  81. */
  82. val = GET_BITS( 1, 1, scratch_unat);
  83. val |= GET_BITS( 2, 3, scratch_unat);
  84. val |= GET_BITS(12, 13, scratch_unat);
  85. val |= GET_BITS(14, 14, scratch_unat);
  86. val |= GET_BITS(15, 15, scratch_unat);
  87. val |= GET_BITS( 8, 11, scratch_unat);
  88. val |= GET_BITS(16, 31, scratch_unat);
  89. return val;
  90. # undef GET_BITS
  91. }
  92. /*
  93. * Set the NaT bits for the scratch registers according to NAT and
  94. * return the resulting unat (assuming the scratch registers are
  95. * stored in PT).
  96. */
  97. unsigned long
  98. ia64_put_scratch_nat_bits (struct pt_regs *pt, unsigned long nat)
  99. {
  100. # define PUT_BITS(first, last, nat) \
  101. ({ \
  102. unsigned long bit = ia64_unat_pos(&pt->r##first); \
  103. unsigned long nbits = (last - first + 1); \
  104. unsigned long mask = MASK(nbits) << first; \
  105. long dist; \
  106. if (bit < first) \
  107. dist = 64 + bit - first; \
  108. else \
  109. dist = bit - first; \
  110. ia64_rotl(nat & mask, dist); \
  111. })
  112. unsigned long scratch_unat;
  113. /*
  114. * Registers that are stored consecutively in struct pt_regs
  115. * can be handled in parallel. If the register order in
  116. * struct_pt_regs changes, this code MUST be updated.
  117. */
  118. scratch_unat = PUT_BITS( 1, 1, nat);
  119. scratch_unat |= PUT_BITS( 2, 3, nat);
  120. scratch_unat |= PUT_BITS(12, 13, nat);
  121. scratch_unat |= PUT_BITS(14, 14, nat);
  122. scratch_unat |= PUT_BITS(15, 15, nat);
  123. scratch_unat |= PUT_BITS( 8, 11, nat);
  124. scratch_unat |= PUT_BITS(16, 31, nat);
  125. return scratch_unat;
  126. # undef PUT_BITS
  127. }
  128. #define IA64_MLX_TEMPLATE 0x2
  129. #define IA64_MOVL_OPCODE 6
  130. void
  131. ia64_increment_ip (struct pt_regs *regs)
  132. {
  133. unsigned long w0, ri = ia64_psr(regs)->ri + 1;
  134. if (ri > 2) {
  135. ri = 0;
  136. regs->cr_iip += 16;
  137. } else if (ri == 2) {
  138. get_user(w0, (char __user *) regs->cr_iip + 0);
  139. if (((w0 >> 1) & 0xf) == IA64_MLX_TEMPLATE) {
  140. /*
  141. * rfi'ing to slot 2 of an MLX bundle causes
  142. * an illegal operation fault. We don't want
  143. * that to happen...
  144. */
  145. ri = 0;
  146. regs->cr_iip += 16;
  147. }
  148. }
  149. ia64_psr(regs)->ri = ri;
  150. }
  151. void
  152. ia64_decrement_ip (struct pt_regs *regs)
  153. {
  154. unsigned long w0, ri = ia64_psr(regs)->ri - 1;
  155. if (ia64_psr(regs)->ri == 0) {
  156. regs->cr_iip -= 16;
  157. ri = 2;
  158. get_user(w0, (char __user *) regs->cr_iip + 0);
  159. if (((w0 >> 1) & 0xf) == IA64_MLX_TEMPLATE) {
  160. /*
  161. * rfi'ing to slot 2 of an MLX bundle causes
  162. * an illegal operation fault. We don't want
  163. * that to happen...
  164. */
  165. ri = 1;
  166. }
  167. }
  168. ia64_psr(regs)->ri = ri;
  169. }
  170. /*
  171. * This routine is used to read an rnat bits that are stored on the
  172. * kernel backing store. Since, in general, the alignment of the user
  173. * and kernel are different, this is not completely trivial. In
  174. * essence, we need to construct the user RNAT based on up to two
  175. * kernel RNAT values and/or the RNAT value saved in the child's
  176. * pt_regs.
  177. *
  178. * user rbs
  179. *
  180. * +--------+ <-- lowest address
  181. * | slot62 |
  182. * +--------+
  183. * | rnat | 0x....1f8
  184. * +--------+
  185. * | slot00 | \
  186. * +--------+ |
  187. * | slot01 | > child_regs->ar_rnat
  188. * +--------+ |
  189. * | slot02 | / kernel rbs
  190. * +--------+ +--------+
  191. * <- child_regs->ar_bspstore | slot61 | <-- krbs
  192. * +- - - - + +--------+
  193. * | slot62 |
  194. * +- - - - + +--------+
  195. * | rnat |
  196. * +- - - - + +--------+
  197. * vrnat | slot00 |
  198. * +- - - - + +--------+
  199. * = =
  200. * +--------+
  201. * | slot00 | \
  202. * +--------+ |
  203. * | slot01 | > child_stack->ar_rnat
  204. * +--------+ |
  205. * | slot02 | /
  206. * +--------+
  207. * <--- child_stack->ar_bspstore
  208. *
  209. * The way to think of this code is as follows: bit 0 in the user rnat
  210. * corresponds to some bit N (0 <= N <= 62) in one of the kernel rnat
  211. * value. The kernel rnat value holding this bit is stored in
  212. * variable rnat0. rnat1 is loaded with the kernel rnat value that
  213. * form the upper bits of the user rnat value.
  214. *
  215. * Boundary cases:
  216. *
  217. * o when reading the rnat "below" the first rnat slot on the kernel
  218. * backing store, rnat0/rnat1 are set to 0 and the low order bits are
  219. * merged in from pt->ar_rnat.
  220. *
  221. * o when reading the rnat "above" the last rnat slot on the kernel
  222. * backing store, rnat0/rnat1 gets its value from sw->ar_rnat.
  223. */
  224. static unsigned long
  225. get_rnat (struct task_struct *task, struct switch_stack *sw,
  226. unsigned long *krbs, unsigned long *urnat_addr,
  227. unsigned long *urbs_end)
  228. {
  229. unsigned long rnat0 = 0, rnat1 = 0, urnat = 0, *slot0_kaddr;
  230. unsigned long umask = 0, mask, m;
  231. unsigned long *kbsp, *ubspstore, *rnat0_kaddr, *rnat1_kaddr, shift;
  232. long num_regs, nbits;
  233. struct pt_regs *pt;
  234. pt = task_pt_regs(task);
  235. kbsp = (unsigned long *) sw->ar_bspstore;
  236. ubspstore = (unsigned long *) pt->ar_bspstore;
  237. if (urbs_end < urnat_addr)
  238. nbits = ia64_rse_num_regs(urnat_addr - 63, urbs_end);
  239. else
  240. nbits = 63;
  241. mask = MASK(nbits);
  242. /*
  243. * First, figure out which bit number slot 0 in user-land maps
  244. * to in the kernel rnat. Do this by figuring out how many
  245. * register slots we're beyond the user's backingstore and
  246. * then computing the equivalent address in kernel space.
  247. */
  248. num_regs = ia64_rse_num_regs(ubspstore, urnat_addr + 1);
  249. slot0_kaddr = ia64_rse_skip_regs(krbs, num_regs);
  250. shift = ia64_rse_slot_num(slot0_kaddr);
  251. rnat1_kaddr = ia64_rse_rnat_addr(slot0_kaddr);
  252. rnat0_kaddr = rnat1_kaddr - 64;
  253. if (ubspstore + 63 > urnat_addr) {
  254. /* some bits need to be merged in from pt->ar_rnat */
  255. umask = MASK(ia64_rse_slot_num(ubspstore)) & mask;
  256. urnat = (pt->ar_rnat & umask);
  257. mask &= ~umask;
  258. if (!mask)
  259. return urnat;
  260. }
  261. m = mask << shift;
  262. if (rnat0_kaddr >= kbsp)
  263. rnat0 = sw->ar_rnat;
  264. else if (rnat0_kaddr > krbs)
  265. rnat0 = *rnat0_kaddr;
  266. urnat |= (rnat0 & m) >> shift;
  267. m = mask >> (63 - shift);
  268. if (rnat1_kaddr >= kbsp)
  269. rnat1 = sw->ar_rnat;
  270. else if (rnat1_kaddr > krbs)
  271. rnat1 = *rnat1_kaddr;
  272. urnat |= (rnat1 & m) << (63 - shift);
  273. return urnat;
  274. }
  275. /*
  276. * The reverse of get_rnat.
  277. */
  278. static void
  279. put_rnat (struct task_struct *task, struct switch_stack *sw,
  280. unsigned long *krbs, unsigned long *urnat_addr, unsigned long urnat,
  281. unsigned long *urbs_end)
  282. {
  283. unsigned long rnat0 = 0, rnat1 = 0, *slot0_kaddr, umask = 0, mask, m;
  284. unsigned long *kbsp, *ubspstore, *rnat0_kaddr, *rnat1_kaddr, shift;
  285. long num_regs, nbits;
  286. struct pt_regs *pt;
  287. unsigned long cfm, *urbs_kargs;
  288. pt = task_pt_regs(task);
  289. kbsp = (unsigned long *) sw->ar_bspstore;
  290. ubspstore = (unsigned long *) pt->ar_bspstore;
  291. urbs_kargs = urbs_end;
  292. if (in_syscall(pt)) {
  293. /*
  294. * If entered via syscall, don't allow user to set rnat bits
  295. * for syscall args.
  296. */
  297. cfm = pt->cr_ifs;
  298. urbs_kargs = ia64_rse_skip_regs(urbs_end, -(cfm & 0x7f));
  299. }
  300. if (urbs_kargs >= urnat_addr)
  301. nbits = 63;
  302. else {
  303. if ((urnat_addr - 63) >= urbs_kargs)
  304. return;
  305. nbits = ia64_rse_num_regs(urnat_addr - 63, urbs_kargs);
  306. }
  307. mask = MASK(nbits);
  308. /*
  309. * First, figure out which bit number slot 0 in user-land maps
  310. * to in the kernel rnat. Do this by figuring out how many
  311. * register slots we're beyond the user's backingstore and
  312. * then computing the equivalent address in kernel space.
  313. */
  314. num_regs = ia64_rse_num_regs(ubspstore, urnat_addr + 1);
  315. slot0_kaddr = ia64_rse_skip_regs(krbs, num_regs);
  316. shift = ia64_rse_slot_num(slot0_kaddr);
  317. rnat1_kaddr = ia64_rse_rnat_addr(slot0_kaddr);
  318. rnat0_kaddr = rnat1_kaddr - 64;
  319. if (ubspstore + 63 > urnat_addr) {
  320. /* some bits need to be place in pt->ar_rnat: */
  321. umask = MASK(ia64_rse_slot_num(ubspstore)) & mask;
  322. pt->ar_rnat = (pt->ar_rnat & ~umask) | (urnat & umask);
  323. mask &= ~umask;
  324. if (!mask)
  325. return;
  326. }
  327. /*
  328. * Note: Section 11.1 of the EAS guarantees that bit 63 of an
  329. * rnat slot is ignored. so we don't have to clear it here.
  330. */
  331. rnat0 = (urnat << shift);
  332. m = mask << shift;
  333. if (rnat0_kaddr >= kbsp)
  334. sw->ar_rnat = (sw->ar_rnat & ~m) | (rnat0 & m);
  335. else if (rnat0_kaddr > krbs)
  336. *rnat0_kaddr = ((*rnat0_kaddr & ~m) | (rnat0 & m));
  337. rnat1 = (urnat >> (63 - shift));
  338. m = mask >> (63 - shift);
  339. if (rnat1_kaddr >= kbsp)
  340. sw->ar_rnat = (sw->ar_rnat & ~m) | (rnat1 & m);
  341. else if (rnat1_kaddr > krbs)
  342. *rnat1_kaddr = ((*rnat1_kaddr & ~m) | (rnat1 & m));
  343. }
  344. static inline int
  345. on_kernel_rbs (unsigned long addr, unsigned long bspstore,
  346. unsigned long urbs_end)
  347. {
  348. unsigned long *rnat_addr = ia64_rse_rnat_addr((unsigned long *)
  349. urbs_end);
  350. return (addr >= bspstore && addr <= (unsigned long) rnat_addr);
  351. }
  352. /*
  353. * Read a word from the user-level backing store of task CHILD. ADDR
  354. * is the user-level address to read the word from, VAL a pointer to
  355. * the return value, and USER_BSP gives the end of the user-level
  356. * backing store (i.e., it's the address that would be in ar.bsp after
  357. * the user executed a "cover" instruction).
  358. *
  359. * This routine takes care of accessing the kernel register backing
  360. * store for those registers that got spilled there. It also takes
  361. * care of calculating the appropriate RNaT collection words.
  362. */
  363. long
  364. ia64_peek (struct task_struct *child, struct switch_stack *child_stack,
  365. unsigned long user_rbs_end, unsigned long addr, long *val)
  366. {
  367. unsigned long *bspstore, *krbs, regnum, *laddr, *urbs_end, *rnat_addr;
  368. struct pt_regs *child_regs;
  369. size_t copied;
  370. long ret;
  371. urbs_end = (long *) user_rbs_end;
  372. laddr = (unsigned long *) addr;
  373. child_regs = task_pt_regs(child);
  374. bspstore = (unsigned long *) child_regs->ar_bspstore;
  375. krbs = (unsigned long *) child + IA64_RBS_OFFSET/8;
  376. if (on_kernel_rbs(addr, (unsigned long) bspstore,
  377. (unsigned long) urbs_end))
  378. {
  379. /*
  380. * Attempt to read the RBS in an area that's actually
  381. * on the kernel RBS => read the corresponding bits in
  382. * the kernel RBS.
  383. */
  384. rnat_addr = ia64_rse_rnat_addr(laddr);
  385. ret = get_rnat(child, child_stack, krbs, rnat_addr, urbs_end);
  386. if (laddr == rnat_addr) {
  387. /* return NaT collection word itself */
  388. *val = ret;
  389. return 0;
  390. }
  391. if (((1UL << ia64_rse_slot_num(laddr)) & ret) != 0) {
  392. /*
  393. * It is implementation dependent whether the
  394. * data portion of a NaT value gets saved on a
  395. * st8.spill or RSE spill (e.g., see EAS 2.6,
  396. * 4.4.4.6 Register Spill and Fill). To get
  397. * consistent behavior across all possible
  398. * IA-64 implementations, we return zero in
  399. * this case.
  400. */
  401. *val = 0;
  402. return 0;
  403. }
  404. if (laddr < urbs_end) {
  405. /*
  406. * The desired word is on the kernel RBS and
  407. * is not a NaT.
  408. */
  409. regnum = ia64_rse_num_regs(bspstore, laddr);
  410. *val = *ia64_rse_skip_regs(krbs, regnum);
  411. return 0;
  412. }
  413. }
  414. copied = access_process_vm(child, addr, &ret, sizeof(ret), 0);
  415. if (copied != sizeof(ret))
  416. return -EIO;
  417. *val = ret;
  418. return 0;
  419. }
  420. long
  421. ia64_poke (struct task_struct *child, struct switch_stack *child_stack,
  422. unsigned long user_rbs_end, unsigned long addr, long val)
  423. {
  424. unsigned long *bspstore, *krbs, regnum, *laddr;
  425. unsigned long *urbs_end = (long *) user_rbs_end;
  426. struct pt_regs *child_regs;
  427. laddr = (unsigned long *) addr;
  428. child_regs = task_pt_regs(child);
  429. bspstore = (unsigned long *) child_regs->ar_bspstore;
  430. krbs = (unsigned long *) child + IA64_RBS_OFFSET/8;
  431. if (on_kernel_rbs(addr, (unsigned long) bspstore,
  432. (unsigned long) urbs_end))
  433. {
  434. /*
  435. * Attempt to write the RBS in an area that's actually
  436. * on the kernel RBS => write the corresponding bits
  437. * in the kernel RBS.
  438. */
  439. if (ia64_rse_is_rnat_slot(laddr))
  440. put_rnat(child, child_stack, krbs, laddr, val,
  441. urbs_end);
  442. else {
  443. if (laddr < urbs_end) {
  444. regnum = ia64_rse_num_regs(bspstore, laddr);
  445. *ia64_rse_skip_regs(krbs, regnum) = val;
  446. }
  447. }
  448. } else if (access_process_vm(child, addr, &val, sizeof(val), 1)
  449. != sizeof(val))
  450. return -EIO;
  451. return 0;
  452. }
  453. /*
  454. * Calculate the address of the end of the user-level register backing
  455. * store. This is the address that would have been stored in ar.bsp
  456. * if the user had executed a "cover" instruction right before
  457. * entering the kernel. If CFMP is not NULL, it is used to return the
  458. * "current frame mask" that was active at the time the kernel was
  459. * entered.
  460. */
  461. unsigned long
  462. ia64_get_user_rbs_end (struct task_struct *child, struct pt_regs *pt,
  463. unsigned long *cfmp)
  464. {
  465. unsigned long *krbs, *bspstore, cfm = pt->cr_ifs;
  466. long ndirty;
  467. krbs = (unsigned long *) child + IA64_RBS_OFFSET/8;
  468. bspstore = (unsigned long *) pt->ar_bspstore;
  469. ndirty = ia64_rse_num_regs(krbs, krbs + (pt->loadrs >> 19));
  470. if (in_syscall(pt))
  471. ndirty += (cfm & 0x7f);
  472. else
  473. cfm &= ~(1UL << 63); /* clear valid bit */
  474. if (cfmp)
  475. *cfmp = cfm;
  476. return (unsigned long) ia64_rse_skip_regs(bspstore, ndirty);
  477. }
  478. /*
  479. * Synchronize (i.e, write) the RSE backing store living in kernel
  480. * space to the VM of the CHILD task. SW and PT are the pointers to
  481. * the switch_stack and pt_regs structures, respectively.
  482. * USER_RBS_END is the user-level address at which the backing store
  483. * ends.
  484. */
  485. long
  486. ia64_sync_user_rbs (struct task_struct *child, struct switch_stack *sw,
  487. unsigned long user_rbs_start, unsigned long user_rbs_end)
  488. {
  489. unsigned long addr, val;
  490. long ret;
  491. /* now copy word for word from kernel rbs to user rbs: */
  492. for (addr = user_rbs_start; addr < user_rbs_end; addr += 8) {
  493. ret = ia64_peek(child, sw, user_rbs_end, addr, &val);
  494. if (ret < 0)
  495. return ret;
  496. if (access_process_vm(child, addr, &val, sizeof(val), 1)
  497. != sizeof(val))
  498. return -EIO;
  499. }
  500. return 0;
  501. }
  502. static inline int
  503. thread_matches (struct task_struct *thread, unsigned long addr)
  504. {
  505. unsigned long thread_rbs_end;
  506. struct pt_regs *thread_regs;
  507. if (ptrace_check_attach(thread, 0) < 0)
  508. /*
  509. * If the thread is not in an attachable state, we'll
  510. * ignore it. The net effect is that if ADDR happens
  511. * to overlap with the portion of the thread's
  512. * register backing store that is currently residing
  513. * on the thread's kernel stack, then ptrace() may end
  514. * up accessing a stale value. But if the thread
  515. * isn't stopped, that's a problem anyhow, so we're
  516. * doing as well as we can...
  517. */
  518. return 0;
  519. thread_regs = task_pt_regs(thread);
  520. thread_rbs_end = ia64_get_user_rbs_end(thread, thread_regs, NULL);
  521. if (!on_kernel_rbs(addr, thread_regs->ar_bspstore, thread_rbs_end))
  522. return 0;
  523. return 1; /* looks like we've got a winner */
  524. }
  525. /*
  526. * GDB apparently wants to be able to read the register-backing store
  527. * of any thread when attached to a given process. If we are peeking
  528. * or poking an address that happens to reside in the kernel-backing
  529. * store of another thread, we need to attach to that thread, because
  530. * otherwise we end up accessing stale data.
  531. *
  532. * task_list_lock must be read-locked before calling this routine!
  533. */
  534. static struct task_struct *
  535. find_thread_for_addr (struct task_struct *child, unsigned long addr)
  536. {
  537. struct task_struct *p;
  538. struct mm_struct *mm;
  539. struct list_head *this, *next;
  540. int mm_users;
  541. if (!(mm = get_task_mm(child)))
  542. return child;
  543. /* -1 because of our get_task_mm(): */
  544. mm_users = atomic_read(&mm->mm_users) - 1;
  545. if (mm_users <= 1)
  546. goto out; /* not multi-threaded */
  547. /*
  548. * Traverse the current process' children list. Every task that
  549. * one attaches to becomes a child. And it is only attached children
  550. * of the debugger that are of interest (ptrace_check_attach checks
  551. * for this).
  552. */
  553. list_for_each_safe(this, next, &current->children) {
  554. p = list_entry(this, struct task_struct, sibling);
  555. if (p->mm != mm)
  556. continue;
  557. if (thread_matches(p, addr)) {
  558. child = p;
  559. goto out;
  560. }
  561. }
  562. out:
  563. mmput(mm);
  564. return child;
  565. }
  566. /*
  567. * Write f32-f127 back to task->thread.fph if it has been modified.
  568. */
  569. inline void
  570. ia64_flush_fph (struct task_struct *task)
  571. {
  572. struct ia64_psr *psr = ia64_psr(task_pt_regs(task));
  573. /*
  574. * Prevent migrating this task while
  575. * we're fiddling with the FPU state
  576. */
  577. preempt_disable();
  578. if (ia64_is_local_fpu_owner(task) && psr->mfh) {
  579. psr->mfh = 0;
  580. task->thread.flags |= IA64_THREAD_FPH_VALID;
  581. ia64_save_fpu(&task->thread.fph[0]);
  582. }
  583. preempt_enable();
  584. }
  585. /*
  586. * Sync the fph state of the task so that it can be manipulated
  587. * through thread.fph. If necessary, f32-f127 are written back to
  588. * thread.fph or, if the fph state hasn't been used before, thread.fph
  589. * is cleared to zeroes. Also, access to f32-f127 is disabled to
  590. * ensure that the task picks up the state from thread.fph when it
  591. * executes again.
  592. */
  593. void
  594. ia64_sync_fph (struct task_struct *task)
  595. {
  596. struct ia64_psr *psr = ia64_psr(task_pt_regs(task));
  597. ia64_flush_fph(task);
  598. if (!(task->thread.flags & IA64_THREAD_FPH_VALID)) {
  599. task->thread.flags |= IA64_THREAD_FPH_VALID;
  600. memset(&task->thread.fph, 0, sizeof(task->thread.fph));
  601. }
  602. ia64_drop_fpu(task);
  603. psr->dfh = 1;
  604. }
  605. static int
  606. access_fr (struct unw_frame_info *info, int regnum, int hi,
  607. unsigned long *data, int write_access)
  608. {
  609. struct ia64_fpreg fpval;
  610. int ret;
  611. ret = unw_get_fr(info, regnum, &fpval);
  612. if (ret < 0)
  613. return ret;
  614. if (write_access) {
  615. fpval.u.bits[hi] = *data;
  616. ret = unw_set_fr(info, regnum, fpval);
  617. } else
  618. *data = fpval.u.bits[hi];
  619. return ret;
  620. }
  621. /*
  622. * Change the machine-state of CHILD such that it will return via the normal
  623. * kernel exit-path, rather than the syscall-exit path.
  624. */
  625. static void
  626. convert_to_non_syscall (struct task_struct *child, struct pt_regs *pt,
  627. unsigned long cfm)
  628. {
  629. struct unw_frame_info info, prev_info;
  630. unsigned long ip, sp, pr;
  631. unw_init_from_blocked_task(&info, child);
  632. while (1) {
  633. prev_info = info;
  634. if (unw_unwind(&info) < 0)
  635. return;
  636. unw_get_sp(&info, &sp);
  637. if ((long)((unsigned long)child + IA64_STK_OFFSET - sp)
  638. < IA64_PT_REGS_SIZE) {
  639. dprintk("ptrace.%s: ran off the top of the kernel "
  640. "stack\n", __FUNCTION__);
  641. return;
  642. }
  643. if (unw_get_pr (&prev_info, &pr) < 0) {
  644. unw_get_rp(&prev_info, &ip);
  645. dprintk("ptrace.%s: failed to read "
  646. "predicate register (ip=0x%lx)\n",
  647. __FUNCTION__, ip);
  648. return;
  649. }
  650. if (unw_is_intr_frame(&info)
  651. && (pr & (1UL << PRED_USER_STACK)))
  652. break;
  653. }
  654. /*
  655. * Note: at the time of this call, the target task is blocked
  656. * in notify_resume_user() and by clearling PRED_LEAVE_SYSCALL
  657. * (aka, "pLvSys") we redirect execution from
  658. * .work_pending_syscall_end to .work_processed_kernel.
  659. */
  660. unw_get_pr(&prev_info, &pr);
  661. pr &= ~((1UL << PRED_SYSCALL) | (1UL << PRED_LEAVE_SYSCALL));
  662. pr |= (1UL << PRED_NON_SYSCALL);
  663. unw_set_pr(&prev_info, pr);
  664. pt->cr_ifs = (1UL << 63) | cfm;
  665. /*
  666. * Clear the memory that is NOT written on syscall-entry to
  667. * ensure we do not leak kernel-state to user when execution
  668. * resumes.
  669. */
  670. pt->r2 = 0;
  671. pt->r3 = 0;
  672. pt->r14 = 0;
  673. memset(&pt->r16, 0, 16*8); /* clear r16-r31 */
  674. memset(&pt->f6, 0, 6*16); /* clear f6-f11 */
  675. pt->b7 = 0;
  676. pt->ar_ccv = 0;
  677. pt->ar_csd = 0;
  678. pt->ar_ssd = 0;
  679. }
  680. static int
  681. access_nat_bits (struct task_struct *child, struct pt_regs *pt,
  682. struct unw_frame_info *info,
  683. unsigned long *data, int write_access)
  684. {
  685. unsigned long regnum, nat_bits, scratch_unat, dummy = 0;
  686. char nat = 0;
  687. if (write_access) {
  688. nat_bits = *data;
  689. scratch_unat = ia64_put_scratch_nat_bits(pt, nat_bits);
  690. if (unw_set_ar(info, UNW_AR_UNAT, scratch_unat) < 0) {
  691. dprintk("ptrace: failed to set ar.unat\n");
  692. return -1;
  693. }
  694. for (regnum = 4; regnum <= 7; ++regnum) {
  695. unw_get_gr(info, regnum, &dummy, &nat);
  696. unw_set_gr(info, regnum, dummy,
  697. (nat_bits >> regnum) & 1);
  698. }
  699. } else {
  700. if (unw_get_ar(info, UNW_AR_UNAT, &scratch_unat) < 0) {
  701. dprintk("ptrace: failed to read ar.unat\n");
  702. return -1;
  703. }
  704. nat_bits = ia64_get_scratch_nat_bits(pt, scratch_unat);
  705. for (regnum = 4; regnum <= 7; ++regnum) {
  706. unw_get_gr(info, regnum, &dummy, &nat);
  707. nat_bits |= (nat != 0) << regnum;
  708. }
  709. *data = nat_bits;
  710. }
  711. return 0;
  712. }
  713. static int
  714. access_uarea (struct task_struct *child, unsigned long addr,
  715. unsigned long *data, int write_access)
  716. {
  717. unsigned long *ptr, regnum, urbs_end, rnat_addr, cfm;
  718. struct switch_stack *sw;
  719. struct pt_regs *pt;
  720. # define pt_reg_addr(pt, reg) ((void *) \
  721. ((unsigned long) (pt) \
  722. + offsetof(struct pt_regs, reg)))
  723. pt = task_pt_regs(child);
  724. sw = (struct switch_stack *) (child->thread.ksp + 16);
  725. if ((addr & 0x7) != 0) {
  726. dprintk("ptrace: unaligned register address 0x%lx\n", addr);
  727. return -1;
  728. }
  729. if (addr < PT_F127 + 16) {
  730. /* accessing fph */
  731. if (write_access)
  732. ia64_sync_fph(child);
  733. else
  734. ia64_flush_fph(child);
  735. ptr = (unsigned long *)
  736. ((unsigned long) &child->thread.fph + addr);
  737. } else if ((addr >= PT_F10) && (addr < PT_F11 + 16)) {
  738. /* scratch registers untouched by kernel (saved in pt_regs) */
  739. ptr = pt_reg_addr(pt, f10) + (addr - PT_F10);
  740. } else if (addr >= PT_F12 && addr < PT_F15 + 16) {
  741. /*
  742. * Scratch registers untouched by kernel (saved in
  743. * switch_stack).
  744. */
  745. ptr = (unsigned long *) ((long) sw
  746. + (addr - PT_NAT_BITS - 32));
  747. } else if (addr < PT_AR_LC + 8) {
  748. /* preserved state: */
  749. struct unw_frame_info info;
  750. char nat = 0;
  751. int ret;
  752. unw_init_from_blocked_task(&info, child);
  753. if (unw_unwind_to_user(&info) < 0)
  754. return -1;
  755. switch (addr) {
  756. case PT_NAT_BITS:
  757. return access_nat_bits(child, pt, &info,
  758. data, write_access);
  759. case PT_R4: case PT_R5: case PT_R6: case PT_R7:
  760. if (write_access) {
  761. /* read NaT bit first: */
  762. unsigned long dummy;
  763. ret = unw_get_gr(&info, (addr - PT_R4)/8 + 4,
  764. &dummy, &nat);
  765. if (ret < 0)
  766. return ret;
  767. }
  768. return unw_access_gr(&info, (addr - PT_R4)/8 + 4, data,
  769. &nat, write_access);
  770. case PT_B1: case PT_B2: case PT_B3:
  771. case PT_B4: case PT_B5:
  772. return unw_access_br(&info, (addr - PT_B1)/8 + 1, data,
  773. write_access);
  774. case PT_AR_EC:
  775. return unw_access_ar(&info, UNW_AR_EC, data,
  776. write_access);
  777. case PT_AR_LC:
  778. return unw_access_ar(&info, UNW_AR_LC, data,
  779. write_access);
  780. default:
  781. if (addr >= PT_F2 && addr < PT_F5 + 16)
  782. return access_fr(&info, (addr - PT_F2)/16 + 2,
  783. (addr & 8) != 0, data,
  784. write_access);
  785. else if (addr >= PT_F16 && addr < PT_F31 + 16)
  786. return access_fr(&info,
  787. (addr - PT_F16)/16 + 16,
  788. (addr & 8) != 0,
  789. data, write_access);
  790. else {
  791. dprintk("ptrace: rejecting access to register "
  792. "address 0x%lx\n", addr);
  793. return -1;
  794. }
  795. }
  796. } else if (addr < PT_F9+16) {
  797. /* scratch state */
  798. switch (addr) {
  799. case PT_AR_BSP:
  800. /*
  801. * By convention, we use PT_AR_BSP to refer to
  802. * the end of the user-level backing store.
  803. * Use ia64_rse_skip_regs(PT_AR_BSP, -CFM.sof)
  804. * to get the real value of ar.bsp at the time
  805. * the kernel was entered.
  806. *
  807. * Furthermore, when changing the contents of
  808. * PT_AR_BSP (or PT_CFM) we MUST copy any
  809. * users-level stacked registers that are
  810. * stored on the kernel stack back to
  811. * user-space because otherwise, we might end
  812. * up clobbering kernel stacked registers.
  813. * Also, if this happens while the task is
  814. * blocked in a system call, which convert the
  815. * state such that the non-system-call exit
  816. * path is used. This ensures that the proper
  817. * state will be picked up when resuming
  818. * execution. However, it *also* means that
  819. * once we write PT_AR_BSP/PT_CFM, it won't be
  820. * possible to modify the syscall arguments of
  821. * the pending system call any longer. This
  822. * shouldn't be an issue because modifying
  823. * PT_AR_BSP/PT_CFM generally implies that
  824. * we're either abandoning the pending system
  825. * call or that we defer it's re-execution
  826. * (e.g., due to GDB doing an inferior
  827. * function call).
  828. */
  829. urbs_end = ia64_get_user_rbs_end(child, pt, &cfm);
  830. if (write_access) {
  831. if (*data != urbs_end) {
  832. if (ia64_sync_user_rbs(child, sw,
  833. pt->ar_bspstore,
  834. urbs_end) < 0)
  835. return -1;
  836. if (in_syscall(pt))
  837. convert_to_non_syscall(child,
  838. pt,
  839. cfm);
  840. /*
  841. * Simulate user-level write
  842. * of ar.bsp:
  843. */
  844. pt->loadrs = 0;
  845. pt->ar_bspstore = *data;
  846. }
  847. } else
  848. *data = urbs_end;
  849. return 0;
  850. case PT_CFM:
  851. urbs_end = ia64_get_user_rbs_end(child, pt, &cfm);
  852. if (write_access) {
  853. if (((cfm ^ *data) & PFM_MASK) != 0) {
  854. if (ia64_sync_user_rbs(child, sw,
  855. pt->ar_bspstore,
  856. urbs_end) < 0)
  857. return -1;
  858. if (in_syscall(pt))
  859. convert_to_non_syscall(child,
  860. pt,
  861. cfm);
  862. pt->cr_ifs = ((pt->cr_ifs & ~PFM_MASK)
  863. | (*data & PFM_MASK));
  864. }
  865. } else
  866. *data = cfm;
  867. return 0;
  868. case PT_CR_IPSR:
  869. if (write_access)
  870. pt->cr_ipsr = ((*data & IPSR_MASK)
  871. | (pt->cr_ipsr & ~IPSR_MASK));
  872. else
  873. *data = (pt->cr_ipsr & IPSR_MASK);
  874. return 0;
  875. case PT_AR_RSC:
  876. if (write_access)
  877. pt->ar_rsc = *data | (3 << 2); /* force PL3 */
  878. else
  879. *data = pt->ar_rsc;
  880. return 0;
  881. case PT_AR_RNAT:
  882. urbs_end = ia64_get_user_rbs_end(child, pt, NULL);
  883. rnat_addr = (long) ia64_rse_rnat_addr((long *)
  884. urbs_end);
  885. if (write_access)
  886. return ia64_poke(child, sw, urbs_end,
  887. rnat_addr, *data);
  888. else
  889. return ia64_peek(child, sw, urbs_end,
  890. rnat_addr, data);
  891. case PT_R1:
  892. ptr = pt_reg_addr(pt, r1);
  893. break;
  894. case PT_R2: case PT_R3:
  895. ptr = pt_reg_addr(pt, r2) + (addr - PT_R2);
  896. break;
  897. case PT_R8: case PT_R9: case PT_R10: case PT_R11:
  898. ptr = pt_reg_addr(pt, r8) + (addr - PT_R8);
  899. break;
  900. case PT_R12: case PT_R13:
  901. ptr = pt_reg_addr(pt, r12) + (addr - PT_R12);
  902. break;
  903. case PT_R14:
  904. ptr = pt_reg_addr(pt, r14);
  905. break;
  906. case PT_R15:
  907. ptr = pt_reg_addr(pt, r15);
  908. break;
  909. case PT_R16: case PT_R17: case PT_R18: case PT_R19:
  910. case PT_R20: case PT_R21: case PT_R22: case PT_R23:
  911. case PT_R24: case PT_R25: case PT_R26: case PT_R27:
  912. case PT_R28: case PT_R29: case PT_R30: case PT_R31:
  913. ptr = pt_reg_addr(pt, r16) + (addr - PT_R16);
  914. break;
  915. case PT_B0:
  916. ptr = pt_reg_addr(pt, b0);
  917. break;
  918. case PT_B6:
  919. ptr = pt_reg_addr(pt, b6);
  920. break;
  921. case PT_B7:
  922. ptr = pt_reg_addr(pt, b7);
  923. break;
  924. case PT_F6: case PT_F6+8: case PT_F7: case PT_F7+8:
  925. case PT_F8: case PT_F8+8: case PT_F9: case PT_F9+8:
  926. ptr = pt_reg_addr(pt, f6) + (addr - PT_F6);
  927. break;
  928. case PT_AR_BSPSTORE:
  929. ptr = pt_reg_addr(pt, ar_bspstore);
  930. break;
  931. case PT_AR_UNAT:
  932. ptr = pt_reg_addr(pt, ar_unat);
  933. break;
  934. case PT_AR_PFS:
  935. ptr = pt_reg_addr(pt, ar_pfs);
  936. break;
  937. case PT_AR_CCV:
  938. ptr = pt_reg_addr(pt, ar_ccv);
  939. break;
  940. case PT_AR_FPSR:
  941. ptr = pt_reg_addr(pt, ar_fpsr);
  942. break;
  943. case PT_CR_IIP:
  944. ptr = pt_reg_addr(pt, cr_iip);
  945. break;
  946. case PT_PR:
  947. ptr = pt_reg_addr(pt, pr);
  948. break;
  949. /* scratch register */
  950. default:
  951. /* disallow accessing anything else... */
  952. dprintk("ptrace: rejecting access to register "
  953. "address 0x%lx\n", addr);
  954. return -1;
  955. }
  956. } else if (addr <= PT_AR_SSD) {
  957. ptr = pt_reg_addr(pt, ar_csd) + (addr - PT_AR_CSD);
  958. } else {
  959. /* access debug registers */
  960. if (addr >= PT_IBR) {
  961. regnum = (addr - PT_IBR) >> 3;
  962. ptr = &child->thread.ibr[0];
  963. } else {
  964. regnum = (addr - PT_DBR) >> 3;
  965. ptr = &child->thread.dbr[0];
  966. }
  967. if (regnum >= 8) {
  968. dprintk("ptrace: rejecting access to register "
  969. "address 0x%lx\n", addr);
  970. return -1;
  971. }
  972. #ifdef CONFIG_PERFMON
  973. /*
  974. * Check if debug registers are used by perfmon. This
  975. * test must be done once we know that we can do the
  976. * operation, i.e. the arguments are all valid, but
  977. * before we start modifying the state.
  978. *
  979. * Perfmon needs to keep a count of how many processes
  980. * are trying to modify the debug registers for system
  981. * wide monitoring sessions.
  982. *
  983. * We also include read access here, because they may
  984. * cause the PMU-installed debug register state
  985. * (dbr[], ibr[]) to be reset. The two arrays are also
  986. * used by perfmon, but we do not use
  987. * IA64_THREAD_DBG_VALID. The registers are restored
  988. * by the PMU context switch code.
  989. */
  990. if (pfm_use_debug_registers(child)) return -1;
  991. #endif
  992. if (!(child->thread.flags & IA64_THREAD_DBG_VALID)) {
  993. child->thread.flags |= IA64_THREAD_DBG_VALID;
  994. memset(child->thread.dbr, 0,
  995. sizeof(child->thread.dbr));
  996. memset(child->thread.ibr, 0,
  997. sizeof(child->thread.ibr));
  998. }
  999. ptr += regnum;
  1000. if ((regnum & 1) && write_access) {
  1001. /* don't let the user set kernel-level breakpoints: */
  1002. *ptr = *data & ~(7UL << 56);
  1003. return 0;
  1004. }
  1005. }
  1006. if (write_access)
  1007. *ptr = *data;
  1008. else
  1009. *data = *ptr;
  1010. return 0;
  1011. }
  1012. static long
  1013. ptrace_getregs (struct task_struct *child, struct pt_all_user_regs __user *ppr)
  1014. {
  1015. unsigned long psr, ec, lc, rnat, bsp, cfm, nat_bits, val;
  1016. struct unw_frame_info info;
  1017. struct ia64_fpreg fpval;
  1018. struct switch_stack *sw;
  1019. struct pt_regs *pt;
  1020. long ret, retval = 0;
  1021. char nat = 0;
  1022. int i;
  1023. if (!access_ok(VERIFY_WRITE, ppr, sizeof(struct pt_all_user_regs)))
  1024. return -EIO;
  1025. pt = task_pt_regs(child);
  1026. sw = (struct switch_stack *) (child->thread.ksp + 16);
  1027. unw_init_from_blocked_task(&info, child);
  1028. if (unw_unwind_to_user(&info) < 0) {
  1029. return -EIO;
  1030. }
  1031. if (((unsigned long) ppr & 0x7) != 0) {
  1032. dprintk("ptrace:unaligned register address %p\n", ppr);
  1033. return -EIO;
  1034. }
  1035. if (access_uarea(child, PT_CR_IPSR, &psr, 0) < 0
  1036. || access_uarea(child, PT_AR_EC, &ec, 0) < 0
  1037. || access_uarea(child, PT_AR_LC, &lc, 0) < 0
  1038. || access_uarea(child, PT_AR_RNAT, &rnat, 0) < 0
  1039. || access_uarea(child, PT_AR_BSP, &bsp, 0) < 0
  1040. || access_uarea(child, PT_CFM, &cfm, 0)
  1041. || access_uarea(child, PT_NAT_BITS, &nat_bits, 0))
  1042. return -EIO;
  1043. /* control regs */
  1044. retval |= __put_user(pt->cr_iip, &ppr->cr_iip);
  1045. retval |= __put_user(psr, &ppr->cr_ipsr);
  1046. /* app regs */
  1047. retval |= __put_user(pt->ar_pfs, &ppr->ar[PT_AUR_PFS]);
  1048. retval |= __put_user(pt->ar_rsc, &ppr->ar[PT_AUR_RSC]);
  1049. retval |= __put_user(pt->ar_bspstore, &ppr->ar[PT_AUR_BSPSTORE]);
  1050. retval |= __put_user(pt->ar_unat, &ppr->ar[PT_AUR_UNAT]);
  1051. retval |= __put_user(pt->ar_ccv, &ppr->ar[PT_AUR_CCV]);
  1052. retval |= __put_user(pt->ar_fpsr, &ppr->ar[PT_AUR_FPSR]);
  1053. retval |= __put_user(ec, &ppr->ar[PT_AUR_EC]);
  1054. retval |= __put_user(lc, &ppr->ar[PT_AUR_LC]);
  1055. retval |= __put_user(rnat, &ppr->ar[PT_AUR_RNAT]);
  1056. retval |= __put_user(bsp, &ppr->ar[PT_AUR_BSP]);
  1057. retval |= __put_user(cfm, &ppr->cfm);
  1058. /* gr1-gr3 */
  1059. retval |= __copy_to_user(&ppr->gr[1], &pt->r1, sizeof(long));
  1060. retval |= __copy_to_user(&ppr->gr[2], &pt->r2, sizeof(long) *2);
  1061. /* gr4-gr7 */
  1062. for (i = 4; i < 8; i++) {
  1063. if (unw_access_gr(&info, i, &val, &nat, 0) < 0)
  1064. return -EIO;
  1065. retval |= __put_user(val, &ppr->gr[i]);
  1066. }
  1067. /* gr8-gr11 */
  1068. retval |= __copy_to_user(&ppr->gr[8], &pt->r8, sizeof(long) * 4);
  1069. /* gr12-gr15 */
  1070. retval |= __copy_to_user(&ppr->gr[12], &pt->r12, sizeof(long) * 2);
  1071. retval |= __copy_to_user(&ppr->gr[14], &pt->r14, sizeof(long));
  1072. retval |= __copy_to_user(&ppr->gr[15], &pt->r15, sizeof(long));
  1073. /* gr16-gr31 */
  1074. retval |= __copy_to_user(&ppr->gr[16], &pt->r16, sizeof(long) * 16);
  1075. /* b0 */
  1076. retval |= __put_user(pt->b0, &ppr->br[0]);
  1077. /* b1-b5 */
  1078. for (i = 1; i < 6; i++) {
  1079. if (unw_access_br(&info, i, &val, 0) < 0)
  1080. return -EIO;
  1081. __put_user(val, &ppr->br[i]);
  1082. }
  1083. /* b6-b7 */
  1084. retval |= __put_user(pt->b6, &ppr->br[6]);
  1085. retval |= __put_user(pt->b7, &ppr->br[7]);
  1086. /* fr2-fr5 */
  1087. for (i = 2; i < 6; i++) {
  1088. if (unw_get_fr(&info, i, &fpval) < 0)
  1089. return -EIO;
  1090. retval |= __copy_to_user(&ppr->fr[i], &fpval, sizeof (fpval));
  1091. }
  1092. /* fr6-fr11 */
  1093. retval |= __copy_to_user(&ppr->fr[6], &pt->f6,
  1094. sizeof(struct ia64_fpreg) * 6);
  1095. /* fp scratch regs(12-15) */
  1096. retval |= __copy_to_user(&ppr->fr[12], &sw->f12,
  1097. sizeof(struct ia64_fpreg) * 4);
  1098. /* fr16-fr31 */
  1099. for (i = 16; i < 32; i++) {
  1100. if (unw_get_fr(&info, i, &fpval) < 0)
  1101. return -EIO;
  1102. retval |= __copy_to_user(&ppr->fr[i], &fpval, sizeof (fpval));
  1103. }
  1104. /* fph */
  1105. ia64_flush_fph(child);
  1106. retval |= __copy_to_user(&ppr->fr[32], &child->thread.fph,
  1107. sizeof(ppr->fr[32]) * 96);
  1108. /* preds */
  1109. retval |= __put_user(pt->pr, &ppr->pr);
  1110. /* nat bits */
  1111. retval |= __put_user(nat_bits, &ppr->nat);
  1112. ret = retval ? -EIO : 0;
  1113. return ret;
  1114. }
  1115. static long
  1116. ptrace_setregs (struct task_struct *child, struct pt_all_user_regs __user *ppr)
  1117. {
  1118. unsigned long psr, rsc, ec, lc, rnat, bsp, cfm, nat_bits, val = 0;
  1119. struct unw_frame_info info;
  1120. struct switch_stack *sw;
  1121. struct ia64_fpreg fpval;
  1122. struct pt_regs *pt;
  1123. long ret, retval = 0;
  1124. int i;
  1125. memset(&fpval, 0, sizeof(fpval));
  1126. if (!access_ok(VERIFY_READ, ppr, sizeof(struct pt_all_user_regs)))
  1127. return -EIO;
  1128. pt = task_pt_regs(child);
  1129. sw = (struct switch_stack *) (child->thread.ksp + 16);
  1130. unw_init_from_blocked_task(&info, child);
  1131. if (unw_unwind_to_user(&info) < 0) {
  1132. return -EIO;
  1133. }
  1134. if (((unsigned long) ppr & 0x7) != 0) {
  1135. dprintk("ptrace:unaligned register address %p\n", ppr);
  1136. return -EIO;
  1137. }
  1138. /* control regs */
  1139. retval |= __get_user(pt->cr_iip, &ppr->cr_iip);
  1140. retval |= __get_user(psr, &ppr->cr_ipsr);
  1141. /* app regs */
  1142. retval |= __get_user(pt->ar_pfs, &ppr->ar[PT_AUR_PFS]);
  1143. retval |= __get_user(rsc, &ppr->ar[PT_AUR_RSC]);
  1144. retval |= __get_user(pt->ar_bspstore, &ppr->ar[PT_AUR_BSPSTORE]);
  1145. retval |= __get_user(pt->ar_unat, &ppr->ar[PT_AUR_UNAT]);
  1146. retval |= __get_user(pt->ar_ccv, &ppr->ar[PT_AUR_CCV]);
  1147. retval |= __get_user(pt->ar_fpsr, &ppr->ar[PT_AUR_FPSR]);
  1148. retval |= __get_user(ec, &ppr->ar[PT_AUR_EC]);
  1149. retval |= __get_user(lc, &ppr->ar[PT_AUR_LC]);
  1150. retval |= __get_user(rnat, &ppr->ar[PT_AUR_RNAT]);
  1151. retval |= __get_user(bsp, &ppr->ar[PT_AUR_BSP]);
  1152. retval |= __get_user(cfm, &ppr->cfm);
  1153. /* gr1-gr3 */
  1154. retval |= __copy_from_user(&pt->r1, &ppr->gr[1], sizeof(long));
  1155. retval |= __copy_from_user(&pt->r2, &ppr->gr[2], sizeof(long) * 2);
  1156. /* gr4-gr7 */
  1157. for (i = 4; i < 8; i++) {
  1158. retval |= __get_user(val, &ppr->gr[i]);
  1159. /* NaT bit will be set via PT_NAT_BITS: */
  1160. if (unw_set_gr(&info, i, val, 0) < 0)
  1161. return -EIO;
  1162. }
  1163. /* gr8-gr11 */
  1164. retval |= __copy_from_user(&pt->r8, &ppr->gr[8], sizeof(long) * 4);
  1165. /* gr12-gr15 */
  1166. retval |= __copy_from_user(&pt->r12, &ppr->gr[12], sizeof(long) * 2);
  1167. retval |= __copy_from_user(&pt->r14, &ppr->gr[14], sizeof(long));
  1168. retval |= __copy_from_user(&pt->r15, &ppr->gr[15], sizeof(long));
  1169. /* gr16-gr31 */
  1170. retval |= __copy_from_user(&pt->r16, &ppr->gr[16], sizeof(long) * 16);
  1171. /* b0 */
  1172. retval |= __get_user(pt->b0, &ppr->br[0]);
  1173. /* b1-b5 */
  1174. for (i = 1; i < 6; i++) {
  1175. retval |= __get_user(val, &ppr->br[i]);
  1176. unw_set_br(&info, i, val);
  1177. }
  1178. /* b6-b7 */
  1179. retval |= __get_user(pt->b6, &ppr->br[6]);
  1180. retval |= __get_user(pt->b7, &ppr->br[7]);
  1181. /* fr2-fr5 */
  1182. for (i = 2; i < 6; i++) {
  1183. retval |= __copy_from_user(&fpval, &ppr->fr[i], sizeof(fpval));
  1184. if (unw_set_fr(&info, i, fpval) < 0)
  1185. return -EIO;
  1186. }
  1187. /* fr6-fr11 */
  1188. retval |= __copy_from_user(&pt->f6, &ppr->fr[6],
  1189. sizeof(ppr->fr[6]) * 6);
  1190. /* fp scratch regs(12-15) */
  1191. retval |= __copy_from_user(&sw->f12, &ppr->fr[12],
  1192. sizeof(ppr->fr[12]) * 4);
  1193. /* fr16-fr31 */
  1194. for (i = 16; i < 32; i++) {
  1195. retval |= __copy_from_user(&fpval, &ppr->fr[i],
  1196. sizeof(fpval));
  1197. if (unw_set_fr(&info, i, fpval) < 0)
  1198. return -EIO;
  1199. }
  1200. /* fph */
  1201. ia64_sync_fph(child);
  1202. retval |= __copy_from_user(&child->thread.fph, &ppr->fr[32],
  1203. sizeof(ppr->fr[32]) * 96);
  1204. /* preds */
  1205. retval |= __get_user(pt->pr, &ppr->pr);
  1206. /* nat bits */
  1207. retval |= __get_user(nat_bits, &ppr->nat);
  1208. retval |= access_uarea(child, PT_CR_IPSR, &psr, 1);
  1209. retval |= access_uarea(child, PT_AR_RSC, &rsc, 1);
  1210. retval |= access_uarea(child, PT_AR_EC, &ec, 1);
  1211. retval |= access_uarea(child, PT_AR_LC, &lc, 1);
  1212. retval |= access_uarea(child, PT_AR_RNAT, &rnat, 1);
  1213. retval |= access_uarea(child, PT_AR_BSP, &bsp, 1);
  1214. retval |= access_uarea(child, PT_CFM, &cfm, 1);
  1215. retval |= access_uarea(child, PT_NAT_BITS, &nat_bits, 1);
  1216. ret = retval ? -EIO : 0;
  1217. return ret;
  1218. }
  1219. /*
  1220. * Called by kernel/ptrace.c when detaching..
  1221. *
  1222. * Make sure the single step bit is not set.
  1223. */
  1224. void
  1225. ptrace_disable (struct task_struct *child)
  1226. {
  1227. struct ia64_psr *child_psr = ia64_psr(task_pt_regs(child));
  1228. /* make sure the single step/taken-branch trap bits are not set: */
  1229. child_psr->ss = 0;
  1230. child_psr->tb = 0;
  1231. }
  1232. asmlinkage long
  1233. sys_ptrace (long request, pid_t pid, unsigned long addr, unsigned long data)
  1234. {
  1235. struct pt_regs *pt;
  1236. unsigned long urbs_end, peek_or_poke;
  1237. struct task_struct *child;
  1238. struct switch_stack *sw;
  1239. long ret;
  1240. lock_kernel();
  1241. ret = -EPERM;
  1242. if (request == PTRACE_TRACEME) {
  1243. ret = ptrace_traceme();
  1244. goto out;
  1245. }
  1246. peek_or_poke = (request == PTRACE_PEEKTEXT
  1247. || request == PTRACE_PEEKDATA
  1248. || request == PTRACE_POKETEXT
  1249. || request == PTRACE_POKEDATA);
  1250. ret = -ESRCH;
  1251. read_lock(&tasklist_lock);
  1252. {
  1253. child = find_task_by_pid(pid);
  1254. if (child) {
  1255. if (peek_or_poke)
  1256. child = find_thread_for_addr(child, addr);
  1257. get_task_struct(child);
  1258. }
  1259. }
  1260. read_unlock(&tasklist_lock);
  1261. if (!child)
  1262. goto out;
  1263. ret = -EPERM;
  1264. if (pid == 1) /* no messing around with init! */
  1265. goto out_tsk;
  1266. if (request == PTRACE_ATTACH) {
  1267. ret = ptrace_attach(child);
  1268. goto out_tsk;
  1269. }
  1270. ret = ptrace_check_attach(child, request == PTRACE_KILL);
  1271. if (ret < 0)
  1272. goto out_tsk;
  1273. pt = task_pt_regs(child);
  1274. sw = (struct switch_stack *) (child->thread.ksp + 16);
  1275. switch (request) {
  1276. case PTRACE_PEEKTEXT:
  1277. case PTRACE_PEEKDATA:
  1278. /* read word at location addr */
  1279. urbs_end = ia64_get_user_rbs_end(child, pt, NULL);
  1280. ret = ia64_peek(child, sw, urbs_end, addr, &data);
  1281. if (ret == 0) {
  1282. ret = data;
  1283. /* ensure "ret" is not mistaken as an error code: */
  1284. force_successful_syscall_return();
  1285. }
  1286. goto out_tsk;
  1287. case PTRACE_POKETEXT:
  1288. case PTRACE_POKEDATA:
  1289. /* write the word at location addr */
  1290. urbs_end = ia64_get_user_rbs_end(child, pt, NULL);
  1291. ret = ia64_poke(child, sw, urbs_end, addr, data);
  1292. goto out_tsk;
  1293. case PTRACE_PEEKUSR:
  1294. /* read the word at addr in the USER area */
  1295. if (access_uarea(child, addr, &data, 0) < 0) {
  1296. ret = -EIO;
  1297. goto out_tsk;
  1298. }
  1299. ret = data;
  1300. /* ensure "ret" is not mistaken as an error code */
  1301. force_successful_syscall_return();
  1302. goto out_tsk;
  1303. case PTRACE_POKEUSR:
  1304. /* write the word at addr in the USER area */
  1305. if (access_uarea(child, addr, &data, 1) < 0) {
  1306. ret = -EIO;
  1307. goto out_tsk;
  1308. }
  1309. ret = 0;
  1310. goto out_tsk;
  1311. case PTRACE_OLD_GETSIGINFO:
  1312. /* for backwards-compatibility */
  1313. ret = ptrace_request(child, PTRACE_GETSIGINFO, addr, data);
  1314. goto out_tsk;
  1315. case PTRACE_OLD_SETSIGINFO:
  1316. /* for backwards-compatibility */
  1317. ret = ptrace_request(child, PTRACE_SETSIGINFO, addr, data);
  1318. goto out_tsk;
  1319. case PTRACE_SYSCALL:
  1320. /* continue and stop at next (return from) syscall */
  1321. case PTRACE_CONT:
  1322. /* restart after signal. */
  1323. ret = -EIO;
  1324. if (!valid_signal(data))
  1325. goto out_tsk;
  1326. if (request == PTRACE_SYSCALL)
  1327. set_tsk_thread_flag(child, TIF_SYSCALL_TRACE);
  1328. else
  1329. clear_tsk_thread_flag(child, TIF_SYSCALL_TRACE);
  1330. child->exit_code = data;
  1331. /*
  1332. * Make sure the single step/taken-branch trap bits
  1333. * are not set:
  1334. */
  1335. ia64_psr(pt)->ss = 0;
  1336. ia64_psr(pt)->tb = 0;
  1337. wake_up_process(child);
  1338. ret = 0;
  1339. goto out_tsk;
  1340. case PTRACE_KILL:
  1341. /*
  1342. * Make the child exit. Best I can do is send it a
  1343. * sigkill. Perhaps it should be put in the status
  1344. * that it wants to exit.
  1345. */
  1346. if (child->exit_state == EXIT_ZOMBIE)
  1347. /* already dead */
  1348. goto out_tsk;
  1349. child->exit_code = SIGKILL;
  1350. ptrace_disable(child);
  1351. wake_up_process(child);
  1352. ret = 0;
  1353. goto out_tsk;
  1354. case PTRACE_SINGLESTEP:
  1355. /* let child execute for one instruction */
  1356. case PTRACE_SINGLEBLOCK:
  1357. ret = -EIO;
  1358. if (!valid_signal(data))
  1359. goto out_tsk;
  1360. clear_tsk_thread_flag(child, TIF_SYSCALL_TRACE);
  1361. if (request == PTRACE_SINGLESTEP) {
  1362. ia64_psr(pt)->ss = 1;
  1363. } else {
  1364. ia64_psr(pt)->tb = 1;
  1365. }
  1366. child->exit_code = data;
  1367. /* give it a chance to run. */
  1368. wake_up_process(child);
  1369. ret = 0;
  1370. goto out_tsk;
  1371. case PTRACE_DETACH:
  1372. /* detach a process that was attached. */
  1373. ret = ptrace_detach(child, data);
  1374. goto out_tsk;
  1375. case PTRACE_GETREGS:
  1376. ret = ptrace_getregs(child,
  1377. (struct pt_all_user_regs __user *) data);
  1378. goto out_tsk;
  1379. case PTRACE_SETREGS:
  1380. ret = ptrace_setregs(child,
  1381. (struct pt_all_user_regs __user *) data);
  1382. goto out_tsk;
  1383. default:
  1384. ret = ptrace_request(child, request, addr, data);
  1385. goto out_tsk;
  1386. }
  1387. out_tsk:
  1388. put_task_struct(child);
  1389. out:
  1390. unlock_kernel();
  1391. return ret;
  1392. }
  1393. void
  1394. syscall_trace (void)
  1395. {
  1396. if (!test_thread_flag(TIF_SYSCALL_TRACE))
  1397. return;
  1398. if (!(current->ptrace & PT_PTRACED))
  1399. return;
  1400. /*
  1401. * The 0x80 provides a way for the tracing parent to
  1402. * distinguish between a syscall stop and SIGTRAP delivery.
  1403. */
  1404. ptrace_notify(SIGTRAP
  1405. | ((current->ptrace & PT_TRACESYSGOOD) ? 0x80 : 0));
  1406. /*
  1407. * This isn't the same as continuing with a signal, but it
  1408. * will do for normal use. strace only continues with a
  1409. * signal if the stopping signal is not SIGTRAP. -brl
  1410. */
  1411. if (current->exit_code) {
  1412. send_sig(current->exit_code, current, 1);
  1413. current->exit_code = 0;
  1414. }
  1415. }
  1416. /* "asmlinkage" so the input arguments are preserved... */
  1417. asmlinkage void
  1418. syscall_trace_enter (long arg0, long arg1, long arg2, long arg3,
  1419. long arg4, long arg5, long arg6, long arg7,
  1420. struct pt_regs regs)
  1421. {
  1422. if (test_thread_flag(TIF_SYSCALL_TRACE)
  1423. && (current->ptrace & PT_PTRACED))
  1424. syscall_trace();
  1425. if (unlikely(current->audit_context)) {
  1426. long syscall;
  1427. int arch;
  1428. if (IS_IA32_PROCESS(&regs)) {
  1429. syscall = regs.r1;
  1430. arch = AUDIT_ARCH_I386;
  1431. } else {
  1432. syscall = regs.r15;
  1433. arch = AUDIT_ARCH_IA64;
  1434. }
  1435. audit_syscall_entry(arch, syscall, arg0, arg1, arg2, arg3);
  1436. }
  1437. }
  1438. /* "asmlinkage" so the input arguments are preserved... */
  1439. asmlinkage void
  1440. syscall_trace_leave (long arg0, long arg1, long arg2, long arg3,
  1441. long arg4, long arg5, long arg6, long arg7,
  1442. struct pt_regs regs)
  1443. {
  1444. if (unlikely(current->audit_context)) {
  1445. int success = AUDITSC_RESULT(regs.r10);
  1446. long result = regs.r8;
  1447. if (success != AUDITSC_SUCCESS)
  1448. result = -result;
  1449. audit_syscall_exit(success, result);
  1450. }
  1451. if (test_thread_flag(TIF_SYSCALL_TRACE)
  1452. && (current->ptrace & PT_PTRACED))
  1453. syscall_trace();
  1454. }