msi_ia64.c 3.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143
  1. /*
  2. * MSI hooks for standard x86 apic
  3. */
  4. #include <linux/pci.h>
  5. #include <linux/irq.h>
  6. #include <linux/msi.h>
  7. #include <asm/smp.h>
  8. /*
  9. * Shifts for APIC-based data
  10. */
  11. #define MSI_DATA_VECTOR_SHIFT 0
  12. #define MSI_DATA_VECTOR(v) (((u8)v) << MSI_DATA_VECTOR_SHIFT)
  13. #define MSI_DATA_DELIVERY_SHIFT 8
  14. #define MSI_DATA_DELIVERY_FIXED (0 << MSI_DATA_DELIVERY_SHIFT)
  15. #define MSI_DATA_DELIVERY_LOWPRI (1 << MSI_DATA_DELIVERY_SHIFT)
  16. #define MSI_DATA_LEVEL_SHIFT 14
  17. #define MSI_DATA_LEVEL_DEASSERT (0 << MSI_DATA_LEVEL_SHIFT)
  18. #define MSI_DATA_LEVEL_ASSERT (1 << MSI_DATA_LEVEL_SHIFT)
  19. #define MSI_DATA_TRIGGER_SHIFT 15
  20. #define MSI_DATA_TRIGGER_EDGE (0 << MSI_DATA_TRIGGER_SHIFT)
  21. #define MSI_DATA_TRIGGER_LEVEL (1 << MSI_DATA_TRIGGER_SHIFT)
  22. /*
  23. * Shift/mask fields for APIC-based bus address
  24. */
  25. #define MSI_TARGET_CPU_SHIFT 4
  26. #define MSI_ADDR_HEADER 0xfee00000
  27. #define MSI_ADDR_DESTID_MASK 0xfff0000f
  28. #define MSI_ADDR_DESTID_CPU(cpu) ((cpu) << MSI_TARGET_CPU_SHIFT)
  29. #define MSI_ADDR_DESTMODE_SHIFT 2
  30. #define MSI_ADDR_DESTMODE_PHYS (0 << MSI_ADDR_DESTMODE_SHIFT)
  31. #define MSI_ADDR_DESTMODE_LOGIC (1 << MSI_ADDR_DESTMODE_SHIFT)
  32. #define MSI_ADDR_REDIRECTION_SHIFT 3
  33. #define MSI_ADDR_REDIRECTION_CPU (0 << MSI_ADDR_REDIRECTION_SHIFT)
  34. #define MSI_ADDR_REDIRECTION_LOWPRI (1 << MSI_ADDR_REDIRECTION_SHIFT)
  35. static struct irq_chip ia64_msi_chip;
  36. #ifdef CONFIG_SMP
  37. static void ia64_set_msi_irq_affinity(unsigned int irq, cpumask_t cpu_mask)
  38. {
  39. struct msi_msg msg;
  40. u32 addr;
  41. read_msi_msg(irq, &msg);
  42. addr = msg.address_lo;
  43. addr &= MSI_ADDR_DESTID_MASK;
  44. addr |= MSI_ADDR_DESTID_CPU(cpu_physical_id(first_cpu(cpu_mask)));
  45. msg.address_lo = addr;
  46. write_msi_msg(irq, &msg);
  47. set_native_irq_info(irq, cpu_mask);
  48. }
  49. #endif /* CONFIG_SMP */
  50. int ia64_setup_msi_irq(unsigned int irq, struct pci_dev *pdev)
  51. {
  52. struct msi_msg msg;
  53. unsigned long dest_phys_id;
  54. unsigned int vector;
  55. dest_phys_id = cpu_physical_id(first_cpu(cpu_online_map));
  56. vector = irq;
  57. msg.address_hi = 0;
  58. msg.address_lo =
  59. MSI_ADDR_HEADER |
  60. MSI_ADDR_DESTMODE_PHYS |
  61. MSI_ADDR_REDIRECTION_CPU |
  62. MSI_ADDR_DESTID_CPU(dest_phys_id);
  63. msg.data =
  64. MSI_DATA_TRIGGER_EDGE |
  65. MSI_DATA_LEVEL_ASSERT |
  66. MSI_DATA_DELIVERY_FIXED |
  67. MSI_DATA_VECTOR(vector);
  68. write_msi_msg(irq, &msg);
  69. set_irq_chip_and_handler(irq, &ia64_msi_chip, handle_edge_irq);
  70. return 0;
  71. }
  72. void ia64_teardown_msi_irq(unsigned int irq)
  73. {
  74. return; /* no-op */
  75. }
  76. static void ia64_ack_msi_irq(unsigned int irq)
  77. {
  78. move_native_irq(irq);
  79. ia64_eoi();
  80. }
  81. static int ia64_msi_retrigger_irq(unsigned int irq)
  82. {
  83. unsigned int vector = irq;
  84. ia64_resend_irq(vector);
  85. return 1;
  86. }
  87. /*
  88. * Generic ops used on most IA64 platforms.
  89. */
  90. static struct irq_chip ia64_msi_chip = {
  91. .name = "PCI-MSI",
  92. .mask = mask_msi_irq,
  93. .unmask = unmask_msi_irq,
  94. .ack = ia64_ack_msi_irq,
  95. #ifdef CONFIG_SMP
  96. .set_affinity = ia64_set_msi_irq_affinity,
  97. #endif
  98. .retrigger = ia64_msi_retrigger_irq,
  99. };
  100. int arch_setup_msi_irq(unsigned int irq, struct pci_dev *pdev)
  101. {
  102. if (platform_setup_msi_irq)
  103. return platform_setup_msi_irq(irq, pdev);
  104. return ia64_setup_msi_irq(irq, pdev);
  105. }
  106. void arch_teardown_msi_irq(unsigned int irq)
  107. {
  108. if (platform_teardown_msi_irq)
  109. return platform_teardown_msi_irq(irq);
  110. return ia64_teardown_msi_irq(irq);
  111. }