minstate.h 6.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197
  1. #include <asm/cache.h>
  2. #include "entry.h"
  3. /*
  4. * DO_SAVE_MIN switches to the kernel stacks (if necessary) and saves
  5. * the minimum state necessary that allows us to turn psr.ic back
  6. * on.
  7. *
  8. * Assumed state upon entry:
  9. * psr.ic: off
  10. * r31: contains saved predicates (pr)
  11. *
  12. * Upon exit, the state is as follows:
  13. * psr.ic: off
  14. * r2 = points to &pt_regs.r16
  15. * r8 = contents of ar.ccv
  16. * r9 = contents of ar.csd
  17. * r10 = contents of ar.ssd
  18. * r11 = FPSR_DEFAULT
  19. * r12 = kernel sp (kernel virtual address)
  20. * r13 = points to current task_struct (kernel virtual address)
  21. * p15 = TRUE if psr.i is set in cr.ipsr
  22. * predicate registers (other than p2, p3, and p15), b6, r3, r14, r15:
  23. * preserved
  24. *
  25. * Note that psr.ic is NOT turned on by this macro. This is so that
  26. * we can pass interruption state as arguments to a handler.
  27. */
  28. #define DO_SAVE_MIN(COVER,SAVE_IFS,EXTRA) \
  29. mov r16=IA64_KR(CURRENT); /* M */ \
  30. mov r27=ar.rsc; /* M */ \
  31. mov r20=r1; /* A */ \
  32. mov r25=ar.unat; /* M */ \
  33. mov r29=cr.ipsr; /* M */ \
  34. mov r26=ar.pfs; /* I */ \
  35. mov r28=cr.iip; /* M */ \
  36. mov r21=ar.fpsr; /* M */ \
  37. COVER; /* B;; (or nothing) */ \
  38. ;; \
  39. adds r16=IA64_TASK_THREAD_ON_USTACK_OFFSET,r16; \
  40. ;; \
  41. ld1 r17=[r16]; /* load current->thread.on_ustack flag */ \
  42. st1 [r16]=r0; /* clear current->thread.on_ustack flag */ \
  43. adds r1=-IA64_TASK_THREAD_ON_USTACK_OFFSET,r16 \
  44. /* switch from user to kernel RBS: */ \
  45. ;; \
  46. invala; /* M */ \
  47. SAVE_IFS; \
  48. cmp.eq pKStk,pUStk=r0,r17; /* are we in kernel mode already? */ \
  49. ;; \
  50. (pUStk) mov ar.rsc=0; /* set enforced lazy mode, pl 0, little-endian, loadrs=0 */ \
  51. ;; \
  52. (pUStk) mov.m r24=ar.rnat; \
  53. (pUStk) addl r22=IA64_RBS_OFFSET,r1; /* compute base of RBS */ \
  54. (pKStk) mov r1=sp; /* get sp */ \
  55. ;; \
  56. (pUStk) lfetch.fault.excl.nt1 [r22]; \
  57. (pUStk) addl r1=IA64_STK_OFFSET-IA64_PT_REGS_SIZE,r1; /* compute base of memory stack */ \
  58. (pUStk) mov r23=ar.bspstore; /* save ar.bspstore */ \
  59. ;; \
  60. (pUStk) mov ar.bspstore=r22; /* switch to kernel RBS */ \
  61. (pKStk) addl r1=-IA64_PT_REGS_SIZE,r1; /* if in kernel mode, use sp (r12) */ \
  62. ;; \
  63. (pUStk) mov r18=ar.bsp; \
  64. (pUStk) mov ar.rsc=0x3; /* set eager mode, pl 0, little-endian, loadrs=0 */ \
  65. adds r17=2*L1_CACHE_BYTES,r1; /* really: biggest cache-line size */ \
  66. adds r16=PT(CR_IPSR),r1; \
  67. ;; \
  68. lfetch.fault.excl.nt1 [r17],L1_CACHE_BYTES; \
  69. st8 [r16]=r29; /* save cr.ipsr */ \
  70. ;; \
  71. lfetch.fault.excl.nt1 [r17]; \
  72. tbit.nz p15,p0=r29,IA64_PSR_I_BIT; \
  73. mov r29=b0 \
  74. ;; \
  75. adds r16=PT(R8),r1; /* initialize first base pointer */ \
  76. adds r17=PT(R9),r1; /* initialize second base pointer */ \
  77. (pKStk) mov r18=r0; /* make sure r18 isn't NaT */ \
  78. ;; \
  79. .mem.offset 0,0; st8.spill [r16]=r8,16; \
  80. .mem.offset 8,0; st8.spill [r17]=r9,16; \
  81. ;; \
  82. .mem.offset 0,0; st8.spill [r16]=r10,24; \
  83. .mem.offset 8,0; st8.spill [r17]=r11,24; \
  84. ;; \
  85. st8 [r16]=r28,16; /* save cr.iip */ \
  86. st8 [r17]=r30,16; /* save cr.ifs */ \
  87. (pUStk) sub r18=r18,r22; /* r18=RSE.ndirty*8 */ \
  88. mov r8=ar.ccv; \
  89. mov r9=ar.csd; \
  90. mov r10=ar.ssd; \
  91. movl r11=FPSR_DEFAULT; /* L-unit */ \
  92. ;; \
  93. st8 [r16]=r25,16; /* save ar.unat */ \
  94. st8 [r17]=r26,16; /* save ar.pfs */ \
  95. shl r18=r18,16; /* compute ar.rsc to be used for "loadrs" */ \
  96. ;; \
  97. st8 [r16]=r27,16; /* save ar.rsc */ \
  98. (pUStk) st8 [r17]=r24,16; /* save ar.rnat */ \
  99. (pKStk) adds r17=16,r17; /* skip over ar_rnat field */ \
  100. ;; /* avoid RAW on r16 & r17 */ \
  101. (pUStk) st8 [r16]=r23,16; /* save ar.bspstore */ \
  102. st8 [r17]=r31,16; /* save predicates */ \
  103. (pKStk) adds r16=16,r16; /* skip over ar_bspstore field */ \
  104. ;; \
  105. st8 [r16]=r29,16; /* save b0 */ \
  106. st8 [r17]=r18,16; /* save ar.rsc value for "loadrs" */ \
  107. cmp.eq pNonSys,pSys=r0,r0 /* initialize pSys=0, pNonSys=1 */ \
  108. ;; \
  109. .mem.offset 0,0; st8.spill [r16]=r20,16; /* save original r1 */ \
  110. .mem.offset 8,0; st8.spill [r17]=r12,16; \
  111. adds r12=-16,r1; /* switch to kernel memory stack (with 16 bytes of scratch) */ \
  112. ;; \
  113. .mem.offset 0,0; st8.spill [r16]=r13,16; \
  114. .mem.offset 8,0; st8.spill [r17]=r21,16; /* save ar.fpsr */ \
  115. mov r13=IA64_KR(CURRENT); /* establish `current' */ \
  116. ;; \
  117. .mem.offset 0,0; st8.spill [r16]=r15,16; \
  118. .mem.offset 8,0; st8.spill [r17]=r14,16; \
  119. ;; \
  120. .mem.offset 0,0; st8.spill [r16]=r2,16; \
  121. .mem.offset 8,0; st8.spill [r17]=r3,16; \
  122. adds r2=IA64_PT_REGS_R16_OFFSET,r1; \
  123. ;; \
  124. EXTRA; \
  125. movl r1=__gp; /* establish kernel global pointer */ \
  126. ;; \
  127. bsw.1; /* switch back to bank 1 (must be last in insn group) */ \
  128. ;;
  129. /*
  130. * SAVE_REST saves the remainder of pt_regs (with psr.ic on).
  131. *
  132. * Assumed state upon entry:
  133. * psr.ic: on
  134. * r2: points to &pt_regs.r16
  135. * r3: points to &pt_regs.r17
  136. * r8: contents of ar.ccv
  137. * r9: contents of ar.csd
  138. * r10: contents of ar.ssd
  139. * r11: FPSR_DEFAULT
  140. *
  141. * Registers r14 and r15 are guaranteed not to be touched by SAVE_REST.
  142. */
  143. #define SAVE_REST \
  144. .mem.offset 0,0; st8.spill [r2]=r16,16; \
  145. .mem.offset 8,0; st8.spill [r3]=r17,16; \
  146. ;; \
  147. .mem.offset 0,0; st8.spill [r2]=r18,16; \
  148. .mem.offset 8,0; st8.spill [r3]=r19,16; \
  149. ;; \
  150. .mem.offset 0,0; st8.spill [r2]=r20,16; \
  151. .mem.offset 8,0; st8.spill [r3]=r21,16; \
  152. mov r18=b6; \
  153. ;; \
  154. .mem.offset 0,0; st8.spill [r2]=r22,16; \
  155. .mem.offset 8,0; st8.spill [r3]=r23,16; \
  156. mov r19=b7; \
  157. ;; \
  158. .mem.offset 0,0; st8.spill [r2]=r24,16; \
  159. .mem.offset 8,0; st8.spill [r3]=r25,16; \
  160. ;; \
  161. .mem.offset 0,0; st8.spill [r2]=r26,16; \
  162. .mem.offset 8,0; st8.spill [r3]=r27,16; \
  163. ;; \
  164. .mem.offset 0,0; st8.spill [r2]=r28,16; \
  165. .mem.offset 8,0; st8.spill [r3]=r29,16; \
  166. ;; \
  167. .mem.offset 0,0; st8.spill [r2]=r30,16; \
  168. .mem.offset 8,0; st8.spill [r3]=r31,32; \
  169. ;; \
  170. mov ar.fpsr=r11; /* M-unit */ \
  171. st8 [r2]=r8,8; /* ar.ccv */ \
  172. adds r24=PT(B6)-PT(F7),r3; \
  173. ;; \
  174. stf.spill [r2]=f6,32; \
  175. stf.spill [r3]=f7,32; \
  176. ;; \
  177. stf.spill [r2]=f8,32; \
  178. stf.spill [r3]=f9,32; \
  179. ;; \
  180. stf.spill [r2]=f10; \
  181. stf.spill [r3]=f11; \
  182. adds r25=PT(B7)-PT(F11),r3; \
  183. ;; \
  184. st8 [r24]=r18,16; /* b6 */ \
  185. st8 [r25]=r19,16; /* b7 */ \
  186. ;; \
  187. st8 [r24]=r9; /* ar.csd */ \
  188. st8 [r25]=r10; /* ar.ssd */ \
  189. ;;
  190. #define SAVE_MIN_WITH_COVER DO_SAVE_MIN(cover, mov r30=cr.ifs,)
  191. #define SAVE_MIN_WITH_COVER_R19 DO_SAVE_MIN(cover, mov r30=cr.ifs, mov r15=r19)
  192. #define SAVE_MIN DO_SAVE_MIN( , mov r30=r0, )