head.S 29 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223
  1. /*
  2. * Here is where the ball gets rolling as far as the kernel is concerned.
  3. * When control is transferred to _start, the bootload has already
  4. * loaded us to the correct address. All that's left to do here is
  5. * to set up the kernel's global pointer and jump to the kernel
  6. * entry point.
  7. *
  8. * Copyright (C) 1998-2001, 2003, 2005 Hewlett-Packard Co
  9. * David Mosberger-Tang <davidm@hpl.hp.com>
  10. * Stephane Eranian <eranian@hpl.hp.com>
  11. * Copyright (C) 1999 VA Linux Systems
  12. * Copyright (C) 1999 Walt Drummond <drummond@valinux.com>
  13. * Copyright (C) 1999 Intel Corp.
  14. * Copyright (C) 1999 Asit Mallick <Asit.K.Mallick@intel.com>
  15. * Copyright (C) 1999 Don Dugger <Don.Dugger@intel.com>
  16. * Copyright (C) 2002 Fenghua Yu <fenghua.yu@intel.com>
  17. * -Optimize __ia64_save_fpu() and __ia64_load_fpu() for Itanium 2.
  18. * Copyright (C) 2004 Ashok Raj <ashok.raj@intel.com>
  19. * Support for CPU Hotplug
  20. */
  21. #include <asm/asmmacro.h>
  22. #include <asm/fpu.h>
  23. #include <asm/kregs.h>
  24. #include <asm/mmu_context.h>
  25. #include <asm/asm-offsets.h>
  26. #include <asm/pal.h>
  27. #include <asm/pgtable.h>
  28. #include <asm/processor.h>
  29. #include <asm/ptrace.h>
  30. #include <asm/system.h>
  31. #include <asm/mca_asm.h>
  32. #ifdef CONFIG_HOTPLUG_CPU
  33. #define SAL_PSR_BITS_TO_SET \
  34. (IA64_PSR_AC | IA64_PSR_BN | IA64_PSR_MFH | IA64_PSR_MFL)
  35. #define SAVE_FROM_REG(src, ptr, dest) \
  36. mov dest=src;; \
  37. st8 [ptr]=dest,0x08
  38. #define RESTORE_REG(reg, ptr, _tmp) \
  39. ld8 _tmp=[ptr],0x08;; \
  40. mov reg=_tmp
  41. #define SAVE_BREAK_REGS(ptr, _idx, _breg, _dest)\
  42. mov ar.lc=IA64_NUM_DBG_REGS-1;; \
  43. mov _idx=0;; \
  44. 1: \
  45. SAVE_FROM_REG(_breg[_idx], ptr, _dest);; \
  46. add _idx=1,_idx;; \
  47. br.cloop.sptk.many 1b
  48. #define RESTORE_BREAK_REGS(ptr, _idx, _breg, _tmp, _lbl)\
  49. mov ar.lc=IA64_NUM_DBG_REGS-1;; \
  50. mov _idx=0;; \
  51. _lbl: RESTORE_REG(_breg[_idx], ptr, _tmp);; \
  52. add _idx=1, _idx;; \
  53. br.cloop.sptk.many _lbl
  54. #define SAVE_ONE_RR(num, _reg, _tmp) \
  55. movl _tmp=(num<<61);; \
  56. mov _reg=rr[_tmp]
  57. #define SAVE_REGION_REGS(_tmp, _r0, _r1, _r2, _r3, _r4, _r5, _r6, _r7) \
  58. SAVE_ONE_RR(0,_r0, _tmp);; \
  59. SAVE_ONE_RR(1,_r1, _tmp);; \
  60. SAVE_ONE_RR(2,_r2, _tmp);; \
  61. SAVE_ONE_RR(3,_r3, _tmp);; \
  62. SAVE_ONE_RR(4,_r4, _tmp);; \
  63. SAVE_ONE_RR(5,_r5, _tmp);; \
  64. SAVE_ONE_RR(6,_r6, _tmp);; \
  65. SAVE_ONE_RR(7,_r7, _tmp);;
  66. #define STORE_REGION_REGS(ptr, _r0, _r1, _r2, _r3, _r4, _r5, _r6, _r7) \
  67. st8 [ptr]=_r0, 8;; \
  68. st8 [ptr]=_r1, 8;; \
  69. st8 [ptr]=_r2, 8;; \
  70. st8 [ptr]=_r3, 8;; \
  71. st8 [ptr]=_r4, 8;; \
  72. st8 [ptr]=_r5, 8;; \
  73. st8 [ptr]=_r6, 8;; \
  74. st8 [ptr]=_r7, 8;;
  75. #define RESTORE_REGION_REGS(ptr, _idx1, _idx2, _tmp) \
  76. mov ar.lc=0x08-1;; \
  77. movl _idx1=0x00;; \
  78. RestRR: \
  79. dep.z _idx2=_idx1,61,3;; \
  80. ld8 _tmp=[ptr],8;; \
  81. mov rr[_idx2]=_tmp;; \
  82. srlz.d;; \
  83. add _idx1=1,_idx1;; \
  84. br.cloop.sptk.few RestRR
  85. #define SET_AREA_FOR_BOOTING_CPU(reg1, reg2) \
  86. movl reg1=sal_state_for_booting_cpu;; \
  87. ld8 reg2=[reg1];;
  88. /*
  89. * Adjust region registers saved before starting to save
  90. * break regs and rest of the states that need to be preserved.
  91. */
  92. #define SAL_TO_OS_BOOT_HANDOFF_STATE_SAVE(_reg1,_reg2,_pred) \
  93. SAVE_FROM_REG(b0,_reg1,_reg2);; \
  94. SAVE_FROM_REG(b1,_reg1,_reg2);; \
  95. SAVE_FROM_REG(b2,_reg1,_reg2);; \
  96. SAVE_FROM_REG(b3,_reg1,_reg2);; \
  97. SAVE_FROM_REG(b4,_reg1,_reg2);; \
  98. SAVE_FROM_REG(b5,_reg1,_reg2);; \
  99. st8 [_reg1]=r1,0x08;; \
  100. st8 [_reg1]=r12,0x08;; \
  101. st8 [_reg1]=r13,0x08;; \
  102. SAVE_FROM_REG(ar.fpsr,_reg1,_reg2);; \
  103. SAVE_FROM_REG(ar.pfs,_reg1,_reg2);; \
  104. SAVE_FROM_REG(ar.rnat,_reg1,_reg2);; \
  105. SAVE_FROM_REG(ar.unat,_reg1,_reg2);; \
  106. SAVE_FROM_REG(ar.bspstore,_reg1,_reg2);; \
  107. SAVE_FROM_REG(cr.dcr,_reg1,_reg2);; \
  108. SAVE_FROM_REG(cr.iva,_reg1,_reg2);; \
  109. SAVE_FROM_REG(cr.pta,_reg1,_reg2);; \
  110. SAVE_FROM_REG(cr.itv,_reg1,_reg2);; \
  111. SAVE_FROM_REG(cr.pmv,_reg1,_reg2);; \
  112. SAVE_FROM_REG(cr.cmcv,_reg1,_reg2);; \
  113. SAVE_FROM_REG(cr.lrr0,_reg1,_reg2);; \
  114. SAVE_FROM_REG(cr.lrr1,_reg1,_reg2);; \
  115. st8 [_reg1]=r4,0x08;; \
  116. st8 [_reg1]=r5,0x08;; \
  117. st8 [_reg1]=r6,0x08;; \
  118. st8 [_reg1]=r7,0x08;; \
  119. st8 [_reg1]=_pred,0x08;; \
  120. SAVE_FROM_REG(ar.lc, _reg1, _reg2);; \
  121. stf.spill.nta [_reg1]=f2,16;; \
  122. stf.spill.nta [_reg1]=f3,16;; \
  123. stf.spill.nta [_reg1]=f4,16;; \
  124. stf.spill.nta [_reg1]=f5,16;; \
  125. stf.spill.nta [_reg1]=f16,16;; \
  126. stf.spill.nta [_reg1]=f17,16;; \
  127. stf.spill.nta [_reg1]=f18,16;; \
  128. stf.spill.nta [_reg1]=f19,16;; \
  129. stf.spill.nta [_reg1]=f20,16;; \
  130. stf.spill.nta [_reg1]=f21,16;; \
  131. stf.spill.nta [_reg1]=f22,16;; \
  132. stf.spill.nta [_reg1]=f23,16;; \
  133. stf.spill.nta [_reg1]=f24,16;; \
  134. stf.spill.nta [_reg1]=f25,16;; \
  135. stf.spill.nta [_reg1]=f26,16;; \
  136. stf.spill.nta [_reg1]=f27,16;; \
  137. stf.spill.nta [_reg1]=f28,16;; \
  138. stf.spill.nta [_reg1]=f29,16;; \
  139. stf.spill.nta [_reg1]=f30,16;; \
  140. stf.spill.nta [_reg1]=f31,16;;
  141. #else
  142. #define SET_AREA_FOR_BOOTING_CPU(a1, a2)
  143. #define SAL_TO_OS_BOOT_HANDOFF_STATE_SAVE(a1,a2, a3)
  144. #define SAVE_REGION_REGS(_tmp, _r0, _r1, _r2, _r3, _r4, _r5, _r6, _r7)
  145. #define STORE_REGION_REGS(ptr, _r0, _r1, _r2, _r3, _r4, _r5, _r6, _r7)
  146. #endif
  147. #define SET_ONE_RR(num, pgsize, _tmp1, _tmp2, vhpt) \
  148. movl _tmp1=(num << 61);; \
  149. mov _tmp2=((ia64_rid(IA64_REGION_ID_KERNEL, (num<<61)) << 8) | (pgsize << 2) | vhpt);; \
  150. mov rr[_tmp1]=_tmp2
  151. .section __special_page_section,"ax"
  152. .global empty_zero_page
  153. empty_zero_page:
  154. .skip PAGE_SIZE
  155. .global swapper_pg_dir
  156. swapper_pg_dir:
  157. .skip PAGE_SIZE
  158. .rodata
  159. halt_msg:
  160. stringz "Halting kernel\n"
  161. .text
  162. .global start_ap
  163. /*
  164. * Start the kernel. When the bootloader passes control to _start(), r28
  165. * points to the address of the boot parameter area. Execution reaches
  166. * here in physical mode.
  167. */
  168. GLOBAL_ENTRY(_start)
  169. start_ap:
  170. .prologue
  171. .save rp, r0 // terminate unwind chain with a NULL rp
  172. .body
  173. rsm psr.i | psr.ic
  174. ;;
  175. srlz.i
  176. ;;
  177. {
  178. flushrs // must be first insn in group
  179. srlz.i
  180. }
  181. ;;
  182. /*
  183. * Save the region registers, predicate before they get clobbered
  184. */
  185. SAVE_REGION_REGS(r2, r8,r9,r10,r11,r12,r13,r14,r15);
  186. mov r25=pr;;
  187. /*
  188. * Initialize kernel region registers:
  189. * rr[0]: VHPT enabled, page size = PAGE_SHIFT
  190. * rr[1]: VHPT enabled, page size = PAGE_SHIFT
  191. * rr[2]: VHPT enabled, page size = PAGE_SHIFT
  192. * rr[3]: VHPT enabled, page size = PAGE_SHIFT
  193. * rr[4]: VHPT enabled, page size = PAGE_SHIFT
  194. * rr[5]: VHPT enabled, page size = PAGE_SHIFT
  195. * rr[6]: VHPT disabled, page size = IA64_GRANULE_SHIFT
  196. * rr[7]: VHPT disabled, page size = IA64_GRANULE_SHIFT
  197. * We initialize all of them to prevent inadvertently assuming
  198. * something about the state of address translation early in boot.
  199. */
  200. SET_ONE_RR(0, PAGE_SHIFT, r2, r16, 1);;
  201. SET_ONE_RR(1, PAGE_SHIFT, r2, r16, 1);;
  202. SET_ONE_RR(2, PAGE_SHIFT, r2, r16, 1);;
  203. SET_ONE_RR(3, PAGE_SHIFT, r2, r16, 1);;
  204. SET_ONE_RR(4, PAGE_SHIFT, r2, r16, 1);;
  205. SET_ONE_RR(5, PAGE_SHIFT, r2, r16, 1);;
  206. SET_ONE_RR(6, IA64_GRANULE_SHIFT, r2, r16, 0);;
  207. SET_ONE_RR(7, IA64_GRANULE_SHIFT, r2, r16, 0);;
  208. /*
  209. * Now pin mappings into the TLB for kernel text and data
  210. */
  211. mov r18=KERNEL_TR_PAGE_SHIFT<<2
  212. movl r17=KERNEL_START
  213. ;;
  214. mov cr.itir=r18
  215. mov cr.ifa=r17
  216. mov r16=IA64_TR_KERNEL
  217. mov r3=ip
  218. movl r18=PAGE_KERNEL
  219. ;;
  220. dep r2=0,r3,0,KERNEL_TR_PAGE_SHIFT
  221. ;;
  222. or r18=r2,r18
  223. ;;
  224. srlz.i
  225. ;;
  226. itr.i itr[r16]=r18
  227. ;;
  228. itr.d dtr[r16]=r18
  229. ;;
  230. srlz.i
  231. /*
  232. * Switch into virtual mode:
  233. */
  234. movl r16=(IA64_PSR_IT|IA64_PSR_IC|IA64_PSR_DT|IA64_PSR_RT|IA64_PSR_DFH|IA64_PSR_BN \
  235. |IA64_PSR_DI)
  236. ;;
  237. mov cr.ipsr=r16
  238. movl r17=1f
  239. ;;
  240. mov cr.iip=r17
  241. mov cr.ifs=r0
  242. ;;
  243. rfi
  244. ;;
  245. 1: // now we are in virtual mode
  246. SET_AREA_FOR_BOOTING_CPU(r2, r16);
  247. STORE_REGION_REGS(r16, r8,r9,r10,r11,r12,r13,r14,r15);
  248. SAL_TO_OS_BOOT_HANDOFF_STATE_SAVE(r16,r17,r25)
  249. ;;
  250. // set IVT entry point---can't access I/O ports without it
  251. movl r3=ia64_ivt
  252. ;;
  253. mov cr.iva=r3
  254. movl r2=FPSR_DEFAULT
  255. ;;
  256. srlz.i
  257. movl gp=__gp
  258. mov ar.fpsr=r2
  259. ;;
  260. #define isAP p2 // are we an Application Processor?
  261. #define isBP p3 // are we the Bootstrap Processor?
  262. #ifdef CONFIG_SMP
  263. /*
  264. * Find the init_task for the currently booting CPU. At poweron, and in
  265. * UP mode, task_for_booting_cpu is NULL.
  266. */
  267. movl r3=task_for_booting_cpu
  268. ;;
  269. ld8 r3=[r3]
  270. movl r2=init_task
  271. ;;
  272. cmp.eq isBP,isAP=r3,r0
  273. ;;
  274. (isAP) mov r2=r3
  275. #else
  276. movl r2=init_task
  277. cmp.eq isBP,isAP=r0,r0
  278. #endif
  279. ;;
  280. tpa r3=r2 // r3 == phys addr of task struct
  281. mov r16=-1
  282. (isBP) br.cond.dpnt .load_current // BP stack is on region 5 --- no need to map it
  283. // load mapping for stack (virtaddr in r2, physaddr in r3)
  284. rsm psr.ic
  285. movl r17=PAGE_KERNEL
  286. ;;
  287. srlz.d
  288. dep r18=0,r3,0,12
  289. ;;
  290. or r18=r17,r18
  291. dep r2=-1,r3,61,3 // IMVA of task
  292. ;;
  293. mov r17=rr[r2]
  294. shr.u r16=r3,IA64_GRANULE_SHIFT
  295. ;;
  296. dep r17=0,r17,8,24
  297. ;;
  298. mov cr.itir=r17
  299. mov cr.ifa=r2
  300. mov r19=IA64_TR_CURRENT_STACK
  301. ;;
  302. itr.d dtr[r19]=r18
  303. ;;
  304. ssm psr.ic
  305. srlz.d
  306. ;;
  307. .load_current:
  308. // load the "current" pointer (r13) and ar.k6 with the current task
  309. mov IA64_KR(CURRENT)=r2 // virtual address
  310. mov IA64_KR(CURRENT_STACK)=r16
  311. mov r13=r2
  312. /*
  313. * Reserve space at the top of the stack for "struct pt_regs". Kernel
  314. * threads don't store interesting values in that structure, but the space
  315. * still needs to be there because time-critical stuff such as the context
  316. * switching can be implemented more efficiently (for example, __switch_to()
  317. * always sets the psr.dfh bit of the task it is switching to).
  318. */
  319. addl r12=IA64_STK_OFFSET-IA64_PT_REGS_SIZE-16,r2
  320. addl r2=IA64_RBS_OFFSET,r2 // initialize the RSE
  321. mov ar.rsc=0 // place RSE in enforced lazy mode
  322. ;;
  323. loadrs // clear the dirty partition
  324. mov IA64_KR(PER_CPU_DATA)=r0 // clear physical per-CPU base
  325. ;;
  326. mov ar.bspstore=r2 // establish the new RSE stack
  327. ;;
  328. mov ar.rsc=0x3 // place RSE in eager mode
  329. (isBP) dep r28=-1,r28,61,3 // make address virtual
  330. (isBP) movl r2=ia64_boot_param
  331. ;;
  332. (isBP) st8 [r2]=r28 // save the address of the boot param area passed by the bootloader
  333. #ifdef CONFIG_SMP
  334. (isAP) br.call.sptk.many rp=start_secondary
  335. .ret0:
  336. (isAP) br.cond.sptk self
  337. #endif
  338. // This is executed by the bootstrap processor (bsp) only:
  339. #ifdef CONFIG_IA64_FW_EMU
  340. // initialize PAL & SAL emulator:
  341. br.call.sptk.many rp=sys_fw_init
  342. .ret1:
  343. #endif
  344. br.call.sptk.many rp=start_kernel
  345. .ret2: addl r3=@ltoff(halt_msg),gp
  346. ;;
  347. alloc r2=ar.pfs,8,0,2,0
  348. ;;
  349. ld8 out0=[r3]
  350. br.call.sptk.many b0=console_print
  351. self: hint @pause
  352. br.sptk.many self // endless loop
  353. END(_start)
  354. GLOBAL_ENTRY(ia64_save_debug_regs)
  355. alloc r16=ar.pfs,1,0,0,0
  356. mov r20=ar.lc // preserve ar.lc
  357. mov ar.lc=IA64_NUM_DBG_REGS-1
  358. mov r18=0
  359. add r19=IA64_NUM_DBG_REGS*8,in0
  360. ;;
  361. 1: mov r16=dbr[r18]
  362. #ifdef CONFIG_ITANIUM
  363. ;;
  364. srlz.d
  365. #endif
  366. mov r17=ibr[r18]
  367. add r18=1,r18
  368. ;;
  369. st8.nta [in0]=r16,8
  370. st8.nta [r19]=r17,8
  371. br.cloop.sptk.many 1b
  372. ;;
  373. mov ar.lc=r20 // restore ar.lc
  374. br.ret.sptk.many rp
  375. END(ia64_save_debug_regs)
  376. GLOBAL_ENTRY(ia64_load_debug_regs)
  377. alloc r16=ar.pfs,1,0,0,0
  378. lfetch.nta [in0]
  379. mov r20=ar.lc // preserve ar.lc
  380. add r19=IA64_NUM_DBG_REGS*8,in0
  381. mov ar.lc=IA64_NUM_DBG_REGS-1
  382. mov r18=-1
  383. ;;
  384. 1: ld8.nta r16=[in0],8
  385. ld8.nta r17=[r19],8
  386. add r18=1,r18
  387. ;;
  388. mov dbr[r18]=r16
  389. #ifdef CONFIG_ITANIUM
  390. ;;
  391. srlz.d // Errata 132 (NoFix status)
  392. #endif
  393. mov ibr[r18]=r17
  394. br.cloop.sptk.many 1b
  395. ;;
  396. mov ar.lc=r20 // restore ar.lc
  397. br.ret.sptk.many rp
  398. END(ia64_load_debug_regs)
  399. GLOBAL_ENTRY(__ia64_save_fpu)
  400. alloc r2=ar.pfs,1,4,0,0
  401. adds loc0=96*16-16,in0
  402. adds loc1=96*16-16-128,in0
  403. ;;
  404. stf.spill.nta [loc0]=f127,-256
  405. stf.spill.nta [loc1]=f119,-256
  406. ;;
  407. stf.spill.nta [loc0]=f111,-256
  408. stf.spill.nta [loc1]=f103,-256
  409. ;;
  410. stf.spill.nta [loc0]=f95,-256
  411. stf.spill.nta [loc1]=f87,-256
  412. ;;
  413. stf.spill.nta [loc0]=f79,-256
  414. stf.spill.nta [loc1]=f71,-256
  415. ;;
  416. stf.spill.nta [loc0]=f63,-256
  417. stf.spill.nta [loc1]=f55,-256
  418. adds loc2=96*16-32,in0
  419. ;;
  420. stf.spill.nta [loc0]=f47,-256
  421. stf.spill.nta [loc1]=f39,-256
  422. adds loc3=96*16-32-128,in0
  423. ;;
  424. stf.spill.nta [loc2]=f126,-256
  425. stf.spill.nta [loc3]=f118,-256
  426. ;;
  427. stf.spill.nta [loc2]=f110,-256
  428. stf.spill.nta [loc3]=f102,-256
  429. ;;
  430. stf.spill.nta [loc2]=f94,-256
  431. stf.spill.nta [loc3]=f86,-256
  432. ;;
  433. stf.spill.nta [loc2]=f78,-256
  434. stf.spill.nta [loc3]=f70,-256
  435. ;;
  436. stf.spill.nta [loc2]=f62,-256
  437. stf.spill.nta [loc3]=f54,-256
  438. adds loc0=96*16-48,in0
  439. ;;
  440. stf.spill.nta [loc2]=f46,-256
  441. stf.spill.nta [loc3]=f38,-256
  442. adds loc1=96*16-48-128,in0
  443. ;;
  444. stf.spill.nta [loc0]=f125,-256
  445. stf.spill.nta [loc1]=f117,-256
  446. ;;
  447. stf.spill.nta [loc0]=f109,-256
  448. stf.spill.nta [loc1]=f101,-256
  449. ;;
  450. stf.spill.nta [loc0]=f93,-256
  451. stf.spill.nta [loc1]=f85,-256
  452. ;;
  453. stf.spill.nta [loc0]=f77,-256
  454. stf.spill.nta [loc1]=f69,-256
  455. ;;
  456. stf.spill.nta [loc0]=f61,-256
  457. stf.spill.nta [loc1]=f53,-256
  458. adds loc2=96*16-64,in0
  459. ;;
  460. stf.spill.nta [loc0]=f45,-256
  461. stf.spill.nta [loc1]=f37,-256
  462. adds loc3=96*16-64-128,in0
  463. ;;
  464. stf.spill.nta [loc2]=f124,-256
  465. stf.spill.nta [loc3]=f116,-256
  466. ;;
  467. stf.spill.nta [loc2]=f108,-256
  468. stf.spill.nta [loc3]=f100,-256
  469. ;;
  470. stf.spill.nta [loc2]=f92,-256
  471. stf.spill.nta [loc3]=f84,-256
  472. ;;
  473. stf.spill.nta [loc2]=f76,-256
  474. stf.spill.nta [loc3]=f68,-256
  475. ;;
  476. stf.spill.nta [loc2]=f60,-256
  477. stf.spill.nta [loc3]=f52,-256
  478. adds loc0=96*16-80,in0
  479. ;;
  480. stf.spill.nta [loc2]=f44,-256
  481. stf.spill.nta [loc3]=f36,-256
  482. adds loc1=96*16-80-128,in0
  483. ;;
  484. stf.spill.nta [loc0]=f123,-256
  485. stf.spill.nta [loc1]=f115,-256
  486. ;;
  487. stf.spill.nta [loc0]=f107,-256
  488. stf.spill.nta [loc1]=f99,-256
  489. ;;
  490. stf.spill.nta [loc0]=f91,-256
  491. stf.spill.nta [loc1]=f83,-256
  492. ;;
  493. stf.spill.nta [loc0]=f75,-256
  494. stf.spill.nta [loc1]=f67,-256
  495. ;;
  496. stf.spill.nta [loc0]=f59,-256
  497. stf.spill.nta [loc1]=f51,-256
  498. adds loc2=96*16-96,in0
  499. ;;
  500. stf.spill.nta [loc0]=f43,-256
  501. stf.spill.nta [loc1]=f35,-256
  502. adds loc3=96*16-96-128,in0
  503. ;;
  504. stf.spill.nta [loc2]=f122,-256
  505. stf.spill.nta [loc3]=f114,-256
  506. ;;
  507. stf.spill.nta [loc2]=f106,-256
  508. stf.spill.nta [loc3]=f98,-256
  509. ;;
  510. stf.spill.nta [loc2]=f90,-256
  511. stf.spill.nta [loc3]=f82,-256
  512. ;;
  513. stf.spill.nta [loc2]=f74,-256
  514. stf.spill.nta [loc3]=f66,-256
  515. ;;
  516. stf.spill.nta [loc2]=f58,-256
  517. stf.spill.nta [loc3]=f50,-256
  518. adds loc0=96*16-112,in0
  519. ;;
  520. stf.spill.nta [loc2]=f42,-256
  521. stf.spill.nta [loc3]=f34,-256
  522. adds loc1=96*16-112-128,in0
  523. ;;
  524. stf.spill.nta [loc0]=f121,-256
  525. stf.spill.nta [loc1]=f113,-256
  526. ;;
  527. stf.spill.nta [loc0]=f105,-256
  528. stf.spill.nta [loc1]=f97,-256
  529. ;;
  530. stf.spill.nta [loc0]=f89,-256
  531. stf.spill.nta [loc1]=f81,-256
  532. ;;
  533. stf.spill.nta [loc0]=f73,-256
  534. stf.spill.nta [loc1]=f65,-256
  535. ;;
  536. stf.spill.nta [loc0]=f57,-256
  537. stf.spill.nta [loc1]=f49,-256
  538. adds loc2=96*16-128,in0
  539. ;;
  540. stf.spill.nta [loc0]=f41,-256
  541. stf.spill.nta [loc1]=f33,-256
  542. adds loc3=96*16-128-128,in0
  543. ;;
  544. stf.spill.nta [loc2]=f120,-256
  545. stf.spill.nta [loc3]=f112,-256
  546. ;;
  547. stf.spill.nta [loc2]=f104,-256
  548. stf.spill.nta [loc3]=f96,-256
  549. ;;
  550. stf.spill.nta [loc2]=f88,-256
  551. stf.spill.nta [loc3]=f80,-256
  552. ;;
  553. stf.spill.nta [loc2]=f72,-256
  554. stf.spill.nta [loc3]=f64,-256
  555. ;;
  556. stf.spill.nta [loc2]=f56,-256
  557. stf.spill.nta [loc3]=f48,-256
  558. ;;
  559. stf.spill.nta [loc2]=f40
  560. stf.spill.nta [loc3]=f32
  561. br.ret.sptk.many rp
  562. END(__ia64_save_fpu)
  563. GLOBAL_ENTRY(__ia64_load_fpu)
  564. alloc r2=ar.pfs,1,2,0,0
  565. adds r3=128,in0
  566. adds r14=256,in0
  567. adds r15=384,in0
  568. mov loc0=512
  569. mov loc1=-1024+16
  570. ;;
  571. ldf.fill.nta f32=[in0],loc0
  572. ldf.fill.nta f40=[ r3],loc0
  573. ldf.fill.nta f48=[r14],loc0
  574. ldf.fill.nta f56=[r15],loc0
  575. ;;
  576. ldf.fill.nta f64=[in0],loc0
  577. ldf.fill.nta f72=[ r3],loc0
  578. ldf.fill.nta f80=[r14],loc0
  579. ldf.fill.nta f88=[r15],loc0
  580. ;;
  581. ldf.fill.nta f96=[in0],loc1
  582. ldf.fill.nta f104=[ r3],loc1
  583. ldf.fill.nta f112=[r14],loc1
  584. ldf.fill.nta f120=[r15],loc1
  585. ;;
  586. ldf.fill.nta f33=[in0],loc0
  587. ldf.fill.nta f41=[ r3],loc0
  588. ldf.fill.nta f49=[r14],loc0
  589. ldf.fill.nta f57=[r15],loc0
  590. ;;
  591. ldf.fill.nta f65=[in0],loc0
  592. ldf.fill.nta f73=[ r3],loc0
  593. ldf.fill.nta f81=[r14],loc0
  594. ldf.fill.nta f89=[r15],loc0
  595. ;;
  596. ldf.fill.nta f97=[in0],loc1
  597. ldf.fill.nta f105=[ r3],loc1
  598. ldf.fill.nta f113=[r14],loc1
  599. ldf.fill.nta f121=[r15],loc1
  600. ;;
  601. ldf.fill.nta f34=[in0],loc0
  602. ldf.fill.nta f42=[ r3],loc0
  603. ldf.fill.nta f50=[r14],loc0
  604. ldf.fill.nta f58=[r15],loc0
  605. ;;
  606. ldf.fill.nta f66=[in0],loc0
  607. ldf.fill.nta f74=[ r3],loc0
  608. ldf.fill.nta f82=[r14],loc0
  609. ldf.fill.nta f90=[r15],loc0
  610. ;;
  611. ldf.fill.nta f98=[in0],loc1
  612. ldf.fill.nta f106=[ r3],loc1
  613. ldf.fill.nta f114=[r14],loc1
  614. ldf.fill.nta f122=[r15],loc1
  615. ;;
  616. ldf.fill.nta f35=[in0],loc0
  617. ldf.fill.nta f43=[ r3],loc0
  618. ldf.fill.nta f51=[r14],loc0
  619. ldf.fill.nta f59=[r15],loc0
  620. ;;
  621. ldf.fill.nta f67=[in0],loc0
  622. ldf.fill.nta f75=[ r3],loc0
  623. ldf.fill.nta f83=[r14],loc0
  624. ldf.fill.nta f91=[r15],loc0
  625. ;;
  626. ldf.fill.nta f99=[in0],loc1
  627. ldf.fill.nta f107=[ r3],loc1
  628. ldf.fill.nta f115=[r14],loc1
  629. ldf.fill.nta f123=[r15],loc1
  630. ;;
  631. ldf.fill.nta f36=[in0],loc0
  632. ldf.fill.nta f44=[ r3],loc0
  633. ldf.fill.nta f52=[r14],loc0
  634. ldf.fill.nta f60=[r15],loc0
  635. ;;
  636. ldf.fill.nta f68=[in0],loc0
  637. ldf.fill.nta f76=[ r3],loc0
  638. ldf.fill.nta f84=[r14],loc0
  639. ldf.fill.nta f92=[r15],loc0
  640. ;;
  641. ldf.fill.nta f100=[in0],loc1
  642. ldf.fill.nta f108=[ r3],loc1
  643. ldf.fill.nta f116=[r14],loc1
  644. ldf.fill.nta f124=[r15],loc1
  645. ;;
  646. ldf.fill.nta f37=[in0],loc0
  647. ldf.fill.nta f45=[ r3],loc0
  648. ldf.fill.nta f53=[r14],loc0
  649. ldf.fill.nta f61=[r15],loc0
  650. ;;
  651. ldf.fill.nta f69=[in0],loc0
  652. ldf.fill.nta f77=[ r3],loc0
  653. ldf.fill.nta f85=[r14],loc0
  654. ldf.fill.nta f93=[r15],loc0
  655. ;;
  656. ldf.fill.nta f101=[in0],loc1
  657. ldf.fill.nta f109=[ r3],loc1
  658. ldf.fill.nta f117=[r14],loc1
  659. ldf.fill.nta f125=[r15],loc1
  660. ;;
  661. ldf.fill.nta f38 =[in0],loc0
  662. ldf.fill.nta f46 =[ r3],loc0
  663. ldf.fill.nta f54 =[r14],loc0
  664. ldf.fill.nta f62 =[r15],loc0
  665. ;;
  666. ldf.fill.nta f70 =[in0],loc0
  667. ldf.fill.nta f78 =[ r3],loc0
  668. ldf.fill.nta f86 =[r14],loc0
  669. ldf.fill.nta f94 =[r15],loc0
  670. ;;
  671. ldf.fill.nta f102=[in0],loc1
  672. ldf.fill.nta f110=[ r3],loc1
  673. ldf.fill.nta f118=[r14],loc1
  674. ldf.fill.nta f126=[r15],loc1
  675. ;;
  676. ldf.fill.nta f39 =[in0],loc0
  677. ldf.fill.nta f47 =[ r3],loc0
  678. ldf.fill.nta f55 =[r14],loc0
  679. ldf.fill.nta f63 =[r15],loc0
  680. ;;
  681. ldf.fill.nta f71 =[in0],loc0
  682. ldf.fill.nta f79 =[ r3],loc0
  683. ldf.fill.nta f87 =[r14],loc0
  684. ldf.fill.nta f95 =[r15],loc0
  685. ;;
  686. ldf.fill.nta f103=[in0]
  687. ldf.fill.nta f111=[ r3]
  688. ldf.fill.nta f119=[r14]
  689. ldf.fill.nta f127=[r15]
  690. br.ret.sptk.many rp
  691. END(__ia64_load_fpu)
  692. GLOBAL_ENTRY(__ia64_init_fpu)
  693. stf.spill [sp]=f0 // M3
  694. mov f32=f0 // F
  695. nop.b 0
  696. ldfps f33,f34=[sp] // M0
  697. ldfps f35,f36=[sp] // M1
  698. mov f37=f0 // F
  699. ;;
  700. setf.s f38=r0 // M2
  701. setf.s f39=r0 // M3
  702. mov f40=f0 // F
  703. ldfps f41,f42=[sp] // M0
  704. ldfps f43,f44=[sp] // M1
  705. mov f45=f0 // F
  706. setf.s f46=r0 // M2
  707. setf.s f47=r0 // M3
  708. mov f48=f0 // F
  709. ldfps f49,f50=[sp] // M0
  710. ldfps f51,f52=[sp] // M1
  711. mov f53=f0 // F
  712. setf.s f54=r0 // M2
  713. setf.s f55=r0 // M3
  714. mov f56=f0 // F
  715. ldfps f57,f58=[sp] // M0
  716. ldfps f59,f60=[sp] // M1
  717. mov f61=f0 // F
  718. setf.s f62=r0 // M2
  719. setf.s f63=r0 // M3
  720. mov f64=f0 // F
  721. ldfps f65,f66=[sp] // M0
  722. ldfps f67,f68=[sp] // M1
  723. mov f69=f0 // F
  724. setf.s f70=r0 // M2
  725. setf.s f71=r0 // M3
  726. mov f72=f0 // F
  727. ldfps f73,f74=[sp] // M0
  728. ldfps f75,f76=[sp] // M1
  729. mov f77=f0 // F
  730. setf.s f78=r0 // M2
  731. setf.s f79=r0 // M3
  732. mov f80=f0 // F
  733. ldfps f81,f82=[sp] // M0
  734. ldfps f83,f84=[sp] // M1
  735. mov f85=f0 // F
  736. setf.s f86=r0 // M2
  737. setf.s f87=r0 // M3
  738. mov f88=f0 // F
  739. /*
  740. * When the instructions are cached, it would be faster to initialize
  741. * the remaining registers with simply mov instructions (F-unit).
  742. * This gets the time down to ~29 cycles. However, this would use up
  743. * 33 bundles, whereas continuing with the above pattern yields
  744. * 10 bundles and ~30 cycles.
  745. */
  746. ldfps f89,f90=[sp] // M0
  747. ldfps f91,f92=[sp] // M1
  748. mov f93=f0 // F
  749. setf.s f94=r0 // M2
  750. setf.s f95=r0 // M3
  751. mov f96=f0 // F
  752. ldfps f97,f98=[sp] // M0
  753. ldfps f99,f100=[sp] // M1
  754. mov f101=f0 // F
  755. setf.s f102=r0 // M2
  756. setf.s f103=r0 // M3
  757. mov f104=f0 // F
  758. ldfps f105,f106=[sp] // M0
  759. ldfps f107,f108=[sp] // M1
  760. mov f109=f0 // F
  761. setf.s f110=r0 // M2
  762. setf.s f111=r0 // M3
  763. mov f112=f0 // F
  764. ldfps f113,f114=[sp] // M0
  765. ldfps f115,f116=[sp] // M1
  766. mov f117=f0 // F
  767. setf.s f118=r0 // M2
  768. setf.s f119=r0 // M3
  769. mov f120=f0 // F
  770. ldfps f121,f122=[sp] // M0
  771. ldfps f123,f124=[sp] // M1
  772. mov f125=f0 // F
  773. setf.s f126=r0 // M2
  774. setf.s f127=r0 // M3
  775. br.ret.sptk.many rp // F
  776. END(__ia64_init_fpu)
  777. /*
  778. * Switch execution mode from virtual to physical
  779. *
  780. * Inputs:
  781. * r16 = new psr to establish
  782. * Output:
  783. * r19 = old virtual address of ar.bsp
  784. * r20 = old virtual address of sp
  785. *
  786. * Note: RSE must already be in enforced lazy mode
  787. */
  788. GLOBAL_ENTRY(ia64_switch_mode_phys)
  789. {
  790. rsm psr.i | psr.ic // disable interrupts and interrupt collection
  791. mov r15=ip
  792. }
  793. ;;
  794. {
  795. flushrs // must be first insn in group
  796. srlz.i
  797. }
  798. ;;
  799. mov cr.ipsr=r16 // set new PSR
  800. add r3=1f-ia64_switch_mode_phys,r15
  801. mov r19=ar.bsp
  802. mov r20=sp
  803. mov r14=rp // get return address into a general register
  804. ;;
  805. // going to physical mode, use tpa to translate virt->phys
  806. tpa r17=r19
  807. tpa r3=r3
  808. tpa sp=sp
  809. tpa r14=r14
  810. ;;
  811. mov r18=ar.rnat // save ar.rnat
  812. mov ar.bspstore=r17 // this steps on ar.rnat
  813. mov cr.iip=r3
  814. mov cr.ifs=r0
  815. ;;
  816. mov ar.rnat=r18 // restore ar.rnat
  817. rfi // must be last insn in group
  818. ;;
  819. 1: mov rp=r14
  820. br.ret.sptk.many rp
  821. END(ia64_switch_mode_phys)
  822. /*
  823. * Switch execution mode from physical to virtual
  824. *
  825. * Inputs:
  826. * r16 = new psr to establish
  827. * r19 = new bspstore to establish
  828. * r20 = new sp to establish
  829. *
  830. * Note: RSE must already be in enforced lazy mode
  831. */
  832. GLOBAL_ENTRY(ia64_switch_mode_virt)
  833. {
  834. rsm psr.i | psr.ic // disable interrupts and interrupt collection
  835. mov r15=ip
  836. }
  837. ;;
  838. {
  839. flushrs // must be first insn in group
  840. srlz.i
  841. }
  842. ;;
  843. mov cr.ipsr=r16 // set new PSR
  844. add r3=1f-ia64_switch_mode_virt,r15
  845. mov r14=rp // get return address into a general register
  846. ;;
  847. // going to virtual
  848. // - for code addresses, set upper bits of addr to KERNEL_START
  849. // - for stack addresses, copy from input argument
  850. movl r18=KERNEL_START
  851. dep r3=0,r3,KERNEL_TR_PAGE_SHIFT,64-KERNEL_TR_PAGE_SHIFT
  852. dep r14=0,r14,KERNEL_TR_PAGE_SHIFT,64-KERNEL_TR_PAGE_SHIFT
  853. mov sp=r20
  854. ;;
  855. or r3=r3,r18
  856. or r14=r14,r18
  857. ;;
  858. mov r18=ar.rnat // save ar.rnat
  859. mov ar.bspstore=r19 // this steps on ar.rnat
  860. mov cr.iip=r3
  861. mov cr.ifs=r0
  862. ;;
  863. mov ar.rnat=r18 // restore ar.rnat
  864. rfi // must be last insn in group
  865. ;;
  866. 1: mov rp=r14
  867. br.ret.sptk.many rp
  868. END(ia64_switch_mode_virt)
  869. GLOBAL_ENTRY(ia64_delay_loop)
  870. .prologue
  871. { nop 0 // work around GAS unwind info generation bug...
  872. .save ar.lc,r2
  873. mov r2=ar.lc
  874. .body
  875. ;;
  876. mov ar.lc=r32
  877. }
  878. ;;
  879. // force loop to be 32-byte aligned (GAS bug means we cannot use .align
  880. // inside function body without corrupting unwind info).
  881. { nop 0 }
  882. 1: br.cloop.sptk.few 1b
  883. ;;
  884. mov ar.lc=r2
  885. br.ret.sptk.many rp
  886. END(ia64_delay_loop)
  887. /*
  888. * Return a CPU-local timestamp in nano-seconds. This timestamp is
  889. * NOT synchronized across CPUs its return value must never be
  890. * compared against the values returned on another CPU. The usage in
  891. * kernel/sched.c ensures that.
  892. *
  893. * The return-value of sched_clock() is NOT supposed to wrap-around.
  894. * If it did, it would cause some scheduling hiccups (at the worst).
  895. * Fortunately, with a 64-bit cycle-counter ticking at 100GHz, even
  896. * that would happen only once every 5+ years.
  897. *
  898. * The code below basically calculates:
  899. *
  900. * (ia64_get_itc() * local_cpu_data->nsec_per_cyc) >> IA64_NSEC_PER_CYC_SHIFT
  901. *
  902. * except that the multiplication and the shift are done with 128-bit
  903. * intermediate precision so that we can produce a full 64-bit result.
  904. */
  905. GLOBAL_ENTRY(sched_clock)
  906. addl r8=THIS_CPU(cpu_info) + IA64_CPUINFO_NSEC_PER_CYC_OFFSET,r0
  907. mov.m r9=ar.itc // fetch cycle-counter (35 cyc)
  908. ;;
  909. ldf8 f8=[r8]
  910. ;;
  911. setf.sig f9=r9 // certain to stall, so issue it _after_ ldf8...
  912. ;;
  913. xmpy.lu f10=f9,f8 // calculate low 64 bits of 128-bit product (4 cyc)
  914. xmpy.hu f11=f9,f8 // calculate high 64 bits of 128-bit product
  915. ;;
  916. getf.sig r8=f10 // (5 cyc)
  917. getf.sig r9=f11
  918. ;;
  919. shrp r8=r9,r8,IA64_NSEC_PER_CYC_SHIFT
  920. br.ret.sptk.many rp
  921. END(sched_clock)
  922. GLOBAL_ENTRY(start_kernel_thread)
  923. .prologue
  924. .save rp, r0 // this is the end of the call-chain
  925. .body
  926. alloc r2 = ar.pfs, 0, 0, 2, 0
  927. mov out0 = r9
  928. mov out1 = r11;;
  929. br.call.sptk.many rp = kernel_thread_helper;;
  930. mov out0 = r8
  931. br.call.sptk.many rp = sys_exit;;
  932. 1: br.sptk.few 1b // not reached
  933. END(start_kernel_thread)
  934. #ifdef CONFIG_IA64_BRL_EMU
  935. /*
  936. * Assembly routines used by brl_emu.c to set preserved register state.
  937. */
  938. #define SET_REG(reg) \
  939. GLOBAL_ENTRY(ia64_set_##reg); \
  940. alloc r16=ar.pfs,1,0,0,0; \
  941. mov reg=r32; \
  942. ;; \
  943. br.ret.sptk.many rp; \
  944. END(ia64_set_##reg)
  945. SET_REG(b1);
  946. SET_REG(b2);
  947. SET_REG(b3);
  948. SET_REG(b4);
  949. SET_REG(b5);
  950. #endif /* CONFIG_IA64_BRL_EMU */
  951. #ifdef CONFIG_SMP
  952. /*
  953. * This routine handles spinlock contention. It uses a non-standard calling
  954. * convention to avoid converting leaf routines into interior routines. Because
  955. * of this special convention, there are several restrictions:
  956. *
  957. * - do not use gp relative variables, this code is called from the kernel
  958. * and from modules, r1 is undefined.
  959. * - do not use stacked registers, the caller owns them.
  960. * - do not use the scratch stack space, the caller owns it.
  961. * - do not use any registers other than the ones listed below
  962. *
  963. * Inputs:
  964. * ar.pfs - saved CFM of caller
  965. * ar.ccv - 0 (and available for use)
  966. * r27 - flags from spin_lock_irqsave or 0. Must be preserved.
  967. * r28 - available for use.
  968. * r29 - available for use.
  969. * r30 - available for use.
  970. * r31 - address of lock, available for use.
  971. * b6 - return address
  972. * p14 - available for use.
  973. * p15 - used to track flag status.
  974. *
  975. * If you patch this code to use more registers, do not forget to update
  976. * the clobber lists for spin_lock() in include/asm-ia64/spinlock.h.
  977. */
  978. #if (__GNUC__ == 3 && __GNUC_MINOR__ < 3)
  979. GLOBAL_ENTRY(ia64_spinlock_contention_pre3_4)
  980. .prologue
  981. .save ar.pfs, r0 // this code effectively has a zero frame size
  982. .save rp, r28
  983. .body
  984. nop 0
  985. tbit.nz p15,p0=r27,IA64_PSR_I_BIT
  986. .restore sp // pop existing prologue after next insn
  987. mov b6 = r28
  988. .prologue
  989. .save ar.pfs, r0
  990. .altrp b6
  991. .body
  992. ;;
  993. (p15) ssm psr.i // reenable interrupts if they were on
  994. // DavidM says that srlz.d is slow and is not required in this case
  995. .wait:
  996. // exponential backoff, kdb, lockmeter etc. go in here
  997. hint @pause
  998. ld4 r30=[r31] // don't use ld4.bias; if it's contended, we won't write the word
  999. nop 0
  1000. ;;
  1001. cmp4.ne p14,p0=r30,r0
  1002. (p14) br.cond.sptk.few .wait
  1003. (p15) rsm psr.i // disable interrupts if we reenabled them
  1004. br.cond.sptk.few b6 // lock is now free, try to acquire
  1005. .global ia64_spinlock_contention_pre3_4_end // for kernprof
  1006. ia64_spinlock_contention_pre3_4_end:
  1007. END(ia64_spinlock_contention_pre3_4)
  1008. #else
  1009. GLOBAL_ENTRY(ia64_spinlock_contention)
  1010. .prologue
  1011. .altrp b6
  1012. .body
  1013. tbit.nz p15,p0=r27,IA64_PSR_I_BIT
  1014. ;;
  1015. .wait:
  1016. (p15) ssm psr.i // reenable interrupts if they were on
  1017. // DavidM says that srlz.d is slow and is not required in this case
  1018. .wait2:
  1019. // exponential backoff, kdb, lockmeter etc. go in here
  1020. hint @pause
  1021. ld4 r30=[r31] // don't use ld4.bias; if it's contended, we won't write the word
  1022. ;;
  1023. cmp4.ne p14,p0=r30,r0
  1024. mov r30 = 1
  1025. (p14) br.cond.sptk.few .wait2
  1026. (p15) rsm psr.i // disable interrupts if we reenabled them
  1027. ;;
  1028. cmpxchg4.acq r30=[r31], r30, ar.ccv
  1029. ;;
  1030. cmp4.ne p14,p0=r0,r30
  1031. (p14) br.cond.sptk.few .wait
  1032. br.ret.sptk.many b6 // lock is now taken
  1033. END(ia64_spinlock_contention)
  1034. #endif
  1035. #ifdef CONFIG_HOTPLUG_CPU
  1036. GLOBAL_ENTRY(ia64_jump_to_sal)
  1037. alloc r16=ar.pfs,1,0,0,0;;
  1038. rsm psr.i | psr.ic
  1039. {
  1040. flushrs
  1041. srlz.i
  1042. }
  1043. tpa r25=in0
  1044. movl r18=tlb_purge_done;;
  1045. DATA_VA_TO_PA(r18);;
  1046. mov b1=r18 // Return location
  1047. movl r18=ia64_do_tlb_purge;;
  1048. DATA_VA_TO_PA(r18);;
  1049. mov b2=r18 // doing tlb_flush work
  1050. mov ar.rsc=0 // Put RSE in enforced lazy, LE mode
  1051. movl r17=1f;;
  1052. DATA_VA_TO_PA(r17);;
  1053. mov cr.iip=r17
  1054. movl r16=SAL_PSR_BITS_TO_SET;;
  1055. mov cr.ipsr=r16
  1056. mov cr.ifs=r0;;
  1057. rfi;;
  1058. 1:
  1059. /*
  1060. * Invalidate all TLB data/inst
  1061. */
  1062. br.sptk.many b2;; // jump to tlb purge code
  1063. tlb_purge_done:
  1064. RESTORE_REGION_REGS(r25, r17,r18,r19);;
  1065. RESTORE_REG(b0, r25, r17);;
  1066. RESTORE_REG(b1, r25, r17);;
  1067. RESTORE_REG(b2, r25, r17);;
  1068. RESTORE_REG(b3, r25, r17);;
  1069. RESTORE_REG(b4, r25, r17);;
  1070. RESTORE_REG(b5, r25, r17);;
  1071. ld8 r1=[r25],0x08;;
  1072. ld8 r12=[r25],0x08;;
  1073. ld8 r13=[r25],0x08;;
  1074. RESTORE_REG(ar.fpsr, r25, r17);;
  1075. RESTORE_REG(ar.pfs, r25, r17);;
  1076. RESTORE_REG(ar.rnat, r25, r17);;
  1077. RESTORE_REG(ar.unat, r25, r17);;
  1078. RESTORE_REG(ar.bspstore, r25, r17);;
  1079. RESTORE_REG(cr.dcr, r25, r17);;
  1080. RESTORE_REG(cr.iva, r25, r17);;
  1081. RESTORE_REG(cr.pta, r25, r17);;
  1082. RESTORE_REG(cr.itv, r25, r17);;
  1083. RESTORE_REG(cr.pmv, r25, r17);;
  1084. RESTORE_REG(cr.cmcv, r25, r17);;
  1085. RESTORE_REG(cr.lrr0, r25, r17);;
  1086. RESTORE_REG(cr.lrr1, r25, r17);;
  1087. ld8 r4=[r25],0x08;;
  1088. ld8 r5=[r25],0x08;;
  1089. ld8 r6=[r25],0x08;;
  1090. ld8 r7=[r25],0x08;;
  1091. ld8 r17=[r25],0x08;;
  1092. mov pr=r17,-1;;
  1093. RESTORE_REG(ar.lc, r25, r17);;
  1094. /*
  1095. * Now Restore floating point regs
  1096. */
  1097. ldf.fill.nta f2=[r25],16;;
  1098. ldf.fill.nta f3=[r25],16;;
  1099. ldf.fill.nta f4=[r25],16;;
  1100. ldf.fill.nta f5=[r25],16;;
  1101. ldf.fill.nta f16=[r25],16;;
  1102. ldf.fill.nta f17=[r25],16;;
  1103. ldf.fill.nta f18=[r25],16;;
  1104. ldf.fill.nta f19=[r25],16;;
  1105. ldf.fill.nta f20=[r25],16;;
  1106. ldf.fill.nta f21=[r25],16;;
  1107. ldf.fill.nta f22=[r25],16;;
  1108. ldf.fill.nta f23=[r25],16;;
  1109. ldf.fill.nta f24=[r25],16;;
  1110. ldf.fill.nta f25=[r25],16;;
  1111. ldf.fill.nta f26=[r25],16;;
  1112. ldf.fill.nta f27=[r25],16;;
  1113. ldf.fill.nta f28=[r25],16;;
  1114. ldf.fill.nta f29=[r25],16;;
  1115. ldf.fill.nta f30=[r25],16;;
  1116. ldf.fill.nta f31=[r25],16;;
  1117. /*
  1118. * Now that we have done all the register restores
  1119. * we are now ready for the big DIVE to SAL Land
  1120. */
  1121. ssm psr.ic;;
  1122. srlz.d;;
  1123. br.ret.sptk.many b0;;
  1124. END(ia64_jump_to_sal)
  1125. #endif /* CONFIG_HOTPLUG_CPU */
  1126. #endif /* CONFIG_SMP */