gate.S 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375
  1. /*
  2. * This file contains the code that gets mapped at the upper end of each task's text
  3. * region. For now, it contains the signal trampoline code only.
  4. *
  5. * Copyright (C) 1999-2003 Hewlett-Packard Co
  6. * David Mosberger-Tang <davidm@hpl.hp.com>
  7. */
  8. #include <asm/asmmacro.h>
  9. #include <asm/errno.h>
  10. #include <asm/asm-offsets.h>
  11. #include <asm/sigcontext.h>
  12. #include <asm/system.h>
  13. #include <asm/unistd.h>
  14. /*
  15. * We can't easily refer to symbols inside the kernel. To avoid full runtime relocation,
  16. * complications with the linker (which likes to create PLT stubs for branches
  17. * to targets outside the shared object) and to avoid multi-phase kernel builds, we
  18. * simply create minimalistic "patch lists" in special ELF sections.
  19. */
  20. .section ".data.patch.fsyscall_table", "a"
  21. .previous
  22. #define LOAD_FSYSCALL_TABLE(reg) \
  23. [1:] movl reg=0; \
  24. .xdata4 ".data.patch.fsyscall_table", 1b-.
  25. .section ".data.patch.brl_fsys_bubble_down", "a"
  26. .previous
  27. #define BRL_COND_FSYS_BUBBLE_DOWN(pr) \
  28. [1:](pr)brl.cond.sptk 0; \
  29. .xdata4 ".data.patch.brl_fsys_bubble_down", 1b-.
  30. GLOBAL_ENTRY(__kernel_syscall_via_break)
  31. .prologue
  32. .altrp b6
  33. .body
  34. /*
  35. * Note: for (fast) syscall restart to work, the break instruction must be
  36. * the first one in the bundle addressed by syscall_via_break.
  37. */
  38. { .mib
  39. break 0x100000
  40. nop.i 0
  41. br.ret.sptk.many b6
  42. }
  43. END(__kernel_syscall_via_break)
  44. /*
  45. * On entry:
  46. * r11 = saved ar.pfs
  47. * r15 = system call #
  48. * b0 = saved return address
  49. * b6 = return address
  50. * On exit:
  51. * r11 = saved ar.pfs
  52. * r15 = system call #
  53. * b0 = saved return address
  54. * all other "scratch" registers: undefined
  55. * all "preserved" registers: same as on entry
  56. */
  57. GLOBAL_ENTRY(__kernel_syscall_via_epc)
  58. .prologue
  59. .altrp b6
  60. .body
  61. {
  62. /*
  63. * Note: the kernel cannot assume that the first two instructions in this
  64. * bundle get executed. The remaining code must be safe even if
  65. * they do not get executed.
  66. */
  67. adds r17=-1024,r15 // A
  68. mov r10=0 // A default to successful syscall execution
  69. epc // B causes split-issue
  70. }
  71. ;;
  72. rsm psr.be | psr.i // M2 (5 cyc to srlz.d)
  73. LOAD_FSYSCALL_TABLE(r14) // X
  74. ;;
  75. mov r16=IA64_KR(CURRENT) // M2 (12 cyc)
  76. shladd r18=r17,3,r14 // A
  77. mov r19=NR_syscalls-1 // A
  78. ;;
  79. lfetch [r18] // M0|1
  80. mov r29=psr // M2 (12 cyc)
  81. // If r17 is a NaT, p6 will be zero
  82. cmp.geu p6,p7=r19,r17 // A (sysnr > 0 && sysnr < 1024+NR_syscalls)?
  83. ;;
  84. mov r21=ar.fpsr // M2 (12 cyc)
  85. tnat.nz p10,p9=r15 // I0
  86. mov.i r26=ar.pfs // I0 (would stall anyhow due to srlz.d...)
  87. ;;
  88. srlz.d // M0 (forces split-issue) ensure PSR.BE==0
  89. (p6) ld8 r18=[r18] // M0|1
  90. nop.i 0
  91. ;;
  92. nop.m 0
  93. (p6) tbit.z.unc p8,p0=r18,0 // I0 (dual-issues with "mov b7=r18"!)
  94. nop.i 0
  95. ;;
  96. (p8) ssm psr.i
  97. (p6) mov b7=r18 // I0
  98. (p8) br.dptk.many b7 // B
  99. mov r27=ar.rsc // M2 (12 cyc)
  100. /*
  101. * brl.cond doesn't work as intended because the linker would convert this branch
  102. * into a branch to a PLT. Perhaps there will be a way to avoid this with some
  103. * future version of the linker. In the meantime, we just use an indirect branch
  104. * instead.
  105. */
  106. #ifdef CONFIG_ITANIUM
  107. (p6) add r14=-8,r14 // r14 <- addr of fsys_bubble_down entry
  108. ;;
  109. (p6) ld8 r14=[r14] // r14 <- fsys_bubble_down
  110. ;;
  111. (p6) mov b7=r14
  112. (p6) br.sptk.many b7
  113. #else
  114. BRL_COND_FSYS_BUBBLE_DOWN(p6)
  115. #endif
  116. ssm psr.i
  117. mov r10=-1
  118. (p10) mov r8=EINVAL
  119. (p9) mov r8=ENOSYS
  120. FSYS_RETURN
  121. END(__kernel_syscall_via_epc)
  122. # define ARG0_OFF (16 + IA64_SIGFRAME_ARG0_OFFSET)
  123. # define ARG1_OFF (16 + IA64_SIGFRAME_ARG1_OFFSET)
  124. # define ARG2_OFF (16 + IA64_SIGFRAME_ARG2_OFFSET)
  125. # define SIGHANDLER_OFF (16 + IA64_SIGFRAME_HANDLER_OFFSET)
  126. # define SIGCONTEXT_OFF (16 + IA64_SIGFRAME_SIGCONTEXT_OFFSET)
  127. # define FLAGS_OFF IA64_SIGCONTEXT_FLAGS_OFFSET
  128. # define CFM_OFF IA64_SIGCONTEXT_CFM_OFFSET
  129. # define FR6_OFF IA64_SIGCONTEXT_FR6_OFFSET
  130. # define BSP_OFF IA64_SIGCONTEXT_AR_BSP_OFFSET
  131. # define RNAT_OFF IA64_SIGCONTEXT_AR_RNAT_OFFSET
  132. # define UNAT_OFF IA64_SIGCONTEXT_AR_UNAT_OFFSET
  133. # define FPSR_OFF IA64_SIGCONTEXT_AR_FPSR_OFFSET
  134. # define PR_OFF IA64_SIGCONTEXT_PR_OFFSET
  135. # define RP_OFF IA64_SIGCONTEXT_IP_OFFSET
  136. # define SP_OFF IA64_SIGCONTEXT_R12_OFFSET
  137. # define RBS_BASE_OFF IA64_SIGCONTEXT_RBS_BASE_OFFSET
  138. # define LOADRS_OFF IA64_SIGCONTEXT_LOADRS_OFFSET
  139. # define base0 r2
  140. # define base1 r3
  141. /*
  142. * When we get here, the memory stack looks like this:
  143. *
  144. * +===============================+
  145. * | |
  146. * // struct sigframe //
  147. * | |
  148. * +-------------------------------+ <-- sp+16
  149. * | 16 byte of scratch |
  150. * | space |
  151. * +-------------------------------+ <-- sp
  152. *
  153. * The register stack looks _exactly_ the way it looked at the time the signal
  154. * occurred. In other words, we're treading on a potential mine-field: each
  155. * incoming general register may be a NaT value (including sp, in which case the
  156. * process ends up dying with a SIGSEGV).
  157. *
  158. * The first thing need to do is a cover to get the registers onto the backing
  159. * store. Once that is done, we invoke the signal handler which may modify some
  160. * of the machine state. After returning from the signal handler, we return
  161. * control to the previous context by executing a sigreturn system call. A signal
  162. * handler may call the rt_sigreturn() function to directly return to a given
  163. * sigcontext. However, the user-level sigreturn() needs to do much more than
  164. * calling the rt_sigreturn() system call as it needs to unwind the stack to
  165. * restore preserved registers that may have been saved on the signal handler's
  166. * call stack.
  167. */
  168. #define SIGTRAMP_SAVES \
  169. .unwabi 3, 's'; /* mark this as a sigtramp handler (saves scratch regs) */ \
  170. .unwabi @svr4, 's'; /* backwards compatibility with old unwinders (remove in v2.7) */ \
  171. .savesp ar.unat, UNAT_OFF+SIGCONTEXT_OFF; \
  172. .savesp ar.fpsr, FPSR_OFF+SIGCONTEXT_OFF; \
  173. .savesp pr, PR_OFF+SIGCONTEXT_OFF; \
  174. .savesp rp, RP_OFF+SIGCONTEXT_OFF; \
  175. .savesp ar.pfs, CFM_OFF+SIGCONTEXT_OFF; \
  176. .vframesp SP_OFF+SIGCONTEXT_OFF
  177. GLOBAL_ENTRY(__kernel_sigtramp)
  178. // describe the state that is active when we get here:
  179. .prologue
  180. SIGTRAMP_SAVES
  181. .body
  182. .label_state 1
  183. adds base0=SIGHANDLER_OFF,sp
  184. adds base1=RBS_BASE_OFF+SIGCONTEXT_OFF,sp
  185. br.call.sptk.many rp=1f
  186. 1:
  187. ld8 r17=[base0],(ARG0_OFF-SIGHANDLER_OFF) // get pointer to signal handler's plabel
  188. ld8 r15=[base1] // get address of new RBS base (or NULL)
  189. cover // push args in interrupted frame onto backing store
  190. ;;
  191. cmp.ne p1,p0=r15,r0 // do we need to switch rbs? (note: pr is saved by kernel)
  192. mov.m r9=ar.bsp // fetch ar.bsp
  193. .spillsp.p p1, ar.rnat, RNAT_OFF+SIGCONTEXT_OFF
  194. (p1) br.cond.spnt setup_rbs // yup -> (clobbers p8, r14-r16, and r18-r20)
  195. back_from_setup_rbs:
  196. alloc r8=ar.pfs,0,0,3,0
  197. ld8 out0=[base0],16 // load arg0 (signum)
  198. adds base1=(ARG1_OFF-(RBS_BASE_OFF+SIGCONTEXT_OFF)),base1
  199. ;;
  200. ld8 out1=[base1] // load arg1 (siginfop)
  201. ld8 r10=[r17],8 // get signal handler entry point
  202. ;;
  203. ld8 out2=[base0] // load arg2 (sigcontextp)
  204. ld8 gp=[r17] // get signal handler's global pointer
  205. adds base0=(BSP_OFF+SIGCONTEXT_OFF),sp
  206. ;;
  207. .spillsp ar.bsp, BSP_OFF+SIGCONTEXT_OFF
  208. st8 [base0]=r9 // save sc_ar_bsp
  209. adds base0=(FR6_OFF+SIGCONTEXT_OFF),sp
  210. adds base1=(FR6_OFF+16+SIGCONTEXT_OFF),sp
  211. ;;
  212. stf.spill [base0]=f6,32
  213. stf.spill [base1]=f7,32
  214. ;;
  215. stf.spill [base0]=f8,32
  216. stf.spill [base1]=f9,32
  217. mov b6=r10
  218. ;;
  219. stf.spill [base0]=f10,32
  220. stf.spill [base1]=f11,32
  221. ;;
  222. stf.spill [base0]=f12,32
  223. stf.spill [base1]=f13,32
  224. ;;
  225. stf.spill [base0]=f14,32
  226. stf.spill [base1]=f15,32
  227. br.call.sptk.many rp=b6 // call the signal handler
  228. .ret0: adds base0=(BSP_OFF+SIGCONTEXT_OFF),sp
  229. ;;
  230. ld8 r15=[base0] // fetch sc_ar_bsp
  231. mov r14=ar.bsp
  232. ;;
  233. cmp.ne p1,p0=r14,r15 // do we need to restore the rbs?
  234. (p1) br.cond.spnt restore_rbs // yup -> (clobbers r14-r18, f6 & f7)
  235. ;;
  236. back_from_restore_rbs:
  237. adds base0=(FR6_OFF+SIGCONTEXT_OFF),sp
  238. adds base1=(FR6_OFF+16+SIGCONTEXT_OFF),sp
  239. ;;
  240. ldf.fill f6=[base0],32
  241. ldf.fill f7=[base1],32
  242. ;;
  243. ldf.fill f8=[base0],32
  244. ldf.fill f9=[base1],32
  245. ;;
  246. ldf.fill f10=[base0],32
  247. ldf.fill f11=[base1],32
  248. ;;
  249. ldf.fill f12=[base0],32
  250. ldf.fill f13=[base1],32
  251. ;;
  252. ldf.fill f14=[base0],32
  253. ldf.fill f15=[base1],32
  254. mov r15=__NR_rt_sigreturn
  255. .restore sp // pop .prologue
  256. break __BREAK_SYSCALL
  257. .prologue
  258. SIGTRAMP_SAVES
  259. setup_rbs:
  260. mov ar.rsc=0 // put RSE into enforced lazy mode
  261. ;;
  262. .save ar.rnat, r19
  263. mov r19=ar.rnat // save RNaT before switching backing store area
  264. adds r14=(RNAT_OFF+SIGCONTEXT_OFF),sp
  265. mov r18=ar.bspstore
  266. mov ar.bspstore=r15 // switch over to new register backing store area
  267. ;;
  268. .spillsp ar.rnat, RNAT_OFF+SIGCONTEXT_OFF
  269. st8 [r14]=r19 // save sc_ar_rnat
  270. .body
  271. mov.m r16=ar.bsp // sc_loadrs <- (new bsp - new bspstore) << 16
  272. adds r14=(LOADRS_OFF+SIGCONTEXT_OFF),sp
  273. ;;
  274. invala
  275. sub r15=r16,r15
  276. extr.u r20=r18,3,6
  277. ;;
  278. mov ar.rsc=0xf // set RSE into eager mode, pl 3
  279. cmp.eq p8,p0=63,r20
  280. shl r15=r15,16
  281. ;;
  282. st8 [r14]=r15 // save sc_loadrs
  283. (p8) st8 [r18]=r19 // if bspstore points at RNaT slot, store RNaT there now
  284. .restore sp // pop .prologue
  285. br.cond.sptk back_from_setup_rbs
  286. .prologue
  287. SIGTRAMP_SAVES
  288. .spillsp ar.rnat, RNAT_OFF+SIGCONTEXT_OFF
  289. .body
  290. restore_rbs:
  291. // On input:
  292. // r14 = bsp1 (bsp at the time of return from signal handler)
  293. // r15 = bsp0 (bsp at the time the signal occurred)
  294. //
  295. // Here, we need to calculate bspstore0, the value that ar.bspstore needs
  296. // to be set to, based on bsp0 and the size of the dirty partition on
  297. // the alternate stack (sc_loadrs >> 16). This can be done with the
  298. // following algorithm:
  299. //
  300. // bspstore0 = rse_skip_regs(bsp0, -rse_num_regs(bsp1 - (loadrs >> 19), bsp1));
  301. //
  302. // This is what the code below does.
  303. //
  304. alloc r2=ar.pfs,0,0,0,0 // alloc null frame
  305. adds r16=(LOADRS_OFF+SIGCONTEXT_OFF),sp
  306. adds r18=(RNAT_OFF+SIGCONTEXT_OFF),sp
  307. ;;
  308. ld8 r17=[r16]
  309. ld8 r16=[r18] // get new rnat
  310. extr.u r18=r15,3,6 // r18 <- rse_slot_num(bsp0)
  311. ;;
  312. mov ar.rsc=r17 // put RSE into enforced lazy mode
  313. shr.u r17=r17,16
  314. ;;
  315. sub r14=r14,r17 // r14 (bspstore1) <- bsp1 - (sc_loadrs >> 16)
  316. shr.u r17=r17,3 // r17 <- (sc_loadrs >> 19)
  317. ;;
  318. loadrs // restore dirty partition
  319. extr.u r14=r14,3,6 // r14 <- rse_slot_num(bspstore1)
  320. ;;
  321. add r14=r14,r17 // r14 <- rse_slot_num(bspstore1) + (sc_loadrs >> 19)
  322. ;;
  323. shr.u r14=r14,6 // r14 <- (rse_slot_num(bspstore1) + (sc_loadrs >> 19))/0x40
  324. ;;
  325. sub r14=r14,r17 // r14 <- -rse_num_regs(bspstore1, bsp1)
  326. movl r17=0x8208208208208209
  327. ;;
  328. add r18=r18,r14 // r18 (delta) <- rse_slot_num(bsp0) - rse_num_regs(bspstore1,bsp1)
  329. setf.sig f7=r17
  330. cmp.lt p7,p0=r14,r0 // p7 <- (r14 < 0)?
  331. ;;
  332. (p7) adds r18=-62,r18 // delta -= 62
  333. ;;
  334. setf.sig f6=r18
  335. ;;
  336. xmpy.h f6=f6,f7
  337. ;;
  338. getf.sig r17=f6
  339. ;;
  340. add r17=r17,r18
  341. shr r18=r18,63
  342. ;;
  343. shr r17=r17,5
  344. ;;
  345. sub r17=r17,r18 // r17 = delta/63
  346. ;;
  347. add r17=r14,r17 // r17 <- delta/63 - rse_num_regs(bspstore1, bsp1)
  348. ;;
  349. shladd r15=r17,3,r15 // r15 <- bsp0 + 8*(delta/63 - rse_num_regs(bspstore1, bsp1))
  350. ;;
  351. mov ar.bspstore=r15 // switch back to old register backing store area
  352. ;;
  353. mov ar.rnat=r16 // restore RNaT
  354. mov ar.rsc=0xf // (will be restored later on from sc_ar_rsc)
  355. // invala not necessary as that will happen when returning to user-mode
  356. br.cond.sptk back_from_restore_rbs
  357. END(__kernel_sigtramp)