entry.S 43 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614
  1. /*
  2. * arch/ia64/kernel/entry.S
  3. *
  4. * Kernel entry points.
  5. *
  6. * Copyright (C) 1998-2003, 2005 Hewlett-Packard Co
  7. * David Mosberger-Tang <davidm@hpl.hp.com>
  8. * Copyright (C) 1999, 2002-2003
  9. * Asit Mallick <Asit.K.Mallick@intel.com>
  10. * Don Dugger <Don.Dugger@intel.com>
  11. * Suresh Siddha <suresh.b.siddha@intel.com>
  12. * Fenghua Yu <fenghua.yu@intel.com>
  13. * Copyright (C) 1999 VA Linux Systems
  14. * Copyright (C) 1999 Walt Drummond <drummond@valinux.com>
  15. */
  16. /*
  17. * ia64_switch_to now places correct virtual mapping in in TR2 for
  18. * kernel stack. This allows us to handle interrupts without changing
  19. * to physical mode.
  20. *
  21. * Jonathan Nicklin <nicklin@missioncriticallinux.com>
  22. * Patrick O'Rourke <orourke@missioncriticallinux.com>
  23. * 11/07/2000
  24. */
  25. /*
  26. * Global (preserved) predicate usage on syscall entry/exit path:
  27. *
  28. * pKStk: See entry.h.
  29. * pUStk: See entry.h.
  30. * pSys: See entry.h.
  31. * pNonSys: !pSys
  32. */
  33. #include <asm/asmmacro.h>
  34. #include <asm/cache.h>
  35. #include <asm/errno.h>
  36. #include <asm/kregs.h>
  37. #include <asm/asm-offsets.h>
  38. #include <asm/pgtable.h>
  39. #include <asm/percpu.h>
  40. #include <asm/processor.h>
  41. #include <asm/thread_info.h>
  42. #include <asm/unistd.h>
  43. #include "minstate.h"
  44. /*
  45. * execve() is special because in case of success, we need to
  46. * setup a null register window frame.
  47. */
  48. ENTRY(ia64_execve)
  49. /*
  50. * Allocate 8 input registers since ptrace() may clobber them
  51. */
  52. .prologue ASM_UNW_PRLG_RP|ASM_UNW_PRLG_PFS, ASM_UNW_PRLG_GRSAVE(8)
  53. alloc loc1=ar.pfs,8,2,4,0
  54. mov loc0=rp
  55. .body
  56. mov out0=in0 // filename
  57. ;; // stop bit between alloc and call
  58. mov out1=in1 // argv
  59. mov out2=in2 // envp
  60. add out3=16,sp // regs
  61. br.call.sptk.many rp=sys_execve
  62. .ret0:
  63. #ifdef CONFIG_IA32_SUPPORT
  64. /*
  65. * Check if we're returning to ia32 mode. If so, we need to restore ia32 registers
  66. * from pt_regs.
  67. */
  68. adds r16=PT(CR_IPSR)+16,sp
  69. ;;
  70. ld8 r16=[r16]
  71. #endif
  72. cmp4.ge p6,p7=r8,r0
  73. mov ar.pfs=loc1 // restore ar.pfs
  74. sxt4 r8=r8 // return 64-bit result
  75. ;;
  76. stf.spill [sp]=f0
  77. (p6) cmp.ne pKStk,pUStk=r0,r0 // a successful execve() lands us in user-mode...
  78. mov rp=loc0
  79. (p6) mov ar.pfs=r0 // clear ar.pfs on success
  80. (p7) br.ret.sptk.many rp
  81. /*
  82. * In theory, we'd have to zap this state only to prevent leaking of
  83. * security sensitive state (e.g., if current->mm->dumpable is zero). However,
  84. * this executes in less than 20 cycles even on Itanium, so it's not worth
  85. * optimizing for...).
  86. */
  87. mov ar.unat=0; mov ar.lc=0
  88. mov r4=0; mov f2=f0; mov b1=r0
  89. mov r5=0; mov f3=f0; mov b2=r0
  90. mov r6=0; mov f4=f0; mov b3=r0
  91. mov r7=0; mov f5=f0; mov b4=r0
  92. ldf.fill f12=[sp]; mov f13=f0; mov b5=r0
  93. ldf.fill f14=[sp]; ldf.fill f15=[sp]; mov f16=f0
  94. ldf.fill f17=[sp]; ldf.fill f18=[sp]; mov f19=f0
  95. ldf.fill f20=[sp]; ldf.fill f21=[sp]; mov f22=f0
  96. ldf.fill f23=[sp]; ldf.fill f24=[sp]; mov f25=f0
  97. ldf.fill f26=[sp]; ldf.fill f27=[sp]; mov f28=f0
  98. ldf.fill f29=[sp]; ldf.fill f30=[sp]; mov f31=f0
  99. #ifdef CONFIG_IA32_SUPPORT
  100. tbit.nz p6,p0=r16, IA64_PSR_IS_BIT
  101. movl loc0=ia64_ret_from_ia32_execve
  102. ;;
  103. (p6) mov rp=loc0
  104. #endif
  105. br.ret.sptk.many rp
  106. END(ia64_execve)
  107. /*
  108. * sys_clone2(u64 flags, u64 ustack_base, u64 ustack_size, u64 parent_tidptr, u64 child_tidptr,
  109. * u64 tls)
  110. */
  111. GLOBAL_ENTRY(sys_clone2)
  112. /*
  113. * Allocate 8 input registers since ptrace() may clobber them
  114. */
  115. .prologue ASM_UNW_PRLG_RP|ASM_UNW_PRLG_PFS, ASM_UNW_PRLG_GRSAVE(8)
  116. alloc r16=ar.pfs,8,2,6,0
  117. DO_SAVE_SWITCH_STACK
  118. adds r2=PT(R16)+IA64_SWITCH_STACK_SIZE+16,sp
  119. mov loc0=rp
  120. mov loc1=r16 // save ar.pfs across do_fork
  121. .body
  122. mov out1=in1
  123. mov out3=in2
  124. tbit.nz p6,p0=in0,CLONE_SETTLS_BIT
  125. mov out4=in3 // parent_tidptr: valid only w/CLONE_PARENT_SETTID
  126. ;;
  127. (p6) st8 [r2]=in5 // store TLS in r16 for copy_thread()
  128. mov out5=in4 // child_tidptr: valid only w/CLONE_CHILD_SETTID or CLONE_CHILD_CLEARTID
  129. adds out2=IA64_SWITCH_STACK_SIZE+16,sp // out2 = &regs
  130. mov out0=in0 // out0 = clone_flags
  131. br.call.sptk.many rp=do_fork
  132. .ret1: .restore sp
  133. adds sp=IA64_SWITCH_STACK_SIZE,sp // pop the switch stack
  134. mov ar.pfs=loc1
  135. mov rp=loc0
  136. br.ret.sptk.many rp
  137. END(sys_clone2)
  138. /*
  139. * sys_clone(u64 flags, u64 ustack_base, u64 parent_tidptr, u64 child_tidptr, u64 tls)
  140. * Deprecated. Use sys_clone2() instead.
  141. */
  142. GLOBAL_ENTRY(sys_clone)
  143. /*
  144. * Allocate 8 input registers since ptrace() may clobber them
  145. */
  146. .prologue ASM_UNW_PRLG_RP|ASM_UNW_PRLG_PFS, ASM_UNW_PRLG_GRSAVE(8)
  147. alloc r16=ar.pfs,8,2,6,0
  148. DO_SAVE_SWITCH_STACK
  149. adds r2=PT(R16)+IA64_SWITCH_STACK_SIZE+16,sp
  150. mov loc0=rp
  151. mov loc1=r16 // save ar.pfs across do_fork
  152. .body
  153. mov out1=in1
  154. mov out3=16 // stacksize (compensates for 16-byte scratch area)
  155. tbit.nz p6,p0=in0,CLONE_SETTLS_BIT
  156. mov out4=in2 // parent_tidptr: valid only w/CLONE_PARENT_SETTID
  157. ;;
  158. (p6) st8 [r2]=in4 // store TLS in r13 (tp)
  159. mov out5=in3 // child_tidptr: valid only w/CLONE_CHILD_SETTID or CLONE_CHILD_CLEARTID
  160. adds out2=IA64_SWITCH_STACK_SIZE+16,sp // out2 = &regs
  161. mov out0=in0 // out0 = clone_flags
  162. br.call.sptk.many rp=do_fork
  163. .ret2: .restore sp
  164. adds sp=IA64_SWITCH_STACK_SIZE,sp // pop the switch stack
  165. mov ar.pfs=loc1
  166. mov rp=loc0
  167. br.ret.sptk.many rp
  168. END(sys_clone)
  169. /*
  170. * prev_task <- ia64_switch_to(struct task_struct *next)
  171. * With Ingo's new scheduler, interrupts are disabled when this routine gets
  172. * called. The code starting at .map relies on this. The rest of the code
  173. * doesn't care about the interrupt masking status.
  174. */
  175. GLOBAL_ENTRY(ia64_switch_to)
  176. .prologue
  177. alloc r16=ar.pfs,1,0,0,0
  178. DO_SAVE_SWITCH_STACK
  179. .body
  180. adds r22=IA64_TASK_THREAD_KSP_OFFSET,r13
  181. movl r25=init_task
  182. mov r27=IA64_KR(CURRENT_STACK)
  183. adds r21=IA64_TASK_THREAD_KSP_OFFSET,in0
  184. dep r20=0,in0,61,3 // physical address of "next"
  185. ;;
  186. st8 [r22]=sp // save kernel stack pointer of old task
  187. shr.u r26=r20,IA64_GRANULE_SHIFT
  188. cmp.eq p7,p6=r25,in0
  189. ;;
  190. /*
  191. * If we've already mapped this task's page, we can skip doing it again.
  192. */
  193. (p6) cmp.eq p7,p6=r26,r27
  194. (p6) br.cond.dpnt .map
  195. ;;
  196. .done:
  197. ld8 sp=[r21] // load kernel stack pointer of new task
  198. mov IA64_KR(CURRENT)=in0 // update "current" application register
  199. mov r8=r13 // return pointer to previously running task
  200. mov r13=in0 // set "current" pointer
  201. ;;
  202. DO_LOAD_SWITCH_STACK
  203. #ifdef CONFIG_SMP
  204. sync.i // ensure "fc"s done by this CPU are visible on other CPUs
  205. #endif
  206. br.ret.sptk.many rp // boogie on out in new context
  207. .map:
  208. rsm psr.ic // interrupts (psr.i) are already disabled here
  209. movl r25=PAGE_KERNEL
  210. ;;
  211. srlz.d
  212. or r23=r25,r20 // construct PA | page properties
  213. mov r25=IA64_GRANULE_SHIFT<<2
  214. ;;
  215. mov cr.itir=r25
  216. mov cr.ifa=in0 // VA of next task...
  217. ;;
  218. mov r25=IA64_TR_CURRENT_STACK
  219. mov IA64_KR(CURRENT_STACK)=r26 // remember last page we mapped...
  220. ;;
  221. itr.d dtr[r25]=r23 // wire in new mapping...
  222. ssm psr.ic // reenable the psr.ic bit
  223. ;;
  224. srlz.d
  225. br.cond.sptk .done
  226. END(ia64_switch_to)
  227. /*
  228. * Note that interrupts are enabled during save_switch_stack and load_switch_stack. This
  229. * means that we may get an interrupt with "sp" pointing to the new kernel stack while
  230. * ar.bspstore is still pointing to the old kernel backing store area. Since ar.rsc,
  231. * ar.rnat, ar.bsp, and ar.bspstore are all preserved by interrupts, this is not a
  232. * problem. Also, we don't need to specify unwind information for preserved registers
  233. * that are not modified in save_switch_stack as the right unwind information is already
  234. * specified at the call-site of save_switch_stack.
  235. */
  236. /*
  237. * save_switch_stack:
  238. * - r16 holds ar.pfs
  239. * - b7 holds address to return to
  240. * - rp (b0) holds return address to save
  241. */
  242. GLOBAL_ENTRY(save_switch_stack)
  243. .prologue
  244. .altrp b7
  245. flushrs // flush dirty regs to backing store (must be first in insn group)
  246. .save @priunat,r17
  247. mov r17=ar.unat // preserve caller's
  248. .body
  249. #ifdef CONFIG_ITANIUM
  250. adds r2=16+128,sp
  251. adds r3=16+64,sp
  252. adds r14=SW(R4)+16,sp
  253. ;;
  254. st8.spill [r14]=r4,16 // spill r4
  255. lfetch.fault.excl.nt1 [r3],128
  256. ;;
  257. lfetch.fault.excl.nt1 [r2],128
  258. lfetch.fault.excl.nt1 [r3],128
  259. ;;
  260. lfetch.fault.excl [r2]
  261. lfetch.fault.excl [r3]
  262. adds r15=SW(R5)+16,sp
  263. #else
  264. add r2=16+3*128,sp
  265. add r3=16,sp
  266. add r14=SW(R4)+16,sp
  267. ;;
  268. st8.spill [r14]=r4,SW(R6)-SW(R4) // spill r4 and prefetch offset 0x1c0
  269. lfetch.fault.excl.nt1 [r3],128 // prefetch offset 0x010
  270. ;;
  271. lfetch.fault.excl.nt1 [r3],128 // prefetch offset 0x090
  272. lfetch.fault.excl.nt1 [r2],128 // prefetch offset 0x190
  273. ;;
  274. lfetch.fault.excl.nt1 [r3] // prefetch offset 0x110
  275. lfetch.fault.excl.nt1 [r2] // prefetch offset 0x210
  276. adds r15=SW(R5)+16,sp
  277. #endif
  278. ;;
  279. st8.spill [r15]=r5,SW(R7)-SW(R5) // spill r5
  280. mov.m ar.rsc=0 // put RSE in mode: enforced lazy, little endian, pl 0
  281. add r2=SW(F2)+16,sp // r2 = &sw->f2
  282. ;;
  283. st8.spill [r14]=r6,SW(B0)-SW(R6) // spill r6
  284. mov.m r18=ar.fpsr // preserve fpsr
  285. add r3=SW(F3)+16,sp // r3 = &sw->f3
  286. ;;
  287. stf.spill [r2]=f2,32
  288. mov.m r19=ar.rnat
  289. mov r21=b0
  290. stf.spill [r3]=f3,32
  291. st8.spill [r15]=r7,SW(B2)-SW(R7) // spill r7
  292. mov r22=b1
  293. ;;
  294. // since we're done with the spills, read and save ar.unat:
  295. mov.m r29=ar.unat
  296. mov.m r20=ar.bspstore
  297. mov r23=b2
  298. stf.spill [r2]=f4,32
  299. stf.spill [r3]=f5,32
  300. mov r24=b3
  301. ;;
  302. st8 [r14]=r21,SW(B1)-SW(B0) // save b0
  303. st8 [r15]=r23,SW(B3)-SW(B2) // save b2
  304. mov r25=b4
  305. mov r26=b5
  306. ;;
  307. st8 [r14]=r22,SW(B4)-SW(B1) // save b1
  308. st8 [r15]=r24,SW(AR_PFS)-SW(B3) // save b3
  309. mov r21=ar.lc // I-unit
  310. stf.spill [r2]=f12,32
  311. stf.spill [r3]=f13,32
  312. ;;
  313. st8 [r14]=r25,SW(B5)-SW(B4) // save b4
  314. st8 [r15]=r16,SW(AR_LC)-SW(AR_PFS) // save ar.pfs
  315. stf.spill [r2]=f14,32
  316. stf.spill [r3]=f15,32
  317. ;;
  318. st8 [r14]=r26 // save b5
  319. st8 [r15]=r21 // save ar.lc
  320. stf.spill [r2]=f16,32
  321. stf.spill [r3]=f17,32
  322. ;;
  323. stf.spill [r2]=f18,32
  324. stf.spill [r3]=f19,32
  325. ;;
  326. stf.spill [r2]=f20,32
  327. stf.spill [r3]=f21,32
  328. ;;
  329. stf.spill [r2]=f22,32
  330. stf.spill [r3]=f23,32
  331. ;;
  332. stf.spill [r2]=f24,32
  333. stf.spill [r3]=f25,32
  334. ;;
  335. stf.spill [r2]=f26,32
  336. stf.spill [r3]=f27,32
  337. ;;
  338. stf.spill [r2]=f28,32
  339. stf.spill [r3]=f29,32
  340. ;;
  341. stf.spill [r2]=f30,SW(AR_UNAT)-SW(F30)
  342. stf.spill [r3]=f31,SW(PR)-SW(F31)
  343. add r14=SW(CALLER_UNAT)+16,sp
  344. ;;
  345. st8 [r2]=r29,SW(AR_RNAT)-SW(AR_UNAT) // save ar.unat
  346. st8 [r14]=r17,SW(AR_FPSR)-SW(CALLER_UNAT) // save caller_unat
  347. mov r21=pr
  348. ;;
  349. st8 [r2]=r19,SW(AR_BSPSTORE)-SW(AR_RNAT) // save ar.rnat
  350. st8 [r3]=r21 // save predicate registers
  351. ;;
  352. st8 [r2]=r20 // save ar.bspstore
  353. st8 [r14]=r18 // save fpsr
  354. mov ar.rsc=3 // put RSE back into eager mode, pl 0
  355. br.cond.sptk.many b7
  356. END(save_switch_stack)
  357. /*
  358. * load_switch_stack:
  359. * - "invala" MUST be done at call site (normally in DO_LOAD_SWITCH_STACK)
  360. * - b7 holds address to return to
  361. * - must not touch r8-r11
  362. */
  363. ENTRY(load_switch_stack)
  364. .prologue
  365. .altrp b7
  366. .body
  367. lfetch.fault.nt1 [sp]
  368. adds r2=SW(AR_BSPSTORE)+16,sp
  369. adds r3=SW(AR_UNAT)+16,sp
  370. mov ar.rsc=0 // put RSE into enforced lazy mode
  371. adds r14=SW(CALLER_UNAT)+16,sp
  372. adds r15=SW(AR_FPSR)+16,sp
  373. ;;
  374. ld8 r27=[r2],(SW(B0)-SW(AR_BSPSTORE)) // bspstore
  375. ld8 r29=[r3],(SW(B1)-SW(AR_UNAT)) // unat
  376. ;;
  377. ld8 r21=[r2],16 // restore b0
  378. ld8 r22=[r3],16 // restore b1
  379. ;;
  380. ld8 r23=[r2],16 // restore b2
  381. ld8 r24=[r3],16 // restore b3
  382. ;;
  383. ld8 r25=[r2],16 // restore b4
  384. ld8 r26=[r3],16 // restore b5
  385. ;;
  386. ld8 r16=[r2],(SW(PR)-SW(AR_PFS)) // ar.pfs
  387. ld8 r17=[r3],(SW(AR_RNAT)-SW(AR_LC)) // ar.lc
  388. ;;
  389. ld8 r28=[r2] // restore pr
  390. ld8 r30=[r3] // restore rnat
  391. ;;
  392. ld8 r18=[r14],16 // restore caller's unat
  393. ld8 r19=[r15],24 // restore fpsr
  394. ;;
  395. ldf.fill f2=[r14],32
  396. ldf.fill f3=[r15],32
  397. ;;
  398. ldf.fill f4=[r14],32
  399. ldf.fill f5=[r15],32
  400. ;;
  401. ldf.fill f12=[r14],32
  402. ldf.fill f13=[r15],32
  403. ;;
  404. ldf.fill f14=[r14],32
  405. ldf.fill f15=[r15],32
  406. ;;
  407. ldf.fill f16=[r14],32
  408. ldf.fill f17=[r15],32
  409. ;;
  410. ldf.fill f18=[r14],32
  411. ldf.fill f19=[r15],32
  412. mov b0=r21
  413. ;;
  414. ldf.fill f20=[r14],32
  415. ldf.fill f21=[r15],32
  416. mov b1=r22
  417. ;;
  418. ldf.fill f22=[r14],32
  419. ldf.fill f23=[r15],32
  420. mov b2=r23
  421. ;;
  422. mov ar.bspstore=r27
  423. mov ar.unat=r29 // establish unat holding the NaT bits for r4-r7
  424. mov b3=r24
  425. ;;
  426. ldf.fill f24=[r14],32
  427. ldf.fill f25=[r15],32
  428. mov b4=r25
  429. ;;
  430. ldf.fill f26=[r14],32
  431. ldf.fill f27=[r15],32
  432. mov b5=r26
  433. ;;
  434. ldf.fill f28=[r14],32
  435. ldf.fill f29=[r15],32
  436. mov ar.pfs=r16
  437. ;;
  438. ldf.fill f30=[r14],32
  439. ldf.fill f31=[r15],24
  440. mov ar.lc=r17
  441. ;;
  442. ld8.fill r4=[r14],16
  443. ld8.fill r5=[r15],16
  444. mov pr=r28,-1
  445. ;;
  446. ld8.fill r6=[r14],16
  447. ld8.fill r7=[r15],16
  448. mov ar.unat=r18 // restore caller's unat
  449. mov ar.rnat=r30 // must restore after bspstore but before rsc!
  450. mov ar.fpsr=r19 // restore fpsr
  451. mov ar.rsc=3 // put RSE back into eager mode, pl 0
  452. br.cond.sptk.many b7
  453. END(load_switch_stack)
  454. GLOBAL_ENTRY(prefetch_stack)
  455. add r14 = -IA64_SWITCH_STACK_SIZE, sp
  456. add r15 = IA64_TASK_THREAD_KSP_OFFSET, in0
  457. ;;
  458. ld8 r16 = [r15] // load next's stack pointer
  459. lfetch.fault.excl [r14], 128
  460. ;;
  461. lfetch.fault.excl [r14], 128
  462. lfetch.fault [r16], 128
  463. ;;
  464. lfetch.fault.excl [r14], 128
  465. lfetch.fault [r16], 128
  466. ;;
  467. lfetch.fault.excl [r14], 128
  468. lfetch.fault [r16], 128
  469. ;;
  470. lfetch.fault.excl [r14], 128
  471. lfetch.fault [r16], 128
  472. ;;
  473. lfetch.fault [r16], 128
  474. br.ret.sptk.many rp
  475. END(prefetch_stack)
  476. GLOBAL_ENTRY(kernel_execve)
  477. mov r15=__NR_execve // put syscall number in place
  478. break __BREAK_SYSCALL
  479. br.ret.sptk.many rp
  480. END(kernel_execve)
  481. GLOBAL_ENTRY(clone)
  482. mov r15=__NR_clone // put syscall number in place
  483. break __BREAK_SYSCALL
  484. br.ret.sptk.many rp
  485. END(clone)
  486. /*
  487. * Invoke a system call, but do some tracing before and after the call.
  488. * We MUST preserve the current register frame throughout this routine
  489. * because some system calls (such as ia64_execve) directly
  490. * manipulate ar.pfs.
  491. */
  492. GLOBAL_ENTRY(ia64_trace_syscall)
  493. PT_REGS_UNWIND_INFO(0)
  494. /*
  495. * We need to preserve the scratch registers f6-f11 in case the system
  496. * call is sigreturn.
  497. */
  498. adds r16=PT(F6)+16,sp
  499. adds r17=PT(F7)+16,sp
  500. ;;
  501. stf.spill [r16]=f6,32
  502. stf.spill [r17]=f7,32
  503. ;;
  504. stf.spill [r16]=f8,32
  505. stf.spill [r17]=f9,32
  506. ;;
  507. stf.spill [r16]=f10
  508. stf.spill [r17]=f11
  509. br.call.sptk.many rp=syscall_trace_enter // give parent a chance to catch syscall args
  510. adds r16=PT(F6)+16,sp
  511. adds r17=PT(F7)+16,sp
  512. ;;
  513. ldf.fill f6=[r16],32
  514. ldf.fill f7=[r17],32
  515. ;;
  516. ldf.fill f8=[r16],32
  517. ldf.fill f9=[r17],32
  518. ;;
  519. ldf.fill f10=[r16]
  520. ldf.fill f11=[r17]
  521. // the syscall number may have changed, so re-load it and re-calculate the
  522. // syscall entry-point:
  523. adds r15=PT(R15)+16,sp // r15 = &pt_regs.r15 (syscall #)
  524. ;;
  525. ld8 r15=[r15]
  526. mov r3=NR_syscalls - 1
  527. ;;
  528. adds r15=-1024,r15
  529. movl r16=sys_call_table
  530. ;;
  531. shladd r20=r15,3,r16 // r20 = sys_call_table + 8*(syscall-1024)
  532. cmp.leu p6,p7=r15,r3
  533. ;;
  534. (p6) ld8 r20=[r20] // load address of syscall entry point
  535. (p7) movl r20=sys_ni_syscall
  536. ;;
  537. mov b6=r20
  538. br.call.sptk.many rp=b6 // do the syscall
  539. .strace_check_retval:
  540. cmp.lt p6,p0=r8,r0 // syscall failed?
  541. adds r2=PT(R8)+16,sp // r2 = &pt_regs.r8
  542. adds r3=PT(R10)+16,sp // r3 = &pt_regs.r10
  543. mov r10=0
  544. (p6) br.cond.sptk strace_error // syscall failed ->
  545. ;; // avoid RAW on r10
  546. .strace_save_retval:
  547. .mem.offset 0,0; st8.spill [r2]=r8 // store return value in slot for r8
  548. .mem.offset 8,0; st8.spill [r3]=r10 // clear error indication in slot for r10
  549. br.call.sptk.many rp=syscall_trace_leave // give parent a chance to catch return value
  550. .ret3:
  551. (pUStk) cmp.eq.unc p6,p0=r0,r0 // p6 <- pUStk
  552. br.cond.sptk .work_pending_syscall_end
  553. strace_error:
  554. ld8 r3=[r2] // load pt_regs.r8
  555. sub r9=0,r8 // negate return value to get errno value
  556. ;;
  557. cmp.ne p6,p0=r3,r0 // is pt_regs.r8!=0?
  558. adds r3=16,r2 // r3=&pt_regs.r10
  559. ;;
  560. (p6) mov r10=-1
  561. (p6) mov r8=r9
  562. br.cond.sptk .strace_save_retval
  563. END(ia64_trace_syscall)
  564. /*
  565. * When traced and returning from sigreturn, we invoke syscall_trace but then
  566. * go straight to ia64_leave_kernel rather than ia64_leave_syscall.
  567. */
  568. GLOBAL_ENTRY(ia64_strace_leave_kernel)
  569. PT_REGS_UNWIND_INFO(0)
  570. { /*
  571. * Some versions of gas generate bad unwind info if the first instruction of a
  572. * procedure doesn't go into the first slot of a bundle. This is a workaround.
  573. */
  574. nop.m 0
  575. nop.i 0
  576. br.call.sptk.many rp=syscall_trace_leave // give parent a chance to catch return value
  577. }
  578. .ret4: br.cond.sptk ia64_leave_kernel
  579. END(ia64_strace_leave_kernel)
  580. GLOBAL_ENTRY(ia64_ret_from_clone)
  581. PT_REGS_UNWIND_INFO(0)
  582. { /*
  583. * Some versions of gas generate bad unwind info if the first instruction of a
  584. * procedure doesn't go into the first slot of a bundle. This is a workaround.
  585. */
  586. nop.m 0
  587. nop.i 0
  588. /*
  589. * We need to call schedule_tail() to complete the scheduling process.
  590. * Called by ia64_switch_to() after do_fork()->copy_thread(). r8 contains the
  591. * address of the previously executing task.
  592. */
  593. br.call.sptk.many rp=ia64_invoke_schedule_tail
  594. }
  595. .ret8:
  596. adds r2=TI_FLAGS+IA64_TASK_SIZE,r13
  597. ;;
  598. ld4 r2=[r2]
  599. ;;
  600. mov r8=0
  601. and r2=_TIF_SYSCALL_TRACEAUDIT,r2
  602. ;;
  603. cmp.ne p6,p0=r2,r0
  604. (p6) br.cond.spnt .strace_check_retval
  605. ;; // added stop bits to prevent r8 dependency
  606. END(ia64_ret_from_clone)
  607. // fall through
  608. GLOBAL_ENTRY(ia64_ret_from_syscall)
  609. PT_REGS_UNWIND_INFO(0)
  610. cmp.ge p6,p7=r8,r0 // syscall executed successfully?
  611. adds r2=PT(R8)+16,sp // r2 = &pt_regs.r8
  612. mov r10=r0 // clear error indication in r10
  613. (p7) br.cond.spnt handle_syscall_error // handle potential syscall failure
  614. END(ia64_ret_from_syscall)
  615. // fall through
  616. /*
  617. * ia64_leave_syscall(): Same as ia64_leave_kernel, except that it doesn't
  618. * need to switch to bank 0 and doesn't restore the scratch registers.
  619. * To avoid leaking kernel bits, the scratch registers are set to
  620. * the following known-to-be-safe values:
  621. *
  622. * r1: restored (global pointer)
  623. * r2: cleared
  624. * r3: 1 (when returning to user-level)
  625. * r8-r11: restored (syscall return value(s))
  626. * r12: restored (user-level stack pointer)
  627. * r13: restored (user-level thread pointer)
  628. * r14: set to __kernel_syscall_via_epc
  629. * r15: restored (syscall #)
  630. * r16-r17: cleared
  631. * r18: user-level b6
  632. * r19: cleared
  633. * r20: user-level ar.fpsr
  634. * r21: user-level b0
  635. * r22: cleared
  636. * r23: user-level ar.bspstore
  637. * r24: user-level ar.rnat
  638. * r25: user-level ar.unat
  639. * r26: user-level ar.pfs
  640. * r27: user-level ar.rsc
  641. * r28: user-level ip
  642. * r29: user-level psr
  643. * r30: user-level cfm
  644. * r31: user-level pr
  645. * f6-f11: cleared
  646. * pr: restored (user-level pr)
  647. * b0: restored (user-level rp)
  648. * b6: restored
  649. * b7: set to __kernel_syscall_via_epc
  650. * ar.unat: restored (user-level ar.unat)
  651. * ar.pfs: restored (user-level ar.pfs)
  652. * ar.rsc: restored (user-level ar.rsc)
  653. * ar.rnat: restored (user-level ar.rnat)
  654. * ar.bspstore: restored (user-level ar.bspstore)
  655. * ar.fpsr: restored (user-level ar.fpsr)
  656. * ar.ccv: cleared
  657. * ar.csd: cleared
  658. * ar.ssd: cleared
  659. */
  660. ENTRY(ia64_leave_syscall)
  661. PT_REGS_UNWIND_INFO(0)
  662. /*
  663. * work.need_resched etc. mustn't get changed by this CPU before it returns to
  664. * user- or fsys-mode, hence we disable interrupts early on.
  665. *
  666. * p6 controls whether current_thread_info()->flags needs to be check for
  667. * extra work. We always check for extra work when returning to user-level.
  668. * With CONFIG_PREEMPT, we also check for extra work when the preempt_count
  669. * is 0. After extra work processing has been completed, execution
  670. * resumes at .work_processed_syscall with p6 set to 1 if the extra-work-check
  671. * needs to be redone.
  672. */
  673. #ifdef CONFIG_PREEMPT
  674. rsm psr.i // disable interrupts
  675. cmp.eq pLvSys,p0=r0,r0 // pLvSys=1: leave from syscall
  676. (pKStk) adds r20=TI_PRE_COUNT+IA64_TASK_SIZE,r13
  677. ;;
  678. .pred.rel.mutex pUStk,pKStk
  679. (pKStk) ld4 r21=[r20] // r21 <- preempt_count
  680. (pUStk) mov r21=0 // r21 <- 0
  681. ;;
  682. cmp.eq p6,p0=r21,r0 // p6 <- pUStk || (preempt_count == 0)
  683. #else /* !CONFIG_PREEMPT */
  684. (pUStk) rsm psr.i
  685. cmp.eq pLvSys,p0=r0,r0 // pLvSys=1: leave from syscall
  686. (pUStk) cmp.eq.unc p6,p0=r0,r0 // p6 <- pUStk
  687. #endif
  688. .work_processed_syscall:
  689. adds r2=PT(LOADRS)+16,r12
  690. adds r3=PT(AR_BSPSTORE)+16,r12
  691. adds r18=TI_FLAGS+IA64_TASK_SIZE,r13
  692. ;;
  693. (p6) ld4 r31=[r18] // load current_thread_info()->flags
  694. ld8 r19=[r2],PT(B6)-PT(LOADRS) // load ar.rsc value for "loadrs"
  695. nop.i 0
  696. ;;
  697. mov r16=ar.bsp // M2 get existing backing store pointer
  698. ld8 r18=[r2],PT(R9)-PT(B6) // load b6
  699. (p6) and r15=TIF_WORK_MASK,r31 // any work other than TIF_SYSCALL_TRACE?
  700. ;;
  701. ld8 r23=[r3],PT(R11)-PT(AR_BSPSTORE) // load ar.bspstore (may be garbage)
  702. (p6) cmp4.ne.unc p6,p0=r15, r0 // any special work pending?
  703. (p6) br.cond.spnt .work_pending_syscall
  704. ;;
  705. // start restoring the state saved on the kernel stack (struct pt_regs):
  706. ld8 r9=[r2],PT(CR_IPSR)-PT(R9)
  707. ld8 r11=[r3],PT(CR_IIP)-PT(R11)
  708. (pNonSys) break 0 // bug check: we shouldn't be here if pNonSys is TRUE!
  709. ;;
  710. invala // M0|1 invalidate ALAT
  711. rsm psr.i | psr.ic // M2 turn off interrupts and interruption collection
  712. cmp.eq p9,p0=r0,r0 // A set p9 to indicate that we should restore cr.ifs
  713. ld8 r29=[r2],16 // M0|1 load cr.ipsr
  714. ld8 r28=[r3],16 // M0|1 load cr.iip
  715. mov r22=r0 // A clear r22
  716. ;;
  717. ld8 r30=[r2],16 // M0|1 load cr.ifs
  718. ld8 r25=[r3],16 // M0|1 load ar.unat
  719. (pUStk) add r14=IA64_TASK_THREAD_ON_USTACK_OFFSET,r13
  720. ;;
  721. ld8 r26=[r2],PT(B0)-PT(AR_PFS) // M0|1 load ar.pfs
  722. (pKStk) mov r22=psr // M2 read PSR now that interrupts are disabled
  723. nop 0
  724. ;;
  725. ld8 r21=[r2],PT(AR_RNAT)-PT(B0) // M0|1 load b0
  726. ld8 r27=[r3],PT(PR)-PT(AR_RSC) // M0|1 load ar.rsc
  727. mov f6=f0 // F clear f6
  728. ;;
  729. ld8 r24=[r2],PT(AR_FPSR)-PT(AR_RNAT) // M0|1 load ar.rnat (may be garbage)
  730. ld8 r31=[r3],PT(R1)-PT(PR) // M0|1 load predicates
  731. mov f7=f0 // F clear f7
  732. ;;
  733. ld8 r20=[r2],PT(R12)-PT(AR_FPSR) // M0|1 load ar.fpsr
  734. ld8.fill r1=[r3],16 // M0|1 load r1
  735. (pUStk) mov r17=1 // A
  736. ;;
  737. (pUStk) st1 [r14]=r17 // M2|3
  738. ld8.fill r13=[r3],16 // M0|1
  739. mov f8=f0 // F clear f8
  740. ;;
  741. ld8.fill r12=[r2] // M0|1 restore r12 (sp)
  742. ld8.fill r15=[r3] // M0|1 restore r15
  743. mov b6=r18 // I0 restore b6
  744. addl r17=THIS_CPU(ia64_phys_stacked_size_p8),r0 // A
  745. mov f9=f0 // F clear f9
  746. (pKStk) br.cond.dpnt.many skip_rbs_switch // B
  747. srlz.d // M0 ensure interruption collection is off (for cover)
  748. shr.u r18=r19,16 // I0|1 get byte size of existing "dirty" partition
  749. cover // B add current frame into dirty partition & set cr.ifs
  750. ;;
  751. (pUStk) ld4 r17=[r17] // M0|1 r17 = cpu_data->phys_stacked_size_p8
  752. mov r19=ar.bsp // M2 get new backing store pointer
  753. mov f10=f0 // F clear f10
  754. nop.m 0
  755. movl r14=__kernel_syscall_via_epc // X
  756. ;;
  757. mov.m ar.csd=r0 // M2 clear ar.csd
  758. mov.m ar.ccv=r0 // M2 clear ar.ccv
  759. mov b7=r14 // I0 clear b7 (hint with __kernel_syscall_via_epc)
  760. mov.m ar.ssd=r0 // M2 clear ar.ssd
  761. mov f11=f0 // F clear f11
  762. br.cond.sptk.many rbs_switch // B
  763. END(ia64_leave_syscall)
  764. #ifdef CONFIG_IA32_SUPPORT
  765. GLOBAL_ENTRY(ia64_ret_from_ia32_execve)
  766. PT_REGS_UNWIND_INFO(0)
  767. adds r2=PT(R8)+16,sp // r2 = &pt_regs.r8
  768. adds r3=PT(R10)+16,sp // r3 = &pt_regs.r10
  769. ;;
  770. .mem.offset 0,0
  771. st8.spill [r2]=r8 // store return value in slot for r8 and set unat bit
  772. .mem.offset 8,0
  773. st8.spill [r3]=r0 // clear error indication in slot for r10 and set unat bit
  774. END(ia64_ret_from_ia32_execve)
  775. // fall through
  776. #endif /* CONFIG_IA32_SUPPORT */
  777. GLOBAL_ENTRY(ia64_leave_kernel)
  778. PT_REGS_UNWIND_INFO(0)
  779. /*
  780. * work.need_resched etc. mustn't get changed by this CPU before it returns to
  781. * user- or fsys-mode, hence we disable interrupts early on.
  782. *
  783. * p6 controls whether current_thread_info()->flags needs to be check for
  784. * extra work. We always check for extra work when returning to user-level.
  785. * With CONFIG_PREEMPT, we also check for extra work when the preempt_count
  786. * is 0. After extra work processing has been completed, execution
  787. * resumes at .work_processed_syscall with p6 set to 1 if the extra-work-check
  788. * needs to be redone.
  789. */
  790. #ifdef CONFIG_PREEMPT
  791. rsm psr.i // disable interrupts
  792. cmp.eq p0,pLvSys=r0,r0 // pLvSys=0: leave from kernel
  793. (pKStk) adds r20=TI_PRE_COUNT+IA64_TASK_SIZE,r13
  794. ;;
  795. .pred.rel.mutex pUStk,pKStk
  796. (pKStk) ld4 r21=[r20] // r21 <- preempt_count
  797. (pUStk) mov r21=0 // r21 <- 0
  798. ;;
  799. cmp.eq p6,p0=r21,r0 // p6 <- pUStk || (preempt_count == 0)
  800. #else
  801. (pUStk) rsm psr.i
  802. cmp.eq p0,pLvSys=r0,r0 // pLvSys=0: leave from kernel
  803. (pUStk) cmp.eq.unc p6,p0=r0,r0 // p6 <- pUStk
  804. #endif
  805. .work_processed_kernel:
  806. adds r17=TI_FLAGS+IA64_TASK_SIZE,r13
  807. ;;
  808. (p6) ld4 r31=[r17] // load current_thread_info()->flags
  809. adds r21=PT(PR)+16,r12
  810. ;;
  811. lfetch [r21],PT(CR_IPSR)-PT(PR)
  812. adds r2=PT(B6)+16,r12
  813. adds r3=PT(R16)+16,r12
  814. ;;
  815. lfetch [r21]
  816. ld8 r28=[r2],8 // load b6
  817. adds r29=PT(R24)+16,r12
  818. ld8.fill r16=[r3],PT(AR_CSD)-PT(R16)
  819. adds r30=PT(AR_CCV)+16,r12
  820. (p6) and r19=TIF_WORK_MASK,r31 // any work other than TIF_SYSCALL_TRACE?
  821. ;;
  822. ld8.fill r24=[r29]
  823. ld8 r15=[r30] // load ar.ccv
  824. (p6) cmp4.ne.unc p6,p0=r19, r0 // any special work pending?
  825. ;;
  826. ld8 r29=[r2],16 // load b7
  827. ld8 r30=[r3],16 // load ar.csd
  828. (p6) br.cond.spnt .work_pending
  829. ;;
  830. ld8 r31=[r2],16 // load ar.ssd
  831. ld8.fill r8=[r3],16
  832. ;;
  833. ld8.fill r9=[r2],16
  834. ld8.fill r10=[r3],PT(R17)-PT(R10)
  835. ;;
  836. ld8.fill r11=[r2],PT(R18)-PT(R11)
  837. ld8.fill r17=[r3],16
  838. ;;
  839. ld8.fill r18=[r2],16
  840. ld8.fill r19=[r3],16
  841. ;;
  842. ld8.fill r20=[r2],16
  843. ld8.fill r21=[r3],16
  844. mov ar.csd=r30
  845. mov ar.ssd=r31
  846. ;;
  847. rsm psr.i | psr.ic // initiate turning off of interrupt and interruption collection
  848. invala // invalidate ALAT
  849. ;;
  850. ld8.fill r22=[r2],24
  851. ld8.fill r23=[r3],24
  852. mov b6=r28
  853. ;;
  854. ld8.fill r25=[r2],16
  855. ld8.fill r26=[r3],16
  856. mov b7=r29
  857. ;;
  858. ld8.fill r27=[r2],16
  859. ld8.fill r28=[r3],16
  860. ;;
  861. ld8.fill r29=[r2],16
  862. ld8.fill r30=[r3],24
  863. ;;
  864. ld8.fill r31=[r2],PT(F9)-PT(R31)
  865. adds r3=PT(F10)-PT(F6),r3
  866. ;;
  867. ldf.fill f9=[r2],PT(F6)-PT(F9)
  868. ldf.fill f10=[r3],PT(F8)-PT(F10)
  869. ;;
  870. ldf.fill f6=[r2],PT(F7)-PT(F6)
  871. ;;
  872. ldf.fill f7=[r2],PT(F11)-PT(F7)
  873. ldf.fill f8=[r3],32
  874. ;;
  875. srlz.d // ensure that inter. collection is off (VHPT is don't care, since text is pinned)
  876. mov ar.ccv=r15
  877. ;;
  878. ldf.fill f11=[r2]
  879. bsw.0 // switch back to bank 0 (no stop bit required beforehand...)
  880. ;;
  881. (pUStk) mov r18=IA64_KR(CURRENT)// M2 (12 cycle read latency)
  882. adds r16=PT(CR_IPSR)+16,r12
  883. adds r17=PT(CR_IIP)+16,r12
  884. (pKStk) mov r22=psr // M2 read PSR now that interrupts are disabled
  885. nop.i 0
  886. nop.i 0
  887. ;;
  888. ld8 r29=[r16],16 // load cr.ipsr
  889. ld8 r28=[r17],16 // load cr.iip
  890. ;;
  891. ld8 r30=[r16],16 // load cr.ifs
  892. ld8 r25=[r17],16 // load ar.unat
  893. ;;
  894. ld8 r26=[r16],16 // load ar.pfs
  895. ld8 r27=[r17],16 // load ar.rsc
  896. cmp.eq p9,p0=r0,r0 // set p9 to indicate that we should restore cr.ifs
  897. ;;
  898. ld8 r24=[r16],16 // load ar.rnat (may be garbage)
  899. ld8 r23=[r17],16 // load ar.bspstore (may be garbage)
  900. ;;
  901. ld8 r31=[r16],16 // load predicates
  902. ld8 r21=[r17],16 // load b0
  903. ;;
  904. ld8 r19=[r16],16 // load ar.rsc value for "loadrs"
  905. ld8.fill r1=[r17],16 // load r1
  906. ;;
  907. ld8.fill r12=[r16],16
  908. ld8.fill r13=[r17],16
  909. (pUStk) adds r18=IA64_TASK_THREAD_ON_USTACK_OFFSET,r18
  910. ;;
  911. ld8 r20=[r16],16 // ar.fpsr
  912. ld8.fill r15=[r17],16
  913. ;;
  914. ld8.fill r14=[r16],16
  915. ld8.fill r2=[r17]
  916. (pUStk) mov r17=1
  917. ;;
  918. ld8.fill r3=[r16]
  919. (pUStk) st1 [r18]=r17 // restore current->thread.on_ustack
  920. shr.u r18=r19,16 // get byte size of existing "dirty" partition
  921. ;;
  922. mov r16=ar.bsp // get existing backing store pointer
  923. addl r17=THIS_CPU(ia64_phys_stacked_size_p8),r0
  924. ;;
  925. ld4 r17=[r17] // r17 = cpu_data->phys_stacked_size_p8
  926. (pKStk) br.cond.dpnt skip_rbs_switch
  927. /*
  928. * Restore user backing store.
  929. *
  930. * NOTE: alloc, loadrs, and cover can't be predicated.
  931. */
  932. (pNonSys) br.cond.dpnt dont_preserve_current_frame
  933. cover // add current frame into dirty partition and set cr.ifs
  934. ;;
  935. mov r19=ar.bsp // get new backing store pointer
  936. rbs_switch:
  937. sub r16=r16,r18 // krbs = old bsp - size of dirty partition
  938. cmp.ne p9,p0=r0,r0 // clear p9 to skip restore of cr.ifs
  939. ;;
  940. sub r19=r19,r16 // calculate total byte size of dirty partition
  941. add r18=64,r18 // don't force in0-in7 into memory...
  942. ;;
  943. shl r19=r19,16 // shift size of dirty partition into loadrs position
  944. ;;
  945. dont_preserve_current_frame:
  946. /*
  947. * To prevent leaking bits between the kernel and user-space,
  948. * we must clear the stacked registers in the "invalid" partition here.
  949. * Not pretty, but at least it's fast (3.34 registers/cycle on Itanium,
  950. * 5 registers/cycle on McKinley).
  951. */
  952. # define pRecurse p6
  953. # define pReturn p7
  954. #ifdef CONFIG_ITANIUM
  955. # define Nregs 10
  956. #else
  957. # define Nregs 14
  958. #endif
  959. alloc loc0=ar.pfs,2,Nregs-2,2,0
  960. shr.u loc1=r18,9 // RNaTslots <= floor(dirtySize / (64*8))
  961. sub r17=r17,r18 // r17 = (physStackedSize + 8) - dirtySize
  962. ;;
  963. mov ar.rsc=r19 // load ar.rsc to be used for "loadrs"
  964. shladd in0=loc1,3,r17
  965. mov in1=0
  966. ;;
  967. TEXT_ALIGN(32)
  968. rse_clear_invalid:
  969. #ifdef CONFIG_ITANIUM
  970. // cycle 0
  971. { .mii
  972. alloc loc0=ar.pfs,2,Nregs-2,2,0
  973. cmp.lt pRecurse,p0=Nregs*8,in0 // if more than Nregs regs left to clear, (re)curse
  974. add out0=-Nregs*8,in0
  975. }{ .mfb
  976. add out1=1,in1 // increment recursion count
  977. nop.f 0
  978. nop.b 0 // can't do br.call here because of alloc (WAW on CFM)
  979. ;;
  980. }{ .mfi // cycle 1
  981. mov loc1=0
  982. nop.f 0
  983. mov loc2=0
  984. }{ .mib
  985. mov loc3=0
  986. mov loc4=0
  987. (pRecurse) br.call.sptk.many b0=rse_clear_invalid
  988. }{ .mfi // cycle 2
  989. mov loc5=0
  990. nop.f 0
  991. cmp.ne pReturn,p0=r0,in1 // if recursion count != 0, we need to do a br.ret
  992. }{ .mib
  993. mov loc6=0
  994. mov loc7=0
  995. (pReturn) br.ret.sptk.many b0
  996. }
  997. #else /* !CONFIG_ITANIUM */
  998. alloc loc0=ar.pfs,2,Nregs-2,2,0
  999. cmp.lt pRecurse,p0=Nregs*8,in0 // if more than Nregs regs left to clear, (re)curse
  1000. add out0=-Nregs*8,in0
  1001. add out1=1,in1 // increment recursion count
  1002. mov loc1=0
  1003. mov loc2=0
  1004. ;;
  1005. mov loc3=0
  1006. mov loc4=0
  1007. mov loc5=0
  1008. mov loc6=0
  1009. mov loc7=0
  1010. (pRecurse) br.call.dptk.few b0=rse_clear_invalid
  1011. ;;
  1012. mov loc8=0
  1013. mov loc9=0
  1014. cmp.ne pReturn,p0=r0,in1 // if recursion count != 0, we need to do a br.ret
  1015. mov loc10=0
  1016. mov loc11=0
  1017. (pReturn) br.ret.dptk.many b0
  1018. #endif /* !CONFIG_ITANIUM */
  1019. # undef pRecurse
  1020. # undef pReturn
  1021. ;;
  1022. alloc r17=ar.pfs,0,0,0,0 // drop current register frame
  1023. ;;
  1024. loadrs
  1025. ;;
  1026. skip_rbs_switch:
  1027. mov ar.unat=r25 // M2
  1028. (pKStk) extr.u r22=r22,21,1 // I0 extract current value of psr.pp from r22
  1029. (pLvSys)mov r19=r0 // A clear r19 for leave_syscall, no-op otherwise
  1030. ;;
  1031. (pUStk) mov ar.bspstore=r23 // M2
  1032. (pKStk) dep r29=r22,r29,21,1 // I0 update ipsr.pp with psr.pp
  1033. (pLvSys)mov r16=r0 // A clear r16 for leave_syscall, no-op otherwise
  1034. ;;
  1035. mov cr.ipsr=r29 // M2
  1036. mov ar.pfs=r26 // I0
  1037. (pLvSys)mov r17=r0 // A clear r17 for leave_syscall, no-op otherwise
  1038. (p9) mov cr.ifs=r30 // M2
  1039. mov b0=r21 // I0
  1040. (pLvSys)mov r18=r0 // A clear r18 for leave_syscall, no-op otherwise
  1041. mov ar.fpsr=r20 // M2
  1042. mov cr.iip=r28 // M2
  1043. nop 0
  1044. ;;
  1045. (pUStk) mov ar.rnat=r24 // M2 must happen with RSE in lazy mode
  1046. nop 0
  1047. (pLvSys)mov r2=r0
  1048. mov ar.rsc=r27 // M2
  1049. mov pr=r31,-1 // I0
  1050. rfi // B
  1051. /*
  1052. * On entry:
  1053. * r20 = &current->thread_info->pre_count (if CONFIG_PREEMPT)
  1054. * r31 = current->thread_info->flags
  1055. * On exit:
  1056. * p6 = TRUE if work-pending-check needs to be redone
  1057. */
  1058. .work_pending_syscall:
  1059. add r2=-8,r2
  1060. add r3=-8,r3
  1061. ;;
  1062. st8 [r2]=r8
  1063. st8 [r3]=r10
  1064. .work_pending:
  1065. tbit.z p6,p0=r31,TIF_NEED_RESCHED // current_thread_info()->need_resched==0?
  1066. (p6) br.cond.sptk.few .notify
  1067. #ifdef CONFIG_PREEMPT
  1068. (pKStk) dep r21=-1,r0,PREEMPT_ACTIVE_BIT,1
  1069. ;;
  1070. (pKStk) st4 [r20]=r21
  1071. ssm psr.i // enable interrupts
  1072. #endif
  1073. br.call.spnt.many rp=schedule
  1074. .ret9: cmp.eq p6,p0=r0,r0 // p6 <- 1
  1075. rsm psr.i // disable interrupts
  1076. ;;
  1077. #ifdef CONFIG_PREEMPT
  1078. (pKStk) adds r20=TI_PRE_COUNT+IA64_TASK_SIZE,r13
  1079. ;;
  1080. (pKStk) st4 [r20]=r0 // preempt_count() <- 0
  1081. #endif
  1082. (pLvSys)br.cond.sptk.few .work_pending_syscall_end
  1083. br.cond.sptk.many .work_processed_kernel // re-check
  1084. .notify:
  1085. (pUStk) br.call.spnt.many rp=notify_resume_user
  1086. .ret10: cmp.ne p6,p0=r0,r0 // p6 <- 0
  1087. (pLvSys)br.cond.sptk.few .work_pending_syscall_end
  1088. br.cond.sptk.many .work_processed_kernel // don't re-check
  1089. .work_pending_syscall_end:
  1090. adds r2=PT(R8)+16,r12
  1091. adds r3=PT(R10)+16,r12
  1092. ;;
  1093. ld8 r8=[r2]
  1094. ld8 r10=[r3]
  1095. br.cond.sptk.many .work_processed_syscall // re-check
  1096. END(ia64_leave_kernel)
  1097. ENTRY(handle_syscall_error)
  1098. /*
  1099. * Some system calls (e.g., ptrace, mmap) can return arbitrary values which could
  1100. * lead us to mistake a negative return value as a failed syscall. Those syscall
  1101. * must deposit a non-zero value in pt_regs.r8 to indicate an error. If
  1102. * pt_regs.r8 is zero, we assume that the call completed successfully.
  1103. */
  1104. PT_REGS_UNWIND_INFO(0)
  1105. ld8 r3=[r2] // load pt_regs.r8
  1106. ;;
  1107. cmp.eq p6,p7=r3,r0 // is pt_regs.r8==0?
  1108. ;;
  1109. (p7) mov r10=-1
  1110. (p7) sub r8=0,r8 // negate return value to get errno
  1111. br.cond.sptk ia64_leave_syscall
  1112. END(handle_syscall_error)
  1113. /*
  1114. * Invoke schedule_tail(task) while preserving in0-in7, which may be needed
  1115. * in case a system call gets restarted.
  1116. */
  1117. GLOBAL_ENTRY(ia64_invoke_schedule_tail)
  1118. .prologue ASM_UNW_PRLG_RP|ASM_UNW_PRLG_PFS, ASM_UNW_PRLG_GRSAVE(8)
  1119. alloc loc1=ar.pfs,8,2,1,0
  1120. mov loc0=rp
  1121. mov out0=r8 // Address of previous task
  1122. ;;
  1123. br.call.sptk.many rp=schedule_tail
  1124. .ret11: mov ar.pfs=loc1
  1125. mov rp=loc0
  1126. br.ret.sptk.many rp
  1127. END(ia64_invoke_schedule_tail)
  1128. /*
  1129. * Setup stack and call do_notify_resume_user(). Note that pSys and pNonSys need to
  1130. * be set up by the caller. We declare 8 input registers so the system call
  1131. * args get preserved, in case we need to restart a system call.
  1132. */
  1133. ENTRY(notify_resume_user)
  1134. .prologue ASM_UNW_PRLG_RP|ASM_UNW_PRLG_PFS, ASM_UNW_PRLG_GRSAVE(8)
  1135. alloc loc1=ar.pfs,8,2,3,0 // preserve all eight input regs in case of syscall restart!
  1136. mov r9=ar.unat
  1137. mov loc0=rp // save return address
  1138. mov out0=0 // there is no "oldset"
  1139. adds out1=8,sp // out1=&sigscratch->ar_pfs
  1140. (pSys) mov out2=1 // out2==1 => we're in a syscall
  1141. ;;
  1142. (pNonSys) mov out2=0 // out2==0 => not a syscall
  1143. .fframe 16
  1144. .spillsp ar.unat, 16
  1145. st8 [sp]=r9,-16 // allocate space for ar.unat and save it
  1146. st8 [out1]=loc1,-8 // save ar.pfs, out1=&sigscratch
  1147. .body
  1148. br.call.sptk.many rp=do_notify_resume_user
  1149. .ret15: .restore sp
  1150. adds sp=16,sp // pop scratch stack space
  1151. ;;
  1152. ld8 r9=[sp] // load new unat from sigscratch->scratch_unat
  1153. mov rp=loc0
  1154. ;;
  1155. mov ar.unat=r9
  1156. mov ar.pfs=loc1
  1157. br.ret.sptk.many rp
  1158. END(notify_resume_user)
  1159. GLOBAL_ENTRY(sys_rt_sigsuspend)
  1160. .prologue ASM_UNW_PRLG_RP|ASM_UNW_PRLG_PFS, ASM_UNW_PRLG_GRSAVE(8)
  1161. alloc loc1=ar.pfs,8,2,3,0 // preserve all eight input regs in case of syscall restart!
  1162. mov r9=ar.unat
  1163. mov loc0=rp // save return address
  1164. mov out0=in0 // mask
  1165. mov out1=in1 // sigsetsize
  1166. adds out2=8,sp // out2=&sigscratch->ar_pfs
  1167. ;;
  1168. .fframe 16
  1169. .spillsp ar.unat, 16
  1170. st8 [sp]=r9,-16 // allocate space for ar.unat and save it
  1171. st8 [out2]=loc1,-8 // save ar.pfs, out2=&sigscratch
  1172. .body
  1173. br.call.sptk.many rp=ia64_rt_sigsuspend
  1174. .ret17: .restore sp
  1175. adds sp=16,sp // pop scratch stack space
  1176. ;;
  1177. ld8 r9=[sp] // load new unat from sw->caller_unat
  1178. mov rp=loc0
  1179. ;;
  1180. mov ar.unat=r9
  1181. mov ar.pfs=loc1
  1182. br.ret.sptk.many rp
  1183. END(sys_rt_sigsuspend)
  1184. ENTRY(sys_rt_sigreturn)
  1185. PT_REGS_UNWIND_INFO(0)
  1186. /*
  1187. * Allocate 8 input registers since ptrace() may clobber them
  1188. */
  1189. alloc r2=ar.pfs,8,0,1,0
  1190. .prologue
  1191. PT_REGS_SAVES(16)
  1192. adds sp=-16,sp
  1193. .body
  1194. cmp.eq pNonSys,pSys=r0,r0 // sigreturn isn't a normal syscall...
  1195. ;;
  1196. /*
  1197. * leave_kernel() restores f6-f11 from pt_regs, but since the streamlined
  1198. * syscall-entry path does not save them we save them here instead. Note: we
  1199. * don't need to save any other registers that are not saved by the stream-lined
  1200. * syscall path, because restore_sigcontext() restores them.
  1201. */
  1202. adds r16=PT(F6)+32,sp
  1203. adds r17=PT(F7)+32,sp
  1204. ;;
  1205. stf.spill [r16]=f6,32
  1206. stf.spill [r17]=f7,32
  1207. ;;
  1208. stf.spill [r16]=f8,32
  1209. stf.spill [r17]=f9,32
  1210. ;;
  1211. stf.spill [r16]=f10
  1212. stf.spill [r17]=f11
  1213. adds out0=16,sp // out0 = &sigscratch
  1214. br.call.sptk.many rp=ia64_rt_sigreturn
  1215. .ret19: .restore sp,0
  1216. adds sp=16,sp
  1217. ;;
  1218. ld8 r9=[sp] // load new ar.unat
  1219. mov.sptk b7=r8,ia64_leave_kernel
  1220. ;;
  1221. mov ar.unat=r9
  1222. br.many b7
  1223. END(sys_rt_sigreturn)
  1224. GLOBAL_ENTRY(ia64_prepare_handle_unaligned)
  1225. .prologue
  1226. /*
  1227. * r16 = fake ar.pfs, we simply need to make sure privilege is still 0
  1228. */
  1229. mov r16=r0
  1230. DO_SAVE_SWITCH_STACK
  1231. br.call.sptk.many rp=ia64_handle_unaligned // stack frame setup in ivt
  1232. .ret21: .body
  1233. DO_LOAD_SWITCH_STACK
  1234. br.cond.sptk.many rp // goes to ia64_leave_kernel
  1235. END(ia64_prepare_handle_unaligned)
  1236. //
  1237. // unw_init_running(void (*callback)(info, arg), void *arg)
  1238. //
  1239. # define EXTRA_FRAME_SIZE ((UNW_FRAME_INFO_SIZE+15)&~15)
  1240. GLOBAL_ENTRY(unw_init_running)
  1241. .prologue ASM_UNW_PRLG_RP|ASM_UNW_PRLG_PFS, ASM_UNW_PRLG_GRSAVE(2)
  1242. alloc loc1=ar.pfs,2,3,3,0
  1243. ;;
  1244. ld8 loc2=[in0],8
  1245. mov loc0=rp
  1246. mov r16=loc1
  1247. DO_SAVE_SWITCH_STACK
  1248. .body
  1249. .prologue ASM_UNW_PRLG_RP|ASM_UNW_PRLG_PFS, ASM_UNW_PRLG_GRSAVE(2)
  1250. .fframe IA64_SWITCH_STACK_SIZE+EXTRA_FRAME_SIZE
  1251. SWITCH_STACK_SAVES(EXTRA_FRAME_SIZE)
  1252. adds sp=-EXTRA_FRAME_SIZE,sp
  1253. .body
  1254. ;;
  1255. adds out0=16,sp // &info
  1256. mov out1=r13 // current
  1257. adds out2=16+EXTRA_FRAME_SIZE,sp // &switch_stack
  1258. br.call.sptk.many rp=unw_init_frame_info
  1259. 1: adds out0=16,sp // &info
  1260. mov b6=loc2
  1261. mov loc2=gp // save gp across indirect function call
  1262. ;;
  1263. ld8 gp=[in0]
  1264. mov out1=in1 // arg
  1265. br.call.sptk.many rp=b6 // invoke the callback function
  1266. 1: mov gp=loc2 // restore gp
  1267. // For now, we don't allow changing registers from within
  1268. // unw_init_running; if we ever want to allow that, we'd
  1269. // have to do a load_switch_stack here:
  1270. .restore sp
  1271. adds sp=IA64_SWITCH_STACK_SIZE+EXTRA_FRAME_SIZE,sp
  1272. mov ar.pfs=loc1
  1273. mov rp=loc0
  1274. br.ret.sptk.many rp
  1275. END(unw_init_running)
  1276. .rodata
  1277. .align 8
  1278. .globl sys_call_table
  1279. sys_call_table:
  1280. data8 sys_ni_syscall // This must be sys_ni_syscall! See ivt.S.
  1281. data8 sys_exit // 1025
  1282. data8 sys_read
  1283. data8 sys_write
  1284. data8 sys_open
  1285. data8 sys_close
  1286. data8 sys_creat // 1030
  1287. data8 sys_link
  1288. data8 sys_unlink
  1289. data8 ia64_execve
  1290. data8 sys_chdir
  1291. data8 sys_fchdir // 1035
  1292. data8 sys_utimes
  1293. data8 sys_mknod
  1294. data8 sys_chmod
  1295. data8 sys_chown
  1296. data8 sys_lseek // 1040
  1297. data8 sys_getpid
  1298. data8 sys_getppid
  1299. data8 sys_mount
  1300. data8 sys_umount
  1301. data8 sys_setuid // 1045
  1302. data8 sys_getuid
  1303. data8 sys_geteuid
  1304. data8 sys_ptrace
  1305. data8 sys_access
  1306. data8 sys_sync // 1050
  1307. data8 sys_fsync
  1308. data8 sys_fdatasync
  1309. data8 sys_kill
  1310. data8 sys_rename
  1311. data8 sys_mkdir // 1055
  1312. data8 sys_rmdir
  1313. data8 sys_dup
  1314. data8 sys_pipe
  1315. data8 sys_times
  1316. data8 ia64_brk // 1060
  1317. data8 sys_setgid
  1318. data8 sys_getgid
  1319. data8 sys_getegid
  1320. data8 sys_acct
  1321. data8 sys_ioctl // 1065
  1322. data8 sys_fcntl
  1323. data8 sys_umask
  1324. data8 sys_chroot
  1325. data8 sys_ustat
  1326. data8 sys_dup2 // 1070
  1327. data8 sys_setreuid
  1328. data8 sys_setregid
  1329. data8 sys_getresuid
  1330. data8 sys_setresuid
  1331. data8 sys_getresgid // 1075
  1332. data8 sys_setresgid
  1333. data8 sys_getgroups
  1334. data8 sys_setgroups
  1335. data8 sys_getpgid
  1336. data8 sys_setpgid // 1080
  1337. data8 sys_setsid
  1338. data8 sys_getsid
  1339. data8 sys_sethostname
  1340. data8 sys_setrlimit
  1341. data8 sys_getrlimit // 1085
  1342. data8 sys_getrusage
  1343. data8 sys_gettimeofday
  1344. data8 sys_settimeofday
  1345. data8 sys_select
  1346. data8 sys_poll // 1090
  1347. data8 sys_symlink
  1348. data8 sys_readlink
  1349. data8 sys_uselib
  1350. data8 sys_swapon
  1351. data8 sys_swapoff // 1095
  1352. data8 sys_reboot
  1353. data8 sys_truncate
  1354. data8 sys_ftruncate
  1355. data8 sys_fchmod
  1356. data8 sys_fchown // 1100
  1357. data8 ia64_getpriority
  1358. data8 sys_setpriority
  1359. data8 sys_statfs
  1360. data8 sys_fstatfs
  1361. data8 sys_gettid // 1105
  1362. data8 sys_semget
  1363. data8 sys_semop
  1364. data8 sys_semctl
  1365. data8 sys_msgget
  1366. data8 sys_msgsnd // 1110
  1367. data8 sys_msgrcv
  1368. data8 sys_msgctl
  1369. data8 sys_shmget
  1370. data8 sys_shmat
  1371. data8 sys_shmdt // 1115
  1372. data8 sys_shmctl
  1373. data8 sys_syslog
  1374. data8 sys_setitimer
  1375. data8 sys_getitimer
  1376. data8 sys_ni_syscall // 1120 /* was: ia64_oldstat */
  1377. data8 sys_ni_syscall /* was: ia64_oldlstat */
  1378. data8 sys_ni_syscall /* was: ia64_oldfstat */
  1379. data8 sys_vhangup
  1380. data8 sys_lchown
  1381. data8 sys_remap_file_pages // 1125
  1382. data8 sys_wait4
  1383. data8 sys_sysinfo
  1384. data8 sys_clone
  1385. data8 sys_setdomainname
  1386. data8 sys_newuname // 1130
  1387. data8 sys_adjtimex
  1388. data8 sys_ni_syscall /* was: ia64_create_module */
  1389. data8 sys_init_module
  1390. data8 sys_delete_module
  1391. data8 sys_ni_syscall // 1135 /* was: sys_get_kernel_syms */
  1392. data8 sys_ni_syscall /* was: sys_query_module */
  1393. data8 sys_quotactl
  1394. data8 sys_bdflush
  1395. data8 sys_sysfs
  1396. data8 sys_personality // 1140
  1397. data8 sys_ni_syscall // sys_afs_syscall
  1398. data8 sys_setfsuid
  1399. data8 sys_setfsgid
  1400. data8 sys_getdents
  1401. data8 sys_flock // 1145
  1402. data8 sys_readv
  1403. data8 sys_writev
  1404. data8 sys_pread64
  1405. data8 sys_pwrite64
  1406. data8 sys_sysctl // 1150
  1407. data8 sys_mmap
  1408. data8 sys_munmap
  1409. data8 sys_mlock
  1410. data8 sys_mlockall
  1411. data8 sys_mprotect // 1155
  1412. data8 ia64_mremap
  1413. data8 sys_msync
  1414. data8 sys_munlock
  1415. data8 sys_munlockall
  1416. data8 sys_sched_getparam // 1160
  1417. data8 sys_sched_setparam
  1418. data8 sys_sched_getscheduler
  1419. data8 sys_sched_setscheduler
  1420. data8 sys_sched_yield
  1421. data8 sys_sched_get_priority_max // 1165
  1422. data8 sys_sched_get_priority_min
  1423. data8 sys_sched_rr_get_interval
  1424. data8 sys_nanosleep
  1425. data8 sys_nfsservctl
  1426. data8 sys_prctl // 1170
  1427. data8 sys_getpagesize
  1428. data8 sys_mmap2
  1429. data8 sys_pciconfig_read
  1430. data8 sys_pciconfig_write
  1431. data8 sys_perfmonctl // 1175
  1432. data8 sys_sigaltstack
  1433. data8 sys_rt_sigaction
  1434. data8 sys_rt_sigpending
  1435. data8 sys_rt_sigprocmask
  1436. data8 sys_rt_sigqueueinfo // 1180
  1437. data8 sys_rt_sigreturn
  1438. data8 sys_rt_sigsuspend
  1439. data8 sys_rt_sigtimedwait
  1440. data8 sys_getcwd
  1441. data8 sys_capget // 1185
  1442. data8 sys_capset
  1443. data8 sys_sendfile64
  1444. data8 sys_ni_syscall // sys_getpmsg (STREAMS)
  1445. data8 sys_ni_syscall // sys_putpmsg (STREAMS)
  1446. data8 sys_socket // 1190
  1447. data8 sys_bind
  1448. data8 sys_connect
  1449. data8 sys_listen
  1450. data8 sys_accept
  1451. data8 sys_getsockname // 1195
  1452. data8 sys_getpeername
  1453. data8 sys_socketpair
  1454. data8 sys_send
  1455. data8 sys_sendto
  1456. data8 sys_recv // 1200
  1457. data8 sys_recvfrom
  1458. data8 sys_shutdown
  1459. data8 sys_setsockopt
  1460. data8 sys_getsockopt
  1461. data8 sys_sendmsg // 1205
  1462. data8 sys_recvmsg
  1463. data8 sys_pivot_root
  1464. data8 sys_mincore
  1465. data8 sys_madvise
  1466. data8 sys_newstat // 1210
  1467. data8 sys_newlstat
  1468. data8 sys_newfstat
  1469. data8 sys_clone2
  1470. data8 sys_getdents64
  1471. data8 sys_getunwind // 1215
  1472. data8 sys_readahead
  1473. data8 sys_setxattr
  1474. data8 sys_lsetxattr
  1475. data8 sys_fsetxattr
  1476. data8 sys_getxattr // 1220
  1477. data8 sys_lgetxattr
  1478. data8 sys_fgetxattr
  1479. data8 sys_listxattr
  1480. data8 sys_llistxattr
  1481. data8 sys_flistxattr // 1225
  1482. data8 sys_removexattr
  1483. data8 sys_lremovexattr
  1484. data8 sys_fremovexattr
  1485. data8 sys_tkill
  1486. data8 sys_futex // 1230
  1487. data8 sys_sched_setaffinity
  1488. data8 sys_sched_getaffinity
  1489. data8 sys_set_tid_address
  1490. data8 sys_fadvise64_64
  1491. data8 sys_tgkill // 1235
  1492. data8 sys_exit_group
  1493. data8 sys_lookup_dcookie
  1494. data8 sys_io_setup
  1495. data8 sys_io_destroy
  1496. data8 sys_io_getevents // 1240
  1497. data8 sys_io_submit
  1498. data8 sys_io_cancel
  1499. data8 sys_epoll_create
  1500. data8 sys_epoll_ctl
  1501. data8 sys_epoll_wait // 1245
  1502. data8 sys_restart_syscall
  1503. data8 sys_semtimedop
  1504. data8 sys_timer_create
  1505. data8 sys_timer_settime
  1506. data8 sys_timer_gettime // 1250
  1507. data8 sys_timer_getoverrun
  1508. data8 sys_timer_delete
  1509. data8 sys_clock_settime
  1510. data8 sys_clock_gettime
  1511. data8 sys_clock_getres // 1255
  1512. data8 sys_clock_nanosleep
  1513. data8 sys_fstatfs64
  1514. data8 sys_statfs64
  1515. data8 sys_mbind
  1516. data8 sys_get_mempolicy // 1260
  1517. data8 sys_set_mempolicy
  1518. data8 sys_mq_open
  1519. data8 sys_mq_unlink
  1520. data8 sys_mq_timedsend
  1521. data8 sys_mq_timedreceive // 1265
  1522. data8 sys_mq_notify
  1523. data8 sys_mq_getsetattr
  1524. data8 sys_ni_syscall // reserved for kexec_load
  1525. data8 sys_ni_syscall // reserved for vserver
  1526. data8 sys_waitid // 1270
  1527. data8 sys_add_key
  1528. data8 sys_request_key
  1529. data8 sys_keyctl
  1530. data8 sys_ioprio_set
  1531. data8 sys_ioprio_get // 1275
  1532. data8 sys_move_pages
  1533. data8 sys_inotify_init
  1534. data8 sys_inotify_add_watch
  1535. data8 sys_inotify_rm_watch
  1536. data8 sys_migrate_pages // 1280
  1537. data8 sys_openat
  1538. data8 sys_mkdirat
  1539. data8 sys_mknodat
  1540. data8 sys_fchownat
  1541. data8 sys_futimesat // 1285
  1542. data8 sys_newfstatat
  1543. data8 sys_unlinkat
  1544. data8 sys_renameat
  1545. data8 sys_linkat
  1546. data8 sys_symlinkat // 1290
  1547. data8 sys_readlinkat
  1548. data8 sys_fchmodat
  1549. data8 sys_faccessat
  1550. data8 sys_ni_syscall // reserved for pselect
  1551. data8 sys_ni_syscall // 1295 reserved for ppoll
  1552. data8 sys_unshare
  1553. data8 sys_splice
  1554. data8 sys_set_robust_list
  1555. data8 sys_get_robust_list
  1556. data8 sys_sync_file_range // 1300
  1557. data8 sys_tee
  1558. data8 sys_vmsplice
  1559. .org sys_call_table + 8*NR_syscalls // guard against failures to increase NR_syscalls