irq.c 31 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163
  1. /*
  2. * Low-Level PCI Support for PC -- Routing of Interrupts
  3. *
  4. * (c) 1999--2000 Martin Mares <mj@ucw.cz>
  5. */
  6. #include <linux/types.h>
  7. #include <linux/kernel.h>
  8. #include <linux/pci.h>
  9. #include <linux/init.h>
  10. #include <linux/slab.h>
  11. #include <linux/interrupt.h>
  12. #include <linux/dmi.h>
  13. #include <asm/io.h>
  14. #include <asm/smp.h>
  15. #include <asm/io_apic.h>
  16. #include <linux/irq.h>
  17. #include <linux/acpi.h>
  18. #include "pci.h"
  19. #define PIRQ_SIGNATURE (('$' << 0) + ('P' << 8) + ('I' << 16) + ('R' << 24))
  20. #define PIRQ_VERSION 0x0100
  21. static int broken_hp_bios_irq9;
  22. static int acer_tm360_irqrouting;
  23. static struct irq_routing_table *pirq_table;
  24. static int pirq_enable_irq(struct pci_dev *dev);
  25. /*
  26. * Never use: 0, 1, 2 (timer, keyboard, and cascade)
  27. * Avoid using: 13, 14 and 15 (FP error and IDE).
  28. * Penalize: 3, 4, 6, 7, 12 (known ISA uses: serial, floppy, parallel and mouse)
  29. */
  30. unsigned int pcibios_irq_mask = 0xfff8;
  31. static int pirq_penalty[16] = {
  32. 1000000, 1000000, 1000000, 1000, 1000, 0, 1000, 1000,
  33. 0, 0, 0, 0, 1000, 100000, 100000, 100000
  34. };
  35. struct irq_router {
  36. char *name;
  37. u16 vendor, device;
  38. int (*get)(struct pci_dev *router, struct pci_dev *dev, int pirq);
  39. int (*set)(struct pci_dev *router, struct pci_dev *dev, int pirq, int new);
  40. };
  41. struct irq_router_handler {
  42. u16 vendor;
  43. int (*probe)(struct irq_router *r, struct pci_dev *router, u16 device);
  44. };
  45. int (*pcibios_enable_irq)(struct pci_dev *dev) = NULL;
  46. void (*pcibios_disable_irq)(struct pci_dev *dev) = NULL;
  47. /*
  48. * Check passed address for the PCI IRQ Routing Table signature
  49. * and perform checksum verification.
  50. */
  51. static inline struct irq_routing_table * pirq_check_routing_table(u8 *addr)
  52. {
  53. struct irq_routing_table *rt;
  54. int i;
  55. u8 sum;
  56. rt = (struct irq_routing_table *) addr;
  57. if (rt->signature != PIRQ_SIGNATURE ||
  58. rt->version != PIRQ_VERSION ||
  59. rt->size % 16 ||
  60. rt->size < sizeof(struct irq_routing_table))
  61. return NULL;
  62. sum = 0;
  63. for (i=0; i < rt->size; i++)
  64. sum += addr[i];
  65. if (!sum) {
  66. DBG(KERN_DEBUG "PCI: Interrupt Routing Table found at 0x%p\n", rt);
  67. return rt;
  68. }
  69. return NULL;
  70. }
  71. /*
  72. * Search 0xf0000 -- 0xfffff for the PCI IRQ Routing Table.
  73. */
  74. static struct irq_routing_table * __init pirq_find_routing_table(void)
  75. {
  76. u8 *addr;
  77. struct irq_routing_table *rt;
  78. if (pirq_table_addr) {
  79. rt = pirq_check_routing_table((u8 *) __va(pirq_table_addr));
  80. if (rt)
  81. return rt;
  82. printk(KERN_WARNING "PCI: PIRQ table NOT found at pirqaddr\n");
  83. }
  84. for(addr = (u8 *) __va(0xf0000); addr < (u8 *) __va(0x100000); addr += 16) {
  85. rt = pirq_check_routing_table(addr);
  86. if (rt)
  87. return rt;
  88. }
  89. return NULL;
  90. }
  91. /*
  92. * If we have a IRQ routing table, use it to search for peer host
  93. * bridges. It's a gross hack, but since there are no other known
  94. * ways how to get a list of buses, we have to go this way.
  95. */
  96. static void __init pirq_peer_trick(void)
  97. {
  98. struct irq_routing_table *rt = pirq_table;
  99. u8 busmap[256];
  100. int i;
  101. struct irq_info *e;
  102. memset(busmap, 0, sizeof(busmap));
  103. for(i=0; i < (rt->size - sizeof(struct irq_routing_table)) / sizeof(struct irq_info); i++) {
  104. e = &rt->slots[i];
  105. #ifdef DEBUG
  106. {
  107. int j;
  108. DBG(KERN_DEBUG "%02x:%02x slot=%02x", e->bus, e->devfn/8, e->slot);
  109. for(j=0; j<4; j++)
  110. DBG(" %d:%02x/%04x", j, e->irq[j].link, e->irq[j].bitmap);
  111. DBG("\n");
  112. }
  113. #endif
  114. busmap[e->bus] = 1;
  115. }
  116. for(i = 1; i < 256; i++) {
  117. if (!busmap[i] || pci_find_bus(0, i))
  118. continue;
  119. if (pci_scan_bus(i, &pci_root_ops, NULL))
  120. printk(KERN_INFO "PCI: Discovered primary peer bus %02x [IRQ]\n", i);
  121. }
  122. pcibios_last_bus = -1;
  123. }
  124. /*
  125. * Code for querying and setting of IRQ routes on various interrupt routers.
  126. */
  127. void eisa_set_level_irq(unsigned int irq)
  128. {
  129. unsigned char mask = 1 << (irq & 7);
  130. unsigned int port = 0x4d0 + (irq >> 3);
  131. unsigned char val;
  132. static u16 eisa_irq_mask;
  133. if (irq >= 16 || (1 << irq) & eisa_irq_mask)
  134. return;
  135. eisa_irq_mask |= (1 << irq);
  136. printk(KERN_DEBUG "PCI: setting IRQ %u as level-triggered\n", irq);
  137. val = inb(port);
  138. if (!(val & mask)) {
  139. DBG(KERN_DEBUG " -> edge");
  140. outb(val | mask, port);
  141. }
  142. }
  143. /*
  144. * Common IRQ routing practice: nybbles in config space,
  145. * offset by some magic constant.
  146. */
  147. static unsigned int read_config_nybble(struct pci_dev *router, unsigned offset, unsigned nr)
  148. {
  149. u8 x;
  150. unsigned reg = offset + (nr >> 1);
  151. pci_read_config_byte(router, reg, &x);
  152. return (nr & 1) ? (x >> 4) : (x & 0xf);
  153. }
  154. static void write_config_nybble(struct pci_dev *router, unsigned offset, unsigned nr, unsigned int val)
  155. {
  156. u8 x;
  157. unsigned reg = offset + (nr >> 1);
  158. pci_read_config_byte(router, reg, &x);
  159. x = (nr & 1) ? ((x & 0x0f) | (val << 4)) : ((x & 0xf0) | val);
  160. pci_write_config_byte(router, reg, x);
  161. }
  162. /*
  163. * ALI pirq entries are damn ugly, and completely undocumented.
  164. * This has been figured out from pirq tables, and it's not a pretty
  165. * picture.
  166. */
  167. static int pirq_ali_get(struct pci_dev *router, struct pci_dev *dev, int pirq)
  168. {
  169. static const unsigned char irqmap[16] = { 0, 9, 3, 10, 4, 5, 7, 6, 1, 11, 0, 12, 0, 14, 0, 15 };
  170. return irqmap[read_config_nybble(router, 0x48, pirq-1)];
  171. }
  172. static int pirq_ali_set(struct pci_dev *router, struct pci_dev *dev, int pirq, int irq)
  173. {
  174. static const unsigned char irqmap[16] = { 0, 8, 0, 2, 4, 5, 7, 6, 0, 1, 3, 9, 11, 0, 13, 15 };
  175. unsigned int val = irqmap[irq];
  176. if (val) {
  177. write_config_nybble(router, 0x48, pirq-1, val);
  178. return 1;
  179. }
  180. return 0;
  181. }
  182. /*
  183. * The Intel PIIX4 pirq rules are fairly simple: "pirq" is
  184. * just a pointer to the config space.
  185. */
  186. static int pirq_piix_get(struct pci_dev *router, struct pci_dev *dev, int pirq)
  187. {
  188. u8 x;
  189. pci_read_config_byte(router, pirq, &x);
  190. return (x < 16) ? x : 0;
  191. }
  192. static int pirq_piix_set(struct pci_dev *router, struct pci_dev *dev, int pirq, int irq)
  193. {
  194. pci_write_config_byte(router, pirq, irq);
  195. return 1;
  196. }
  197. /*
  198. * The VIA pirq rules are nibble-based, like ALI,
  199. * but without the ugly irq number munging.
  200. * However, PIRQD is in the upper instead of lower 4 bits.
  201. */
  202. static int pirq_via_get(struct pci_dev *router, struct pci_dev *dev, int pirq)
  203. {
  204. return read_config_nybble(router, 0x55, pirq == 4 ? 5 : pirq);
  205. }
  206. static int pirq_via_set(struct pci_dev *router, struct pci_dev *dev, int pirq, int irq)
  207. {
  208. write_config_nybble(router, 0x55, pirq == 4 ? 5 : pirq, irq);
  209. return 1;
  210. }
  211. /*
  212. * The VIA pirq rules are nibble-based, like ALI,
  213. * but without the ugly irq number munging.
  214. * However, for 82C586, nibble map is different .
  215. */
  216. static int pirq_via586_get(struct pci_dev *router, struct pci_dev *dev, int pirq)
  217. {
  218. static const unsigned int pirqmap[4] = { 3, 2, 5, 1 };
  219. return read_config_nybble(router, 0x55, pirqmap[pirq-1]);
  220. }
  221. static int pirq_via586_set(struct pci_dev *router, struct pci_dev *dev, int pirq, int irq)
  222. {
  223. static const unsigned int pirqmap[4] = { 3, 2, 5, 1 };
  224. write_config_nybble(router, 0x55, pirqmap[pirq-1], irq);
  225. return 1;
  226. }
  227. /*
  228. * ITE 8330G pirq rules are nibble-based
  229. * FIXME: pirqmap may be { 1, 0, 3, 2 },
  230. * 2+3 are both mapped to irq 9 on my system
  231. */
  232. static int pirq_ite_get(struct pci_dev *router, struct pci_dev *dev, int pirq)
  233. {
  234. static const unsigned char pirqmap[4] = { 1, 0, 2, 3 };
  235. return read_config_nybble(router,0x43, pirqmap[pirq-1]);
  236. }
  237. static int pirq_ite_set(struct pci_dev *router, struct pci_dev *dev, int pirq, int irq)
  238. {
  239. static const unsigned char pirqmap[4] = { 1, 0, 2, 3 };
  240. write_config_nybble(router, 0x43, pirqmap[pirq-1], irq);
  241. return 1;
  242. }
  243. /*
  244. * OPTI: high four bits are nibble pointer..
  245. * I wonder what the low bits do?
  246. */
  247. static int pirq_opti_get(struct pci_dev *router, struct pci_dev *dev, int pirq)
  248. {
  249. return read_config_nybble(router, 0xb8, pirq >> 4);
  250. }
  251. static int pirq_opti_set(struct pci_dev *router, struct pci_dev *dev, int pirq, int irq)
  252. {
  253. write_config_nybble(router, 0xb8, pirq >> 4, irq);
  254. return 1;
  255. }
  256. /*
  257. * Cyrix: nibble offset 0x5C
  258. * 0x5C bits 7:4 is INTB bits 3:0 is INTA
  259. * 0x5D bits 7:4 is INTD bits 3:0 is INTC
  260. */
  261. static int pirq_cyrix_get(struct pci_dev *router, struct pci_dev *dev, int pirq)
  262. {
  263. return read_config_nybble(router, 0x5C, (pirq-1)^1);
  264. }
  265. static int pirq_cyrix_set(struct pci_dev *router, struct pci_dev *dev, int pirq, int irq)
  266. {
  267. write_config_nybble(router, 0x5C, (pirq-1)^1, irq);
  268. return 1;
  269. }
  270. /*
  271. * PIRQ routing for SiS 85C503 router used in several SiS chipsets.
  272. * We have to deal with the following issues here:
  273. * - vendors have different ideas about the meaning of link values
  274. * - some onboard devices (integrated in the chipset) have special
  275. * links and are thus routed differently (i.e. not via PCI INTA-INTD)
  276. * - different revision of the router have a different layout for
  277. * the routing registers, particularly for the onchip devices
  278. *
  279. * For all routing registers the common thing is we have one byte
  280. * per routeable link which is defined as:
  281. * bit 7 IRQ mapping enabled (0) or disabled (1)
  282. * bits [6:4] reserved (sometimes used for onchip devices)
  283. * bits [3:0] IRQ to map to
  284. * allowed: 3-7, 9-12, 14-15
  285. * reserved: 0, 1, 2, 8, 13
  286. *
  287. * The config-space registers located at 0x41/0x42/0x43/0x44 are
  288. * always used to route the normal PCI INT A/B/C/D respectively.
  289. * Apparently there are systems implementing PCI routing table using
  290. * link values 0x01-0x04 and others using 0x41-0x44 for PCI INTA..D.
  291. * We try our best to handle both link mappings.
  292. *
  293. * Currently (2003-05-21) it appears most SiS chipsets follow the
  294. * definition of routing registers from the SiS-5595 southbridge.
  295. * According to the SiS 5595 datasheets the revision id's of the
  296. * router (ISA-bridge) should be 0x01 or 0xb0.
  297. *
  298. * Furthermore we've also seen lspci dumps with revision 0x00 and 0xb1.
  299. * Looks like these are used in a number of SiS 5xx/6xx/7xx chipsets.
  300. * They seem to work with the current routing code. However there is
  301. * some concern because of the two USB-OHCI HCs (original SiS 5595
  302. * had only one). YMMV.
  303. *
  304. * Onchip routing for router rev-id 0x01/0xb0 and probably 0x00/0xb1:
  305. *
  306. * 0x61: IDEIRQ:
  307. * bits [6:5] must be written 01
  308. * bit 4 channel-select primary (0), secondary (1)
  309. *
  310. * 0x62: USBIRQ:
  311. * bit 6 OHCI function disabled (0), enabled (1)
  312. *
  313. * 0x6a: ACPI/SCI IRQ: bits 4-6 reserved
  314. *
  315. * 0x7e: Data Acq. Module IRQ - bits 4-6 reserved
  316. *
  317. * We support USBIRQ (in addition to INTA-INTD) and keep the
  318. * IDE, ACPI and DAQ routing untouched as set by the BIOS.
  319. *
  320. * Currently the only reported exception is the new SiS 65x chipset
  321. * which includes the SiS 69x southbridge. Here we have the 85C503
  322. * router revision 0x04 and there are changes in the register layout
  323. * mostly related to the different USB HCs with USB 2.0 support.
  324. *
  325. * Onchip routing for router rev-id 0x04 (try-and-error observation)
  326. *
  327. * 0x60/0x61/0x62/0x63: 1xEHCI and 3xOHCI (companion) USB-HCs
  328. * bit 6-4 are probably unused, not like 5595
  329. */
  330. #define PIRQ_SIS_IRQ_MASK 0x0f
  331. #define PIRQ_SIS_IRQ_DISABLE 0x80
  332. #define PIRQ_SIS_USB_ENABLE 0x40
  333. static int pirq_sis_get(struct pci_dev *router, struct pci_dev *dev, int pirq)
  334. {
  335. u8 x;
  336. int reg;
  337. reg = pirq;
  338. if (reg >= 0x01 && reg <= 0x04)
  339. reg += 0x40;
  340. pci_read_config_byte(router, reg, &x);
  341. return (x & PIRQ_SIS_IRQ_DISABLE) ? 0 : (x & PIRQ_SIS_IRQ_MASK);
  342. }
  343. static int pirq_sis_set(struct pci_dev *router, struct pci_dev *dev, int pirq, int irq)
  344. {
  345. u8 x;
  346. int reg;
  347. reg = pirq;
  348. if (reg >= 0x01 && reg <= 0x04)
  349. reg += 0x40;
  350. pci_read_config_byte(router, reg, &x);
  351. x &= ~(PIRQ_SIS_IRQ_MASK | PIRQ_SIS_IRQ_DISABLE);
  352. x |= irq ? irq: PIRQ_SIS_IRQ_DISABLE;
  353. pci_write_config_byte(router, reg, x);
  354. return 1;
  355. }
  356. /*
  357. * VLSI: nibble offset 0x74 - educated guess due to routing table and
  358. * config space of VLSI 82C534 PCI-bridge/router (1004:0102)
  359. * Tested on HP OmniBook 800 covering PIRQ 1, 2, 4, 8 for onboard
  360. * devices, PIRQ 3 for non-pci(!) soundchip and (untested) PIRQ 6
  361. * for the busbridge to the docking station.
  362. */
  363. static int pirq_vlsi_get(struct pci_dev *router, struct pci_dev *dev, int pirq)
  364. {
  365. if (pirq > 8) {
  366. printk(KERN_INFO "VLSI router pirq escape (%d)\n", pirq);
  367. return 0;
  368. }
  369. return read_config_nybble(router, 0x74, pirq-1);
  370. }
  371. static int pirq_vlsi_set(struct pci_dev *router, struct pci_dev *dev, int pirq, int irq)
  372. {
  373. if (pirq > 8) {
  374. printk(KERN_INFO "VLSI router pirq escape (%d)\n", pirq);
  375. return 0;
  376. }
  377. write_config_nybble(router, 0x74, pirq-1, irq);
  378. return 1;
  379. }
  380. /*
  381. * ServerWorks: PCI interrupts mapped to system IRQ lines through Index
  382. * and Redirect I/O registers (0x0c00 and 0x0c01). The Index register
  383. * format is (PCIIRQ## | 0x10), e.g.: PCIIRQ10=0x1a. The Redirect
  384. * register is a straight binary coding of desired PIC IRQ (low nibble).
  385. *
  386. * The 'link' value in the PIRQ table is already in the correct format
  387. * for the Index register. There are some special index values:
  388. * 0x00 for ACPI (SCI), 0x01 for USB, 0x02 for IDE0, 0x04 for IDE1,
  389. * and 0x03 for SMBus.
  390. */
  391. static int pirq_serverworks_get(struct pci_dev *router, struct pci_dev *dev, int pirq)
  392. {
  393. outb_p(pirq, 0xc00);
  394. return inb(0xc01) & 0xf;
  395. }
  396. static int pirq_serverworks_set(struct pci_dev *router, struct pci_dev *dev, int pirq, int irq)
  397. {
  398. outb_p(pirq, 0xc00);
  399. outb_p(irq, 0xc01);
  400. return 1;
  401. }
  402. /* Support for AMD756 PCI IRQ Routing
  403. * Jhon H. Caicedo <jhcaiced@osso.org.co>
  404. * Jun/21/2001 0.2.0 Release, fixed to use "nybble" functions... (jhcaiced)
  405. * Jun/19/2001 Alpha Release 0.1.0 (jhcaiced)
  406. * The AMD756 pirq rules are nibble-based
  407. * offset 0x56 0-3 PIRQA 4-7 PIRQB
  408. * offset 0x57 0-3 PIRQC 4-7 PIRQD
  409. */
  410. static int pirq_amd756_get(struct pci_dev *router, struct pci_dev *dev, int pirq)
  411. {
  412. u8 irq;
  413. irq = 0;
  414. if (pirq <= 4)
  415. {
  416. irq = read_config_nybble(router, 0x56, pirq - 1);
  417. }
  418. printk(KERN_INFO "AMD756: dev %04x:%04x, router pirq : %d get irq : %2d\n",
  419. dev->vendor, dev->device, pirq, irq);
  420. return irq;
  421. }
  422. static int pirq_amd756_set(struct pci_dev *router, struct pci_dev *dev, int pirq, int irq)
  423. {
  424. printk(KERN_INFO "AMD756: dev %04x:%04x, router pirq : %d SET irq : %2d\n",
  425. dev->vendor, dev->device, pirq, irq);
  426. if (pirq <= 4)
  427. {
  428. write_config_nybble(router, 0x56, pirq - 1, irq);
  429. }
  430. return 1;
  431. }
  432. #ifdef CONFIG_PCI_BIOS
  433. static int pirq_bios_set(struct pci_dev *router, struct pci_dev *dev, int pirq, int irq)
  434. {
  435. struct pci_dev *bridge;
  436. int pin = pci_get_interrupt_pin(dev, &bridge);
  437. return pcibios_set_irq_routing(bridge, pin, irq);
  438. }
  439. #endif
  440. static __init int intel_router_probe(struct irq_router *r, struct pci_dev *router, u16 device)
  441. {
  442. static struct pci_device_id __initdata pirq_440gx[] = {
  443. { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443GX_0) },
  444. { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443GX_2) },
  445. { },
  446. };
  447. /* 440GX has a proprietary PIRQ router -- don't use it */
  448. if (pci_dev_present(pirq_440gx))
  449. return 0;
  450. switch(device)
  451. {
  452. case PCI_DEVICE_ID_INTEL_82371FB_0:
  453. case PCI_DEVICE_ID_INTEL_82371SB_0:
  454. case PCI_DEVICE_ID_INTEL_82371AB_0:
  455. case PCI_DEVICE_ID_INTEL_82371MX:
  456. case PCI_DEVICE_ID_INTEL_82443MX_0:
  457. case PCI_DEVICE_ID_INTEL_82801AA_0:
  458. case PCI_DEVICE_ID_INTEL_82801AB_0:
  459. case PCI_DEVICE_ID_INTEL_82801BA_0:
  460. case PCI_DEVICE_ID_INTEL_82801BA_10:
  461. case PCI_DEVICE_ID_INTEL_82801CA_0:
  462. case PCI_DEVICE_ID_INTEL_82801CA_12:
  463. case PCI_DEVICE_ID_INTEL_82801DB_0:
  464. case PCI_DEVICE_ID_INTEL_82801E_0:
  465. case PCI_DEVICE_ID_INTEL_82801EB_0:
  466. case PCI_DEVICE_ID_INTEL_ESB_1:
  467. case PCI_DEVICE_ID_INTEL_ICH6_0:
  468. case PCI_DEVICE_ID_INTEL_ICH6_1:
  469. case PCI_DEVICE_ID_INTEL_ICH7_0:
  470. case PCI_DEVICE_ID_INTEL_ICH7_1:
  471. case PCI_DEVICE_ID_INTEL_ICH7_30:
  472. case PCI_DEVICE_ID_INTEL_ICH7_31:
  473. case PCI_DEVICE_ID_INTEL_ESB2_0:
  474. case PCI_DEVICE_ID_INTEL_ICH8_0:
  475. case PCI_DEVICE_ID_INTEL_ICH8_1:
  476. case PCI_DEVICE_ID_INTEL_ICH8_2:
  477. case PCI_DEVICE_ID_INTEL_ICH8_3:
  478. case PCI_DEVICE_ID_INTEL_ICH8_4:
  479. r->name = "PIIX/ICH";
  480. r->get = pirq_piix_get;
  481. r->set = pirq_piix_set;
  482. return 1;
  483. }
  484. return 0;
  485. }
  486. static __init int via_router_probe(struct irq_router *r,
  487. struct pci_dev *router, u16 device)
  488. {
  489. /* FIXME: We should move some of the quirk fixup stuff here */
  490. /*
  491. * work arounds for some buggy BIOSes
  492. */
  493. if (device == PCI_DEVICE_ID_VIA_82C586_0) {
  494. switch(router->device) {
  495. case PCI_DEVICE_ID_VIA_82C686:
  496. /*
  497. * Asus k7m bios wrongly reports 82C686A
  498. * as 586-compatible
  499. */
  500. device = PCI_DEVICE_ID_VIA_82C686;
  501. break;
  502. case PCI_DEVICE_ID_VIA_8235:
  503. /**
  504. * Asus a7v-x bios wrongly reports 8235
  505. * as 586-compatible
  506. */
  507. device = PCI_DEVICE_ID_VIA_8235;
  508. break;
  509. }
  510. }
  511. switch(device) {
  512. case PCI_DEVICE_ID_VIA_82C586_0:
  513. r->name = "VIA";
  514. r->get = pirq_via586_get;
  515. r->set = pirq_via586_set;
  516. return 1;
  517. case PCI_DEVICE_ID_VIA_82C596:
  518. case PCI_DEVICE_ID_VIA_82C686:
  519. case PCI_DEVICE_ID_VIA_8231:
  520. case PCI_DEVICE_ID_VIA_8233A:
  521. case PCI_DEVICE_ID_VIA_8235:
  522. case PCI_DEVICE_ID_VIA_8237:
  523. /* FIXME: add new ones for 8233/5 */
  524. r->name = "VIA";
  525. r->get = pirq_via_get;
  526. r->set = pirq_via_set;
  527. return 1;
  528. }
  529. return 0;
  530. }
  531. static __init int vlsi_router_probe(struct irq_router *r, struct pci_dev *router, u16 device)
  532. {
  533. switch(device)
  534. {
  535. case PCI_DEVICE_ID_VLSI_82C534:
  536. r->name = "VLSI 82C534";
  537. r->get = pirq_vlsi_get;
  538. r->set = pirq_vlsi_set;
  539. return 1;
  540. }
  541. return 0;
  542. }
  543. static __init int serverworks_router_probe(struct irq_router *r, struct pci_dev *router, u16 device)
  544. {
  545. switch(device)
  546. {
  547. case PCI_DEVICE_ID_SERVERWORKS_OSB4:
  548. case PCI_DEVICE_ID_SERVERWORKS_CSB5:
  549. r->name = "ServerWorks";
  550. r->get = pirq_serverworks_get;
  551. r->set = pirq_serverworks_set;
  552. return 1;
  553. }
  554. return 0;
  555. }
  556. static __init int sis_router_probe(struct irq_router *r, struct pci_dev *router, u16 device)
  557. {
  558. if (device != PCI_DEVICE_ID_SI_503)
  559. return 0;
  560. r->name = "SIS";
  561. r->get = pirq_sis_get;
  562. r->set = pirq_sis_set;
  563. return 1;
  564. }
  565. static __init int cyrix_router_probe(struct irq_router *r, struct pci_dev *router, u16 device)
  566. {
  567. switch(device)
  568. {
  569. case PCI_DEVICE_ID_CYRIX_5520:
  570. r->name = "NatSemi";
  571. r->get = pirq_cyrix_get;
  572. r->set = pirq_cyrix_set;
  573. return 1;
  574. }
  575. return 0;
  576. }
  577. static __init int opti_router_probe(struct irq_router *r, struct pci_dev *router, u16 device)
  578. {
  579. switch(device)
  580. {
  581. case PCI_DEVICE_ID_OPTI_82C700:
  582. r->name = "OPTI";
  583. r->get = pirq_opti_get;
  584. r->set = pirq_opti_set;
  585. return 1;
  586. }
  587. return 0;
  588. }
  589. static __init int ite_router_probe(struct irq_router *r, struct pci_dev *router, u16 device)
  590. {
  591. switch(device)
  592. {
  593. case PCI_DEVICE_ID_ITE_IT8330G_0:
  594. r->name = "ITE";
  595. r->get = pirq_ite_get;
  596. r->set = pirq_ite_set;
  597. return 1;
  598. }
  599. return 0;
  600. }
  601. static __init int ali_router_probe(struct irq_router *r, struct pci_dev *router, u16 device)
  602. {
  603. switch(device)
  604. {
  605. case PCI_DEVICE_ID_AL_M1533:
  606. case PCI_DEVICE_ID_AL_M1563:
  607. printk(KERN_DEBUG "PCI: Using ALI IRQ Router\n");
  608. r->name = "ALI";
  609. r->get = pirq_ali_get;
  610. r->set = pirq_ali_set;
  611. return 1;
  612. }
  613. return 0;
  614. }
  615. static __init int amd_router_probe(struct irq_router *r, struct pci_dev *router, u16 device)
  616. {
  617. switch(device)
  618. {
  619. case PCI_DEVICE_ID_AMD_VIPER_740B:
  620. r->name = "AMD756";
  621. break;
  622. case PCI_DEVICE_ID_AMD_VIPER_7413:
  623. r->name = "AMD766";
  624. break;
  625. case PCI_DEVICE_ID_AMD_VIPER_7443:
  626. r->name = "AMD768";
  627. break;
  628. default:
  629. return 0;
  630. }
  631. r->get = pirq_amd756_get;
  632. r->set = pirq_amd756_set;
  633. return 1;
  634. }
  635. static __initdata struct irq_router_handler pirq_routers[] = {
  636. { PCI_VENDOR_ID_INTEL, intel_router_probe },
  637. { PCI_VENDOR_ID_AL, ali_router_probe },
  638. { PCI_VENDOR_ID_ITE, ite_router_probe },
  639. { PCI_VENDOR_ID_VIA, via_router_probe },
  640. { PCI_VENDOR_ID_OPTI, opti_router_probe },
  641. { PCI_VENDOR_ID_SI, sis_router_probe },
  642. { PCI_VENDOR_ID_CYRIX, cyrix_router_probe },
  643. { PCI_VENDOR_ID_VLSI, vlsi_router_probe },
  644. { PCI_VENDOR_ID_SERVERWORKS, serverworks_router_probe },
  645. { PCI_VENDOR_ID_AMD, amd_router_probe },
  646. /* Someone with docs needs to add the ATI Radeon IGP */
  647. { 0, NULL }
  648. };
  649. static struct irq_router pirq_router;
  650. static struct pci_dev *pirq_router_dev;
  651. /*
  652. * FIXME: should we have an option to say "generic for
  653. * chipset" ?
  654. */
  655. static void __init pirq_find_router(struct irq_router *r)
  656. {
  657. struct irq_routing_table *rt = pirq_table;
  658. struct irq_router_handler *h;
  659. #ifdef CONFIG_PCI_BIOS
  660. if (!rt->signature) {
  661. printk(KERN_INFO "PCI: Using BIOS for IRQ routing\n");
  662. r->set = pirq_bios_set;
  663. r->name = "BIOS";
  664. return;
  665. }
  666. #endif
  667. /* Default unless a driver reloads it */
  668. r->name = "default";
  669. r->get = NULL;
  670. r->set = NULL;
  671. DBG(KERN_DEBUG "PCI: Attempting to find IRQ router for %04x:%04x\n",
  672. rt->rtr_vendor, rt->rtr_device);
  673. pirq_router_dev = pci_find_slot(rt->rtr_bus, rt->rtr_devfn);
  674. if (!pirq_router_dev) {
  675. DBG(KERN_DEBUG "PCI: Interrupt router not found at "
  676. "%02x:%02x\n", rt->rtr_bus, rt->rtr_devfn);
  677. return;
  678. }
  679. for( h = pirq_routers; h->vendor; h++) {
  680. /* First look for a router match */
  681. if (rt->rtr_vendor == h->vendor && h->probe(r, pirq_router_dev, rt->rtr_device))
  682. break;
  683. /* Fall back to a device match */
  684. if (pirq_router_dev->vendor == h->vendor && h->probe(r, pirq_router_dev, pirq_router_dev->device))
  685. break;
  686. }
  687. printk(KERN_INFO "PCI: Using IRQ router %s [%04x/%04x] at %s\n",
  688. pirq_router.name,
  689. pirq_router_dev->vendor,
  690. pirq_router_dev->device,
  691. pci_name(pirq_router_dev));
  692. }
  693. static struct irq_info *pirq_get_info(struct pci_dev *dev)
  694. {
  695. struct irq_routing_table *rt = pirq_table;
  696. int entries = (rt->size - sizeof(struct irq_routing_table)) / sizeof(struct irq_info);
  697. struct irq_info *info;
  698. for (info = rt->slots; entries--; info++)
  699. if (info->bus == dev->bus->number && PCI_SLOT(info->devfn) == PCI_SLOT(dev->devfn))
  700. return info;
  701. return NULL;
  702. }
  703. static int pcibios_lookup_irq(struct pci_dev *dev, int assign)
  704. {
  705. u8 pin;
  706. struct irq_info *info;
  707. int i, pirq, newirq;
  708. int irq = 0;
  709. u32 mask;
  710. struct irq_router *r = &pirq_router;
  711. struct pci_dev *dev2 = NULL;
  712. char *msg = NULL;
  713. /* Find IRQ pin */
  714. pci_read_config_byte(dev, PCI_INTERRUPT_PIN, &pin);
  715. if (!pin) {
  716. DBG(KERN_DEBUG " -> no interrupt pin\n");
  717. return 0;
  718. }
  719. pin = pin - 1;
  720. /* Find IRQ routing entry */
  721. if (!pirq_table)
  722. return 0;
  723. DBG(KERN_DEBUG "IRQ for %s[%c]", pci_name(dev), 'A' + pin);
  724. info = pirq_get_info(dev);
  725. if (!info) {
  726. DBG(" -> not found in routing table\n" KERN_DEBUG);
  727. return 0;
  728. }
  729. pirq = info->irq[pin].link;
  730. mask = info->irq[pin].bitmap;
  731. if (!pirq) {
  732. DBG(" -> not routed\n" KERN_DEBUG);
  733. return 0;
  734. }
  735. DBG(" -> PIRQ %02x, mask %04x, excl %04x", pirq, mask, pirq_table->exclusive_irqs);
  736. mask &= pcibios_irq_mask;
  737. /* Work around broken HP Pavilion Notebooks which assign USB to
  738. IRQ 9 even though it is actually wired to IRQ 11 */
  739. if (broken_hp_bios_irq9 && pirq == 0x59 && dev->irq == 9) {
  740. dev->irq = 11;
  741. pci_write_config_byte(dev, PCI_INTERRUPT_LINE, 11);
  742. r->set(pirq_router_dev, dev, pirq, 11);
  743. }
  744. /* same for Acer Travelmate 360, but with CB and irq 11 -> 10 */
  745. if (acer_tm360_irqrouting && dev->irq == 11 && dev->vendor == PCI_VENDOR_ID_O2) {
  746. pirq = 0x68;
  747. mask = 0x400;
  748. dev->irq = r->get(pirq_router_dev, dev, pirq);
  749. pci_write_config_byte(dev, PCI_INTERRUPT_LINE, dev->irq);
  750. }
  751. /*
  752. * Find the best IRQ to assign: use the one
  753. * reported by the device if possible.
  754. */
  755. newirq = dev->irq;
  756. if (newirq && !((1 << newirq) & mask)) {
  757. if ( pci_probe & PCI_USE_PIRQ_MASK) newirq = 0;
  758. else printk("\n" KERN_WARNING
  759. "PCI: IRQ %i for device %s doesn't match PIRQ mask "
  760. "- try pci=usepirqmask\n" KERN_DEBUG, newirq,
  761. pci_name(dev));
  762. }
  763. if (!newirq && assign) {
  764. for (i = 0; i < 16; i++) {
  765. if (!(mask & (1 << i)))
  766. continue;
  767. if (pirq_penalty[i] < pirq_penalty[newirq] && can_request_irq(i, IRQF_SHARED))
  768. newirq = i;
  769. }
  770. }
  771. DBG(" -> newirq=%d", newirq);
  772. /* Check if it is hardcoded */
  773. if ((pirq & 0xf0) == 0xf0) {
  774. irq = pirq & 0xf;
  775. DBG(" -> hardcoded IRQ %d\n", irq);
  776. msg = "Hardcoded";
  777. } else if ( r->get && (irq = r->get(pirq_router_dev, dev, pirq)) && \
  778. ((!(pci_probe & PCI_USE_PIRQ_MASK)) || ((1 << irq) & mask)) ) {
  779. DBG(" -> got IRQ %d\n", irq);
  780. msg = "Found";
  781. eisa_set_level_irq(irq);
  782. } else if (newirq && r->set && (dev->class >> 8) != PCI_CLASS_DISPLAY_VGA) {
  783. DBG(" -> assigning IRQ %d", newirq);
  784. if (r->set(pirq_router_dev, dev, pirq, newirq)) {
  785. eisa_set_level_irq(newirq);
  786. DBG(" ... OK\n");
  787. msg = "Assigned";
  788. irq = newirq;
  789. }
  790. }
  791. if (!irq) {
  792. DBG(" ... failed\n");
  793. if (newirq && mask == (1 << newirq)) {
  794. msg = "Guessed";
  795. irq = newirq;
  796. } else
  797. return 0;
  798. }
  799. printk(KERN_INFO "PCI: %s IRQ %d for device %s\n", msg, irq, pci_name(dev));
  800. /* Update IRQ for all devices with the same pirq value */
  801. while ((dev2 = pci_get_device(PCI_ANY_ID, PCI_ANY_ID, dev2)) != NULL) {
  802. pci_read_config_byte(dev2, PCI_INTERRUPT_PIN, &pin);
  803. if (!pin)
  804. continue;
  805. pin--;
  806. info = pirq_get_info(dev2);
  807. if (!info)
  808. continue;
  809. if (info->irq[pin].link == pirq) {
  810. /* We refuse to override the dev->irq information. Give a warning! */
  811. if ( dev2->irq && dev2->irq != irq && \
  812. (!(pci_probe & PCI_USE_PIRQ_MASK) || \
  813. ((1 << dev2->irq) & mask)) ) {
  814. #ifndef CONFIG_PCI_MSI
  815. printk(KERN_INFO "IRQ routing conflict for %s, have irq %d, want irq %d\n",
  816. pci_name(dev2), dev2->irq, irq);
  817. #endif
  818. continue;
  819. }
  820. dev2->irq = irq;
  821. pirq_penalty[irq]++;
  822. if (dev != dev2)
  823. printk(KERN_INFO "PCI: Sharing IRQ %d with %s\n", irq, pci_name(dev2));
  824. }
  825. }
  826. return 1;
  827. }
  828. static void __init pcibios_fixup_irqs(void)
  829. {
  830. struct pci_dev *dev = NULL;
  831. u8 pin;
  832. DBG(KERN_DEBUG "PCI: IRQ fixup\n");
  833. while ((dev = pci_get_device(PCI_ANY_ID, PCI_ANY_ID, dev)) != NULL) {
  834. /*
  835. * If the BIOS has set an out of range IRQ number, just ignore it.
  836. * Also keep track of which IRQ's are already in use.
  837. */
  838. if (dev->irq >= 16) {
  839. DBG(KERN_DEBUG "%s: ignoring bogus IRQ %d\n", pci_name(dev), dev->irq);
  840. dev->irq = 0;
  841. }
  842. /* If the IRQ is already assigned to a PCI device, ignore its ISA use penalty */
  843. if (pirq_penalty[dev->irq] >= 100 && pirq_penalty[dev->irq] < 100000)
  844. pirq_penalty[dev->irq] = 0;
  845. pirq_penalty[dev->irq]++;
  846. }
  847. dev = NULL;
  848. while ((dev = pci_get_device(PCI_ANY_ID, PCI_ANY_ID, dev)) != NULL) {
  849. pci_read_config_byte(dev, PCI_INTERRUPT_PIN, &pin);
  850. #ifdef CONFIG_X86_IO_APIC
  851. /*
  852. * Recalculate IRQ numbers if we use the I/O APIC.
  853. */
  854. if (io_apic_assign_pci_irqs)
  855. {
  856. int irq;
  857. if (pin) {
  858. pin--; /* interrupt pins are numbered starting from 1 */
  859. irq = IO_APIC_get_PCI_irq_vector(dev->bus->number, PCI_SLOT(dev->devfn), pin);
  860. /*
  861. * Busses behind bridges are typically not listed in the MP-table.
  862. * In this case we have to look up the IRQ based on the parent bus,
  863. * parent slot, and pin number. The SMP code detects such bridged
  864. * busses itself so we should get into this branch reliably.
  865. */
  866. if (irq < 0 && dev->bus->parent) { /* go back to the bridge */
  867. struct pci_dev * bridge = dev->bus->self;
  868. pin = (pin + PCI_SLOT(dev->devfn)) % 4;
  869. irq = IO_APIC_get_PCI_irq_vector(bridge->bus->number,
  870. PCI_SLOT(bridge->devfn), pin);
  871. if (irq >= 0)
  872. printk(KERN_WARNING "PCI: using PPB %s[%c] to get irq %d\n",
  873. pci_name(bridge), 'A' + pin, irq);
  874. }
  875. if (irq >= 0) {
  876. printk(KERN_INFO "PCI->APIC IRQ transform: %s[%c] -> IRQ %d\n",
  877. pci_name(dev), 'A' + pin, irq);
  878. dev->irq = irq;
  879. }
  880. }
  881. }
  882. #endif
  883. /*
  884. * Still no IRQ? Try to lookup one...
  885. */
  886. if (pin && !dev->irq)
  887. pcibios_lookup_irq(dev, 0);
  888. }
  889. }
  890. /*
  891. * Work around broken HP Pavilion Notebooks which assign USB to
  892. * IRQ 9 even though it is actually wired to IRQ 11
  893. */
  894. static int __init fix_broken_hp_bios_irq9(struct dmi_system_id *d)
  895. {
  896. if (!broken_hp_bios_irq9) {
  897. broken_hp_bios_irq9 = 1;
  898. printk(KERN_INFO "%s detected - fixing broken IRQ routing\n", d->ident);
  899. }
  900. return 0;
  901. }
  902. /*
  903. * Work around broken Acer TravelMate 360 Notebooks which assign
  904. * Cardbus to IRQ 11 even though it is actually wired to IRQ 10
  905. */
  906. static int __init fix_acer_tm360_irqrouting(struct dmi_system_id *d)
  907. {
  908. if (!acer_tm360_irqrouting) {
  909. acer_tm360_irqrouting = 1;
  910. printk(KERN_INFO "%s detected - fixing broken IRQ routing\n", d->ident);
  911. }
  912. return 0;
  913. }
  914. static struct dmi_system_id __initdata pciirq_dmi_table[] = {
  915. {
  916. .callback = fix_broken_hp_bios_irq9,
  917. .ident = "HP Pavilion N5400 Series Laptop",
  918. .matches = {
  919. DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
  920. DMI_MATCH(DMI_BIOS_VERSION, "GE.M1.03"),
  921. DMI_MATCH(DMI_PRODUCT_VERSION, "HP Pavilion Notebook Model GE"),
  922. DMI_MATCH(DMI_BOARD_VERSION, "OmniBook N32N-736"),
  923. },
  924. },
  925. {
  926. .callback = fix_acer_tm360_irqrouting,
  927. .ident = "Acer TravelMate 36x Laptop",
  928. .matches = {
  929. DMI_MATCH(DMI_SYS_VENDOR, "Acer"),
  930. DMI_MATCH(DMI_PRODUCT_NAME, "TravelMate 360"),
  931. },
  932. },
  933. { }
  934. };
  935. static int __init pcibios_irq_init(void)
  936. {
  937. DBG(KERN_DEBUG "PCI: IRQ init\n");
  938. if (pcibios_enable_irq || raw_pci_ops == NULL)
  939. return 0;
  940. dmi_check_system(pciirq_dmi_table);
  941. pirq_table = pirq_find_routing_table();
  942. #ifdef CONFIG_PCI_BIOS
  943. if (!pirq_table && (pci_probe & PCI_BIOS_IRQ_SCAN))
  944. pirq_table = pcibios_get_irq_routing_table();
  945. #endif
  946. if (pirq_table) {
  947. pirq_peer_trick();
  948. pirq_find_router(&pirq_router);
  949. if (pirq_table->exclusive_irqs) {
  950. int i;
  951. for (i=0; i<16; i++)
  952. if (!(pirq_table->exclusive_irqs & (1 << i)))
  953. pirq_penalty[i] += 100;
  954. }
  955. /* If we're using the I/O APIC, avoid using the PCI IRQ routing table */
  956. if (io_apic_assign_pci_irqs)
  957. pirq_table = NULL;
  958. }
  959. pcibios_enable_irq = pirq_enable_irq;
  960. pcibios_fixup_irqs();
  961. return 0;
  962. }
  963. subsys_initcall(pcibios_irq_init);
  964. static void pirq_penalize_isa_irq(int irq, int active)
  965. {
  966. /*
  967. * If any ISAPnP device reports an IRQ in its list of possible
  968. * IRQ's, we try to avoid assigning it to PCI devices.
  969. */
  970. if (irq < 16) {
  971. if (active)
  972. pirq_penalty[irq] += 1000;
  973. else
  974. pirq_penalty[irq] += 100;
  975. }
  976. }
  977. void pcibios_penalize_isa_irq(int irq, int active)
  978. {
  979. #ifdef CONFIG_ACPI
  980. if (!acpi_noirq)
  981. acpi_penalize_isa_irq(irq, active);
  982. else
  983. #endif
  984. pirq_penalize_isa_irq(irq, active);
  985. }
  986. static int pirq_enable_irq(struct pci_dev *dev)
  987. {
  988. u8 pin;
  989. struct pci_dev *temp_dev;
  990. pci_read_config_byte(dev, PCI_INTERRUPT_PIN, &pin);
  991. if (pin && !pcibios_lookup_irq(dev, 1) && !dev->irq) {
  992. char *msg = "";
  993. pin--; /* interrupt pins are numbered starting from 1 */
  994. if (io_apic_assign_pci_irqs) {
  995. int irq;
  996. irq = IO_APIC_get_PCI_irq_vector(dev->bus->number, PCI_SLOT(dev->devfn), pin);
  997. /*
  998. * Busses behind bridges are typically not listed in the MP-table.
  999. * In this case we have to look up the IRQ based on the parent bus,
  1000. * parent slot, and pin number. The SMP code detects such bridged
  1001. * busses itself so we should get into this branch reliably.
  1002. */
  1003. temp_dev = dev;
  1004. while (irq < 0 && dev->bus->parent) { /* go back to the bridge */
  1005. struct pci_dev * bridge = dev->bus->self;
  1006. pin = (pin + PCI_SLOT(dev->devfn)) % 4;
  1007. irq = IO_APIC_get_PCI_irq_vector(bridge->bus->number,
  1008. PCI_SLOT(bridge->devfn), pin);
  1009. if (irq >= 0)
  1010. printk(KERN_WARNING "PCI: using PPB %s[%c] to get irq %d\n",
  1011. pci_name(bridge), 'A' + pin, irq);
  1012. dev = bridge;
  1013. }
  1014. dev = temp_dev;
  1015. if (irq >= 0) {
  1016. printk(KERN_INFO "PCI->APIC IRQ transform: %s[%c] -> IRQ %d\n",
  1017. pci_name(dev), 'A' + pin, irq);
  1018. dev->irq = irq;
  1019. return 0;
  1020. } else
  1021. msg = " Probably buggy MP table.";
  1022. } else if (pci_probe & PCI_BIOS_IRQ_SCAN)
  1023. msg = "";
  1024. else
  1025. msg = " Please try using pci=biosirq.";
  1026. /* With IDE legacy devices the IRQ lookup failure is not a problem.. */
  1027. if (dev->class >> 8 == PCI_CLASS_STORAGE_IDE && !(dev->class & 0x5))
  1028. return 0;
  1029. printk(KERN_WARNING "PCI: No IRQ known for interrupt pin %c of device %s.%s\n",
  1030. 'A' + pin, pci_name(dev), msg);
  1031. }
  1032. return 0;
  1033. }