powernow-k8.c 36 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348
  1. /*
  2. * (c) 2003-2006 Advanced Micro Devices, Inc.
  3. * Your use of this code is subject to the terms and conditions of the
  4. * GNU general public license version 2. See "COPYING" or
  5. * http://www.gnu.org/licenses/gpl.html
  6. *
  7. * Support : mark.langsdorf@amd.com
  8. *
  9. * Based on the powernow-k7.c module written by Dave Jones.
  10. * (C) 2003 Dave Jones <davej@codemonkey.org.uk> on behalf of SuSE Labs
  11. * (C) 2004 Dominik Brodowski <linux@brodo.de>
  12. * (C) 2004 Pavel Machek <pavel@suse.cz>
  13. * Licensed under the terms of the GNU GPL License version 2.
  14. * Based upon datasheets & sample CPUs kindly provided by AMD.
  15. *
  16. * Valuable input gratefully received from Dave Jones, Pavel Machek,
  17. * Dominik Brodowski, Jacob Shin, and others.
  18. * Originally developed by Paul Devriendt.
  19. * Processor information obtained from Chapter 9 (Power and Thermal Management)
  20. * of the "BIOS and Kernel Developer's Guide for the AMD Athlon 64 and AMD
  21. * Opteron Processors" available for download from www.amd.com
  22. *
  23. * Tables for specific CPUs can be inferred from
  24. * http://www.amd.com/us-en/assets/content_type/white_papers_and_tech_docs/30430.pdf
  25. */
  26. #include <linux/kernel.h>
  27. #include <linux/smp.h>
  28. #include <linux/module.h>
  29. #include <linux/init.h>
  30. #include <linux/cpufreq.h>
  31. #include <linux/slab.h>
  32. #include <linux/string.h>
  33. #include <linux/cpumask.h>
  34. #include <linux/sched.h> /* for current / set_cpus_allowed() */
  35. #include <asm/msr.h>
  36. #include <asm/io.h>
  37. #include <asm/delay.h>
  38. #ifdef CONFIG_X86_POWERNOW_K8_ACPI
  39. #include <linux/acpi.h>
  40. #include <linux/mutex.h>
  41. #include <acpi/processor.h>
  42. #endif
  43. #define PFX "powernow-k8: "
  44. #define BFX PFX "BIOS error: "
  45. #define VERSION "version 2.00.00"
  46. #include "powernow-k8.h"
  47. /* serialize freq changes */
  48. static DEFINE_MUTEX(fidvid_mutex);
  49. static struct powernow_k8_data *powernow_data[NR_CPUS];
  50. static int cpu_family = CPU_OPTERON;
  51. #ifndef CONFIG_SMP
  52. static cpumask_t cpu_core_map[1];
  53. #endif
  54. /* Return a frequency in MHz, given an input fid */
  55. static u32 find_freq_from_fid(u32 fid)
  56. {
  57. return 800 + (fid * 100);
  58. }
  59. /* Return a frequency in KHz, given an input fid */
  60. static u32 find_khz_freq_from_fid(u32 fid)
  61. {
  62. return 1000 * find_freq_from_fid(fid);
  63. }
  64. /* Return a frequency in MHz, given an input fid and did */
  65. static u32 find_freq_from_fiddid(u32 fid, u32 did)
  66. {
  67. return 100 * (fid + 0x10) >> did;
  68. }
  69. static u32 find_khz_freq_from_fiddid(u32 fid, u32 did)
  70. {
  71. return 1000 * find_freq_from_fiddid(fid, did);
  72. }
  73. static u32 find_fid_from_pstate(u32 pstate)
  74. {
  75. u32 hi, lo;
  76. rdmsr(MSR_PSTATE_DEF_BASE + pstate, lo, hi);
  77. return lo & HW_PSTATE_FID_MASK;
  78. }
  79. static u32 find_did_from_pstate(u32 pstate)
  80. {
  81. u32 hi, lo;
  82. rdmsr(MSR_PSTATE_DEF_BASE + pstate, lo, hi);
  83. return (lo & HW_PSTATE_DID_MASK) >> HW_PSTATE_DID_SHIFT;
  84. }
  85. /* Return the vco fid for an input fid
  86. *
  87. * Each "low" fid has corresponding "high" fid, and you can get to "low" fids
  88. * only from corresponding high fids. This returns "high" fid corresponding to
  89. * "low" one.
  90. */
  91. static u32 convert_fid_to_vco_fid(u32 fid)
  92. {
  93. if (fid < HI_FID_TABLE_BOTTOM)
  94. return 8 + (2 * fid);
  95. else
  96. return fid;
  97. }
  98. /*
  99. * Return 1 if the pending bit is set. Unless we just instructed the processor
  100. * to transition to a new state, seeing this bit set is really bad news.
  101. */
  102. static int pending_bit_stuck(void)
  103. {
  104. u32 lo, hi;
  105. if (cpu_family == CPU_HW_PSTATE)
  106. return 0;
  107. rdmsr(MSR_FIDVID_STATUS, lo, hi);
  108. return lo & MSR_S_LO_CHANGE_PENDING ? 1 : 0;
  109. }
  110. /*
  111. * Update the global current fid / vid values from the status msr.
  112. * Returns 1 on error.
  113. */
  114. static int query_current_values_with_pending_wait(struct powernow_k8_data *data)
  115. {
  116. u32 lo, hi;
  117. u32 i = 0;
  118. if (cpu_family == CPU_HW_PSTATE) {
  119. rdmsr(MSR_PSTATE_STATUS, lo, hi);
  120. i = lo & HW_PSTATE_MASK;
  121. rdmsr(MSR_PSTATE_DEF_BASE + i, lo, hi);
  122. data->currfid = lo & HW_PSTATE_FID_MASK;
  123. data->currdid = (lo & HW_PSTATE_DID_MASK) >> HW_PSTATE_DID_SHIFT;
  124. return 0;
  125. }
  126. do {
  127. if (i++ > 10000) {
  128. dprintk("detected change pending stuck\n");
  129. return 1;
  130. }
  131. rdmsr(MSR_FIDVID_STATUS, lo, hi);
  132. } while (lo & MSR_S_LO_CHANGE_PENDING);
  133. data->currvid = hi & MSR_S_HI_CURRENT_VID;
  134. data->currfid = lo & MSR_S_LO_CURRENT_FID;
  135. return 0;
  136. }
  137. /* the isochronous relief time */
  138. static void count_off_irt(struct powernow_k8_data *data)
  139. {
  140. udelay((1 << data->irt) * 10);
  141. return;
  142. }
  143. /* the voltage stabalization time */
  144. static void count_off_vst(struct powernow_k8_data *data)
  145. {
  146. udelay(data->vstable * VST_UNITS_20US);
  147. return;
  148. }
  149. /* need to init the control msr to a safe value (for each cpu) */
  150. static void fidvid_msr_init(void)
  151. {
  152. u32 lo, hi;
  153. u8 fid, vid;
  154. rdmsr(MSR_FIDVID_STATUS, lo, hi);
  155. vid = hi & MSR_S_HI_CURRENT_VID;
  156. fid = lo & MSR_S_LO_CURRENT_FID;
  157. lo = fid | (vid << MSR_C_LO_VID_SHIFT);
  158. hi = MSR_C_HI_STP_GNT_BENIGN;
  159. dprintk("cpu%d, init lo 0x%x, hi 0x%x\n", smp_processor_id(), lo, hi);
  160. wrmsr(MSR_FIDVID_CTL, lo, hi);
  161. }
  162. /* write the new fid value along with the other control fields to the msr */
  163. static int write_new_fid(struct powernow_k8_data *data, u32 fid)
  164. {
  165. u32 lo;
  166. u32 savevid = data->currvid;
  167. u32 i = 0;
  168. if ((fid & INVALID_FID_MASK) || (data->currvid & INVALID_VID_MASK)) {
  169. printk(KERN_ERR PFX "internal error - overflow on fid write\n");
  170. return 1;
  171. }
  172. lo = fid | (data->currvid << MSR_C_LO_VID_SHIFT) | MSR_C_LO_INIT_FID_VID;
  173. dprintk("writing fid 0x%x, lo 0x%x, hi 0x%x\n",
  174. fid, lo, data->plllock * PLL_LOCK_CONVERSION);
  175. do {
  176. wrmsr(MSR_FIDVID_CTL, lo, data->plllock * PLL_LOCK_CONVERSION);
  177. if (i++ > 100) {
  178. printk(KERN_ERR PFX "Hardware error - pending bit very stuck - no further pstate changes possible\n");
  179. return 1;
  180. }
  181. } while (query_current_values_with_pending_wait(data));
  182. count_off_irt(data);
  183. if (savevid != data->currvid) {
  184. printk(KERN_ERR PFX "vid change on fid trans, old 0x%x, new 0x%x\n",
  185. savevid, data->currvid);
  186. return 1;
  187. }
  188. if (fid != data->currfid) {
  189. printk(KERN_ERR PFX "fid trans failed, fid 0x%x, curr 0x%x\n", fid,
  190. data->currfid);
  191. return 1;
  192. }
  193. return 0;
  194. }
  195. /* Write a new vid to the hardware */
  196. static int write_new_vid(struct powernow_k8_data *data, u32 vid)
  197. {
  198. u32 lo;
  199. u32 savefid = data->currfid;
  200. int i = 0;
  201. if ((data->currfid & INVALID_FID_MASK) || (vid & INVALID_VID_MASK)) {
  202. printk(KERN_ERR PFX "internal error - overflow on vid write\n");
  203. return 1;
  204. }
  205. lo = data->currfid | (vid << MSR_C_LO_VID_SHIFT) | MSR_C_LO_INIT_FID_VID;
  206. dprintk("writing vid 0x%x, lo 0x%x, hi 0x%x\n",
  207. vid, lo, STOP_GRANT_5NS);
  208. do {
  209. wrmsr(MSR_FIDVID_CTL, lo, STOP_GRANT_5NS);
  210. if (i++ > 100) {
  211. printk(KERN_ERR PFX "internal error - pending bit very stuck - no further pstate changes possible\n");
  212. return 1;
  213. }
  214. } while (query_current_values_with_pending_wait(data));
  215. if (savefid != data->currfid) {
  216. printk(KERN_ERR PFX "fid changed on vid trans, old 0x%x new 0x%x\n",
  217. savefid, data->currfid);
  218. return 1;
  219. }
  220. if (vid != data->currvid) {
  221. printk(KERN_ERR PFX "vid trans failed, vid 0x%x, curr 0x%x\n", vid,
  222. data->currvid);
  223. return 1;
  224. }
  225. return 0;
  226. }
  227. /*
  228. * Reduce the vid by the max of step or reqvid.
  229. * Decreasing vid codes represent increasing voltages:
  230. * vid of 0 is 1.550V, vid of 0x1e is 0.800V, vid of VID_OFF is off.
  231. */
  232. static int decrease_vid_code_by_step(struct powernow_k8_data *data, u32 reqvid, u32 step)
  233. {
  234. if ((data->currvid - reqvid) > step)
  235. reqvid = data->currvid - step;
  236. if (write_new_vid(data, reqvid))
  237. return 1;
  238. count_off_vst(data);
  239. return 0;
  240. }
  241. /* Change hardware pstate by single MSR write */
  242. static int transition_pstate(struct powernow_k8_data *data, u32 pstate)
  243. {
  244. wrmsr(MSR_PSTATE_CTRL, pstate, 0);
  245. data->currfid = find_fid_from_pstate(pstate);
  246. return 0;
  247. }
  248. /* Change Opteron/Athlon64 fid and vid, by the 3 phases. */
  249. static int transition_fid_vid(struct powernow_k8_data *data, u32 reqfid, u32 reqvid)
  250. {
  251. if (core_voltage_pre_transition(data, reqvid))
  252. return 1;
  253. if (core_frequency_transition(data, reqfid))
  254. return 1;
  255. if (core_voltage_post_transition(data, reqvid))
  256. return 1;
  257. if (query_current_values_with_pending_wait(data))
  258. return 1;
  259. if ((reqfid != data->currfid) || (reqvid != data->currvid)) {
  260. printk(KERN_ERR PFX "failed (cpu%d): req 0x%x 0x%x, curr 0x%x 0x%x\n",
  261. smp_processor_id(),
  262. reqfid, reqvid, data->currfid, data->currvid);
  263. return 1;
  264. }
  265. dprintk("transitioned (cpu%d): new fid 0x%x, vid 0x%x\n",
  266. smp_processor_id(), data->currfid, data->currvid);
  267. return 0;
  268. }
  269. /* Phase 1 - core voltage transition ... setup voltage */
  270. static int core_voltage_pre_transition(struct powernow_k8_data *data, u32 reqvid)
  271. {
  272. u32 rvosteps = data->rvo;
  273. u32 savefid = data->currfid;
  274. u32 maxvid, lo;
  275. dprintk("ph1 (cpu%d): start, currfid 0x%x, currvid 0x%x, reqvid 0x%x, rvo 0x%x\n",
  276. smp_processor_id(),
  277. data->currfid, data->currvid, reqvid, data->rvo);
  278. rdmsr(MSR_FIDVID_STATUS, lo, maxvid);
  279. maxvid = 0x1f & (maxvid >> 16);
  280. dprintk("ph1 maxvid=0x%x\n", maxvid);
  281. if (reqvid < maxvid) /* lower numbers are higher voltages */
  282. reqvid = maxvid;
  283. while (data->currvid > reqvid) {
  284. dprintk("ph1: curr 0x%x, req vid 0x%x\n",
  285. data->currvid, reqvid);
  286. if (decrease_vid_code_by_step(data, reqvid, data->vidmvs))
  287. return 1;
  288. }
  289. while ((rvosteps > 0) && ((data->rvo + data->currvid) > reqvid)) {
  290. if (data->currvid == maxvid) {
  291. rvosteps = 0;
  292. } else {
  293. dprintk("ph1: changing vid for rvo, req 0x%x\n",
  294. data->currvid - 1);
  295. if (decrease_vid_code_by_step(data, data->currvid - 1, 1))
  296. return 1;
  297. rvosteps--;
  298. }
  299. }
  300. if (query_current_values_with_pending_wait(data))
  301. return 1;
  302. if (savefid != data->currfid) {
  303. printk(KERN_ERR PFX "ph1 err, currfid changed 0x%x\n", data->currfid);
  304. return 1;
  305. }
  306. dprintk("ph1 complete, currfid 0x%x, currvid 0x%x\n",
  307. data->currfid, data->currvid);
  308. return 0;
  309. }
  310. /* Phase 2 - core frequency transition */
  311. static int core_frequency_transition(struct powernow_k8_data *data, u32 reqfid)
  312. {
  313. u32 vcoreqfid, vcocurrfid, vcofiddiff, fid_interval, savevid = data->currvid;
  314. if ((reqfid < HI_FID_TABLE_BOTTOM) && (data->currfid < HI_FID_TABLE_BOTTOM)) {
  315. printk(KERN_ERR PFX "ph2: illegal lo-lo transition 0x%x 0x%x\n",
  316. reqfid, data->currfid);
  317. return 1;
  318. }
  319. if (data->currfid == reqfid) {
  320. printk(KERN_ERR PFX "ph2 null fid transition 0x%x\n", data->currfid);
  321. return 0;
  322. }
  323. dprintk("ph2 (cpu%d): starting, currfid 0x%x, currvid 0x%x, reqfid 0x%x\n",
  324. smp_processor_id(),
  325. data->currfid, data->currvid, reqfid);
  326. vcoreqfid = convert_fid_to_vco_fid(reqfid);
  327. vcocurrfid = convert_fid_to_vco_fid(data->currfid);
  328. vcofiddiff = vcocurrfid > vcoreqfid ? vcocurrfid - vcoreqfid
  329. : vcoreqfid - vcocurrfid;
  330. while (vcofiddiff > 2) {
  331. (data->currfid & 1) ? (fid_interval = 1) : (fid_interval = 2);
  332. if (reqfid > data->currfid) {
  333. if (data->currfid > LO_FID_TABLE_TOP) {
  334. if (write_new_fid(data, data->currfid + fid_interval)) {
  335. return 1;
  336. }
  337. } else {
  338. if (write_new_fid
  339. (data, 2 + convert_fid_to_vco_fid(data->currfid))) {
  340. return 1;
  341. }
  342. }
  343. } else {
  344. if (write_new_fid(data, data->currfid - fid_interval))
  345. return 1;
  346. }
  347. vcocurrfid = convert_fid_to_vco_fid(data->currfid);
  348. vcofiddiff = vcocurrfid > vcoreqfid ? vcocurrfid - vcoreqfid
  349. : vcoreqfid - vcocurrfid;
  350. }
  351. if (write_new_fid(data, reqfid))
  352. return 1;
  353. if (query_current_values_with_pending_wait(data))
  354. return 1;
  355. if (data->currfid != reqfid) {
  356. printk(KERN_ERR PFX
  357. "ph2: mismatch, failed fid transition, curr 0x%x, req 0x%x\n",
  358. data->currfid, reqfid);
  359. return 1;
  360. }
  361. if (savevid != data->currvid) {
  362. printk(KERN_ERR PFX "ph2: vid changed, save 0x%x, curr 0x%x\n",
  363. savevid, data->currvid);
  364. return 1;
  365. }
  366. dprintk("ph2 complete, currfid 0x%x, currvid 0x%x\n",
  367. data->currfid, data->currvid);
  368. return 0;
  369. }
  370. /* Phase 3 - core voltage transition flow ... jump to the final vid. */
  371. static int core_voltage_post_transition(struct powernow_k8_data *data, u32 reqvid)
  372. {
  373. u32 savefid = data->currfid;
  374. u32 savereqvid = reqvid;
  375. dprintk("ph3 (cpu%d): starting, currfid 0x%x, currvid 0x%x\n",
  376. smp_processor_id(),
  377. data->currfid, data->currvid);
  378. if (reqvid != data->currvid) {
  379. if (write_new_vid(data, reqvid))
  380. return 1;
  381. if (savefid != data->currfid) {
  382. printk(KERN_ERR PFX
  383. "ph3: bad fid change, save 0x%x, curr 0x%x\n",
  384. savefid, data->currfid);
  385. return 1;
  386. }
  387. if (data->currvid != reqvid) {
  388. printk(KERN_ERR PFX
  389. "ph3: failed vid transition\n, req 0x%x, curr 0x%x",
  390. reqvid, data->currvid);
  391. return 1;
  392. }
  393. }
  394. if (query_current_values_with_pending_wait(data))
  395. return 1;
  396. if (savereqvid != data->currvid) {
  397. dprintk("ph3 failed, currvid 0x%x\n", data->currvid);
  398. return 1;
  399. }
  400. if (savefid != data->currfid) {
  401. dprintk("ph3 failed, currfid changed 0x%x\n",
  402. data->currfid);
  403. return 1;
  404. }
  405. dprintk("ph3 complete, currfid 0x%x, currvid 0x%x\n",
  406. data->currfid, data->currvid);
  407. return 0;
  408. }
  409. static int check_supported_cpu(unsigned int cpu)
  410. {
  411. cpumask_t oldmask = CPU_MASK_ALL;
  412. u32 eax, ebx, ecx, edx;
  413. unsigned int rc = 0;
  414. oldmask = current->cpus_allowed;
  415. set_cpus_allowed(current, cpumask_of_cpu(cpu));
  416. if (smp_processor_id() != cpu) {
  417. printk(KERN_ERR PFX "limiting to cpu %u failed\n", cpu);
  418. goto out;
  419. }
  420. if (current_cpu_data.x86_vendor != X86_VENDOR_AMD)
  421. goto out;
  422. eax = cpuid_eax(CPUID_PROCESSOR_SIGNATURE);
  423. if (((eax & CPUID_XFAM) != CPUID_XFAM_K8) &&
  424. ((eax & CPUID_XFAM) < CPUID_XFAM_10H))
  425. goto out;
  426. if ((eax & CPUID_XFAM) == CPUID_XFAM_K8) {
  427. if (((eax & CPUID_USE_XFAM_XMOD) != CPUID_USE_XFAM_XMOD) ||
  428. ((eax & CPUID_XMOD) > CPUID_XMOD_REV_G)) {
  429. printk(KERN_INFO PFX "Processor cpuid %x not supported\n", eax);
  430. goto out;
  431. }
  432. eax = cpuid_eax(CPUID_GET_MAX_CAPABILITIES);
  433. if (eax < CPUID_FREQ_VOLT_CAPABILITIES) {
  434. printk(KERN_INFO PFX
  435. "No frequency change capabilities detected\n");
  436. goto out;
  437. }
  438. cpuid(CPUID_FREQ_VOLT_CAPABILITIES, &eax, &ebx, &ecx, &edx);
  439. if ((edx & P_STATE_TRANSITION_CAPABLE) != P_STATE_TRANSITION_CAPABLE) {
  440. printk(KERN_INFO PFX "Power state transitions not supported\n");
  441. goto out;
  442. }
  443. } else { /* must be a HW Pstate capable processor */
  444. cpuid(CPUID_FREQ_VOLT_CAPABILITIES, &eax, &ebx, &ecx, &edx);
  445. if ((edx & USE_HW_PSTATE) == USE_HW_PSTATE)
  446. cpu_family = CPU_HW_PSTATE;
  447. else
  448. goto out;
  449. }
  450. rc = 1;
  451. out:
  452. set_cpus_allowed(current, oldmask);
  453. return rc;
  454. }
  455. static int check_pst_table(struct powernow_k8_data *data, struct pst_s *pst, u8 maxvid)
  456. {
  457. unsigned int j;
  458. u8 lastfid = 0xff;
  459. for (j = 0; j < data->numps; j++) {
  460. if (pst[j].vid > LEAST_VID) {
  461. printk(KERN_ERR PFX "vid %d invalid : 0x%x\n", j, pst[j].vid);
  462. return -EINVAL;
  463. }
  464. if (pst[j].vid < data->rvo) { /* vid + rvo >= 0 */
  465. printk(KERN_ERR BFX "0 vid exceeded with pstate %d\n", j);
  466. return -ENODEV;
  467. }
  468. if (pst[j].vid < maxvid + data->rvo) { /* vid + rvo >= maxvid */
  469. printk(KERN_ERR BFX "maxvid exceeded with pstate %d\n", j);
  470. return -ENODEV;
  471. }
  472. if (pst[j].fid > MAX_FID) {
  473. printk(KERN_ERR BFX "maxfid exceeded with pstate %d\n", j);
  474. return -ENODEV;
  475. }
  476. if (j && (pst[j].fid < HI_FID_TABLE_BOTTOM)) {
  477. /* Only first fid is allowed to be in "low" range */
  478. printk(KERN_ERR BFX "two low fids - %d : 0x%x\n", j, pst[j].fid);
  479. return -EINVAL;
  480. }
  481. if (pst[j].fid < lastfid)
  482. lastfid = pst[j].fid;
  483. }
  484. if (lastfid & 1) {
  485. printk(KERN_ERR BFX "lastfid invalid\n");
  486. return -EINVAL;
  487. }
  488. if (lastfid > LO_FID_TABLE_TOP)
  489. printk(KERN_INFO BFX "first fid not from lo freq table\n");
  490. return 0;
  491. }
  492. static void print_basics(struct powernow_k8_data *data)
  493. {
  494. int j;
  495. for (j = 0; j < data->numps; j++) {
  496. if (data->powernow_table[j].frequency != CPUFREQ_ENTRY_INVALID) {
  497. if (cpu_family == CPU_HW_PSTATE) {
  498. printk(KERN_INFO PFX " %d : fid 0x%x gid 0x%x (%d MHz)\n", j, (data->powernow_table[j].index & 0xff00) >> 8,
  499. (data->powernow_table[j].index & 0xff0000) >> 16,
  500. data->powernow_table[j].frequency/1000);
  501. } else {
  502. printk(KERN_INFO PFX " %d : fid 0x%x (%d MHz), vid 0x%x\n", j,
  503. data->powernow_table[j].index & 0xff,
  504. data->powernow_table[j].frequency/1000,
  505. data->powernow_table[j].index >> 8);
  506. }
  507. }
  508. }
  509. if (data->batps)
  510. printk(KERN_INFO PFX "Only %d pstates on battery\n", data->batps);
  511. }
  512. static int fill_powernow_table(struct powernow_k8_data *data, struct pst_s *pst, u8 maxvid)
  513. {
  514. struct cpufreq_frequency_table *powernow_table;
  515. unsigned int j;
  516. if (data->batps) { /* use ACPI support to get full speed on mains power */
  517. printk(KERN_WARNING PFX "Only %d pstates usable (use ACPI driver for full range\n", data->batps);
  518. data->numps = data->batps;
  519. }
  520. for ( j=1; j<data->numps; j++ ) {
  521. if (pst[j-1].fid >= pst[j].fid) {
  522. printk(KERN_ERR PFX "PST out of sequence\n");
  523. return -EINVAL;
  524. }
  525. }
  526. if (data->numps < 2) {
  527. printk(KERN_ERR PFX "no p states to transition\n");
  528. return -ENODEV;
  529. }
  530. if (check_pst_table(data, pst, maxvid))
  531. return -EINVAL;
  532. powernow_table = kmalloc((sizeof(struct cpufreq_frequency_table)
  533. * (data->numps + 1)), GFP_KERNEL);
  534. if (!powernow_table) {
  535. printk(KERN_ERR PFX "powernow_table memory alloc failure\n");
  536. return -ENOMEM;
  537. }
  538. for (j = 0; j < data->numps; j++) {
  539. powernow_table[j].index = pst[j].fid; /* lower 8 bits */
  540. powernow_table[j].index |= (pst[j].vid << 8); /* upper 8 bits */
  541. powernow_table[j].frequency = find_khz_freq_from_fid(pst[j].fid);
  542. }
  543. powernow_table[data->numps].frequency = CPUFREQ_TABLE_END;
  544. powernow_table[data->numps].index = 0;
  545. if (query_current_values_with_pending_wait(data)) {
  546. kfree(powernow_table);
  547. return -EIO;
  548. }
  549. dprintk("cfid 0x%x, cvid 0x%x\n", data->currfid, data->currvid);
  550. data->powernow_table = powernow_table;
  551. print_basics(data);
  552. for (j = 0; j < data->numps; j++)
  553. if ((pst[j].fid==data->currfid) && (pst[j].vid==data->currvid))
  554. return 0;
  555. dprintk("currfid/vid do not match PST, ignoring\n");
  556. return 0;
  557. }
  558. /* Find and validate the PSB/PST table in BIOS. */
  559. static int find_psb_table(struct powernow_k8_data *data)
  560. {
  561. struct psb_s *psb;
  562. unsigned int i;
  563. u32 mvs;
  564. u8 maxvid;
  565. u32 cpst = 0;
  566. u32 thiscpuid;
  567. for (i = 0xc0000; i < 0xffff0; i += 0x10) {
  568. /* Scan BIOS looking for the signature. */
  569. /* It can not be at ffff0 - it is too big. */
  570. psb = phys_to_virt(i);
  571. if (memcmp(psb, PSB_ID_STRING, PSB_ID_STRING_LEN) != 0)
  572. continue;
  573. dprintk("found PSB header at 0x%p\n", psb);
  574. dprintk("table vers: 0x%x\n", psb->tableversion);
  575. if (psb->tableversion != PSB_VERSION_1_4) {
  576. printk(KERN_ERR BFX "PSB table is not v1.4\n");
  577. return -ENODEV;
  578. }
  579. dprintk("flags: 0x%x\n", psb->flags1);
  580. if (psb->flags1) {
  581. printk(KERN_ERR BFX "unknown flags\n");
  582. return -ENODEV;
  583. }
  584. data->vstable = psb->vstable;
  585. dprintk("voltage stabilization time: %d(*20us)\n", data->vstable);
  586. dprintk("flags2: 0x%x\n", psb->flags2);
  587. data->rvo = psb->flags2 & 3;
  588. data->irt = ((psb->flags2) >> 2) & 3;
  589. mvs = ((psb->flags2) >> 4) & 3;
  590. data->vidmvs = 1 << mvs;
  591. data->batps = ((psb->flags2) >> 6) & 3;
  592. dprintk("ramp voltage offset: %d\n", data->rvo);
  593. dprintk("isochronous relief time: %d\n", data->irt);
  594. dprintk("maximum voltage step: %d - 0x%x\n", mvs, data->vidmvs);
  595. dprintk("numpst: 0x%x\n", psb->num_tables);
  596. cpst = psb->num_tables;
  597. if ((psb->cpuid == 0x00000fc0) || (psb->cpuid == 0x00000fe0) ){
  598. thiscpuid = cpuid_eax(CPUID_PROCESSOR_SIGNATURE);
  599. if ((thiscpuid == 0x00000fc0) || (thiscpuid == 0x00000fe0) ) {
  600. cpst = 1;
  601. }
  602. }
  603. if (cpst != 1) {
  604. printk(KERN_ERR BFX "numpst must be 1\n");
  605. return -ENODEV;
  606. }
  607. data->plllock = psb->plllocktime;
  608. dprintk("plllocktime: 0x%x (units 1us)\n", psb->plllocktime);
  609. dprintk("maxfid: 0x%x\n", psb->maxfid);
  610. dprintk("maxvid: 0x%x\n", psb->maxvid);
  611. maxvid = psb->maxvid;
  612. data->numps = psb->numps;
  613. dprintk("numpstates: 0x%x\n", data->numps);
  614. return fill_powernow_table(data, (struct pst_s *)(psb+1), maxvid);
  615. }
  616. /*
  617. * If you see this message, complain to BIOS manufacturer. If
  618. * he tells you "we do not support Linux" or some similar
  619. * nonsense, remember that Windows 2000 uses the same legacy
  620. * mechanism that the old Linux PSB driver uses. Tell them it
  621. * is broken with Windows 2000.
  622. *
  623. * The reference to the AMD documentation is chapter 9 in the
  624. * BIOS and Kernel Developer's Guide, which is available on
  625. * www.amd.com
  626. */
  627. printk(KERN_ERR PFX "BIOS error - no PSB or ACPI _PSS objects\n");
  628. return -ENODEV;
  629. }
  630. #ifdef CONFIG_X86_POWERNOW_K8_ACPI
  631. static void powernow_k8_acpi_pst_values(struct powernow_k8_data *data, unsigned int index)
  632. {
  633. if (!data->acpi_data.state_count || (cpu_family == CPU_HW_PSTATE))
  634. return;
  635. data->irt = (data->acpi_data.states[index].control >> IRT_SHIFT) & IRT_MASK;
  636. data->rvo = (data->acpi_data.states[index].control >> RVO_SHIFT) & RVO_MASK;
  637. data->exttype = (data->acpi_data.states[index].control >> EXT_TYPE_SHIFT) & EXT_TYPE_MASK;
  638. data->plllock = (data->acpi_data.states[index].control >> PLL_L_SHIFT) & PLL_L_MASK;
  639. data->vidmvs = 1 << ((data->acpi_data.states[index].control >> MVS_SHIFT) & MVS_MASK);
  640. data->vstable = (data->acpi_data.states[index].control >> VST_SHIFT) & VST_MASK;
  641. }
  642. static int powernow_k8_cpu_init_acpi(struct powernow_k8_data *data)
  643. {
  644. struct cpufreq_frequency_table *powernow_table;
  645. int ret_val;
  646. if (acpi_processor_register_performance(&data->acpi_data, data->cpu)) {
  647. dprintk("register performance failed: bad ACPI data\n");
  648. return -EIO;
  649. }
  650. /* verify the data contained in the ACPI structures */
  651. if (data->acpi_data.state_count <= 1) {
  652. dprintk("No ACPI P-States\n");
  653. goto err_out;
  654. }
  655. if ((data->acpi_data.control_register.space_id != ACPI_ADR_SPACE_FIXED_HARDWARE) ||
  656. (data->acpi_data.status_register.space_id != ACPI_ADR_SPACE_FIXED_HARDWARE)) {
  657. dprintk("Invalid control/status registers (%x - %x)\n",
  658. data->acpi_data.control_register.space_id,
  659. data->acpi_data.status_register.space_id);
  660. goto err_out;
  661. }
  662. /* fill in data->powernow_table */
  663. powernow_table = kmalloc((sizeof(struct cpufreq_frequency_table)
  664. * (data->acpi_data.state_count + 1)), GFP_KERNEL);
  665. if (!powernow_table) {
  666. dprintk("powernow_table memory alloc failure\n");
  667. goto err_out;
  668. }
  669. if (cpu_family == CPU_HW_PSTATE)
  670. ret_val = fill_powernow_table_pstate(data, powernow_table);
  671. else
  672. ret_val = fill_powernow_table_fidvid(data, powernow_table);
  673. if (ret_val)
  674. goto err_out_mem;
  675. powernow_table[data->acpi_data.state_count].frequency = CPUFREQ_TABLE_END;
  676. powernow_table[data->acpi_data.state_count].index = 0;
  677. data->powernow_table = powernow_table;
  678. /* fill in data */
  679. data->numps = data->acpi_data.state_count;
  680. print_basics(data);
  681. powernow_k8_acpi_pst_values(data, 0);
  682. /* notify BIOS that we exist */
  683. acpi_processor_notify_smm(THIS_MODULE);
  684. return 0;
  685. err_out_mem:
  686. kfree(powernow_table);
  687. err_out:
  688. acpi_processor_unregister_performance(&data->acpi_data, data->cpu);
  689. /* data->acpi_data.state_count informs us at ->exit() whether ACPI was used */
  690. data->acpi_data.state_count = 0;
  691. return -ENODEV;
  692. }
  693. static int fill_powernow_table_pstate(struct powernow_k8_data *data, struct cpufreq_frequency_table *powernow_table)
  694. {
  695. int i;
  696. for (i = 0; i < data->acpi_data.state_count; i++) {
  697. u32 index;
  698. u32 hi = 0, lo = 0;
  699. u32 fid;
  700. u32 did;
  701. index = data->acpi_data.states[i].control & HW_PSTATE_MASK;
  702. if (index > MAX_HW_PSTATE) {
  703. printk(KERN_ERR PFX "invalid pstate %d - bad value %d.\n", i, index);
  704. printk(KERN_ERR PFX "Please report to BIOS manufacturer\n");
  705. }
  706. rdmsr(MSR_PSTATE_DEF_BASE + index, lo, hi);
  707. if (!(hi & HW_PSTATE_VALID_MASK)) {
  708. dprintk("invalid pstate %d, ignoring\n", index);
  709. powernow_table[i].frequency = CPUFREQ_ENTRY_INVALID;
  710. continue;
  711. }
  712. fid = lo & HW_PSTATE_FID_MASK;
  713. did = (lo & HW_PSTATE_DID_MASK) >> HW_PSTATE_DID_SHIFT;
  714. dprintk(" %d : fid 0x%x, did 0x%x\n", index, fid, did);
  715. powernow_table[i].index = index | (fid << HW_FID_INDEX_SHIFT) | (did << HW_DID_INDEX_SHIFT);
  716. powernow_table[i].frequency = find_khz_freq_from_fiddid(fid, did);
  717. if (powernow_table[i].frequency != (data->acpi_data.states[i].core_frequency * 1000)) {
  718. printk(KERN_INFO PFX "invalid freq entries %u kHz vs. %u kHz\n",
  719. powernow_table[i].frequency,
  720. (unsigned int) (data->acpi_data.states[i].core_frequency * 1000));
  721. powernow_table[i].frequency = CPUFREQ_ENTRY_INVALID;
  722. continue;
  723. }
  724. }
  725. return 0;
  726. }
  727. static int fill_powernow_table_fidvid(struct powernow_k8_data *data, struct cpufreq_frequency_table *powernow_table)
  728. {
  729. int i;
  730. int cntlofreq = 0;
  731. for (i = 0; i < data->acpi_data.state_count; i++) {
  732. u32 fid;
  733. u32 vid;
  734. if (data->exttype) {
  735. fid = data->acpi_data.states[i].status & EXT_FID_MASK;
  736. vid = (data->acpi_data.states[i].status >> VID_SHIFT) & EXT_VID_MASK;
  737. } else {
  738. fid = data->acpi_data.states[i].control & FID_MASK;
  739. vid = (data->acpi_data.states[i].control >> VID_SHIFT) & VID_MASK;
  740. }
  741. dprintk(" %d : fid 0x%x, vid 0x%x\n", i, fid, vid);
  742. powernow_table[i].index = fid; /* lower 8 bits */
  743. powernow_table[i].index |= (vid << 8); /* upper 8 bits */
  744. powernow_table[i].frequency = find_khz_freq_from_fid(fid);
  745. /* verify frequency is OK */
  746. if ((powernow_table[i].frequency > (MAX_FREQ * 1000)) ||
  747. (powernow_table[i].frequency < (MIN_FREQ * 1000))) {
  748. dprintk("invalid freq %u kHz, ignoring\n", powernow_table[i].frequency);
  749. powernow_table[i].frequency = CPUFREQ_ENTRY_INVALID;
  750. continue;
  751. }
  752. /* verify voltage is OK - BIOSs are using "off" to indicate invalid */
  753. if (vid == VID_OFF) {
  754. dprintk("invalid vid %u, ignoring\n", vid);
  755. powernow_table[i].frequency = CPUFREQ_ENTRY_INVALID;
  756. continue;
  757. }
  758. /* verify only 1 entry from the lo frequency table */
  759. if (fid < HI_FID_TABLE_BOTTOM) {
  760. if (cntlofreq) {
  761. /* if both entries are the same, ignore this one ... */
  762. if ((powernow_table[i].frequency != powernow_table[cntlofreq].frequency) ||
  763. (powernow_table[i].index != powernow_table[cntlofreq].index)) {
  764. printk(KERN_ERR PFX "Too many lo freq table entries\n");
  765. return 1;
  766. }
  767. dprintk("double low frequency table entry, ignoring it.\n");
  768. powernow_table[i].frequency = CPUFREQ_ENTRY_INVALID;
  769. continue;
  770. } else
  771. cntlofreq = i;
  772. }
  773. if (powernow_table[i].frequency != (data->acpi_data.states[i].core_frequency * 1000)) {
  774. printk(KERN_INFO PFX "invalid freq entries %u kHz vs. %u kHz\n",
  775. powernow_table[i].frequency,
  776. (unsigned int) (data->acpi_data.states[i].core_frequency * 1000));
  777. powernow_table[i].frequency = CPUFREQ_ENTRY_INVALID;
  778. continue;
  779. }
  780. }
  781. return 0;
  782. }
  783. static void powernow_k8_cpu_exit_acpi(struct powernow_k8_data *data)
  784. {
  785. if (data->acpi_data.state_count)
  786. acpi_processor_unregister_performance(&data->acpi_data, data->cpu);
  787. }
  788. #else
  789. static int powernow_k8_cpu_init_acpi(struct powernow_k8_data *data) { return -ENODEV; }
  790. static void powernow_k8_cpu_exit_acpi(struct powernow_k8_data *data) { return; }
  791. static void powernow_k8_acpi_pst_values(struct powernow_k8_data *data, unsigned int index) { return; }
  792. #endif /* CONFIG_X86_POWERNOW_K8_ACPI */
  793. /* Take a frequency, and issue the fid/vid transition command */
  794. static int transition_frequency_fidvid(struct powernow_k8_data *data, unsigned int index)
  795. {
  796. u32 fid = 0;
  797. u32 vid = 0;
  798. int res, i;
  799. struct cpufreq_freqs freqs;
  800. dprintk("cpu %d transition to index %u\n", smp_processor_id(), index);
  801. /* fid/vid correctness check for k8 */
  802. /* fid are the lower 8 bits of the index we stored into
  803. * the cpufreq frequency table in find_psb_table, vid
  804. * are the upper 8 bits.
  805. */
  806. fid = data->powernow_table[index].index & 0xFF;
  807. vid = (data->powernow_table[index].index & 0xFF00) >> 8;
  808. dprintk("table matched fid 0x%x, giving vid 0x%x\n", fid, vid);
  809. if (query_current_values_with_pending_wait(data))
  810. return 1;
  811. if ((data->currvid == vid) && (data->currfid == fid)) {
  812. dprintk("target matches current values (fid 0x%x, vid 0x%x)\n",
  813. fid, vid);
  814. return 0;
  815. }
  816. if ((fid < HI_FID_TABLE_BOTTOM) && (data->currfid < HI_FID_TABLE_BOTTOM)) {
  817. printk(KERN_ERR PFX
  818. "ignoring illegal change in lo freq table-%x to 0x%x\n",
  819. data->currfid, fid);
  820. return 1;
  821. }
  822. dprintk("cpu %d, changing to fid 0x%x, vid 0x%x\n",
  823. smp_processor_id(), fid, vid);
  824. freqs.old = find_khz_freq_from_fid(data->currfid);
  825. freqs.new = find_khz_freq_from_fid(fid);
  826. for_each_cpu_mask(i, *(data->available_cores)) {
  827. freqs.cpu = i;
  828. cpufreq_notify_transition(&freqs, CPUFREQ_PRECHANGE);
  829. }
  830. res = transition_fid_vid(data, fid, vid);
  831. freqs.new = find_khz_freq_from_fid(data->currfid);
  832. for_each_cpu_mask(i, *(data->available_cores)) {
  833. freqs.cpu = i;
  834. cpufreq_notify_transition(&freqs, CPUFREQ_POSTCHANGE);
  835. }
  836. return res;
  837. }
  838. /* Take a frequency, and issue the hardware pstate transition command */
  839. static int transition_frequency_pstate(struct powernow_k8_data *data, unsigned int index)
  840. {
  841. u32 fid = 0;
  842. u32 did = 0;
  843. u32 pstate = 0;
  844. int res, i;
  845. struct cpufreq_freqs freqs;
  846. dprintk("cpu %d transition to index %u\n", smp_processor_id(), index);
  847. /* get fid did for hardware pstate transition */
  848. pstate = index & HW_PSTATE_MASK;
  849. if (pstate > MAX_HW_PSTATE)
  850. return 0;
  851. fid = (index & HW_FID_INDEX_MASK) >> HW_FID_INDEX_SHIFT;
  852. did = (index & HW_DID_INDEX_MASK) >> HW_DID_INDEX_SHIFT;
  853. freqs.old = find_khz_freq_from_fiddid(data->currfid, data->currdid);
  854. freqs.new = find_khz_freq_from_fiddid(fid, did);
  855. for_each_cpu_mask(i, *(data->available_cores)) {
  856. freqs.cpu = i;
  857. cpufreq_notify_transition(&freqs, CPUFREQ_PRECHANGE);
  858. }
  859. res = transition_pstate(data, pstate);
  860. data->currfid = find_fid_from_pstate(pstate);
  861. data->currdid = find_did_from_pstate(pstate);
  862. freqs.new = find_khz_freq_from_fiddid(data->currfid, data->currdid);
  863. for_each_cpu_mask(i, *(data->available_cores)) {
  864. freqs.cpu = i;
  865. cpufreq_notify_transition(&freqs, CPUFREQ_POSTCHANGE);
  866. }
  867. return res;
  868. }
  869. /* Driver entry point to switch to the target frequency */
  870. static int powernowk8_target(struct cpufreq_policy *pol, unsigned targfreq, unsigned relation)
  871. {
  872. cpumask_t oldmask = CPU_MASK_ALL;
  873. struct powernow_k8_data *data = powernow_data[pol->cpu];
  874. u32 checkfid;
  875. u32 checkvid;
  876. unsigned int newstate;
  877. int ret = -EIO;
  878. if (!data)
  879. return -EINVAL;
  880. checkfid = data->currfid;
  881. checkvid = data->currvid;
  882. /* only run on specific CPU from here on */
  883. oldmask = current->cpus_allowed;
  884. set_cpus_allowed(current, cpumask_of_cpu(pol->cpu));
  885. if (smp_processor_id() != pol->cpu) {
  886. printk(KERN_ERR PFX "limiting to cpu %u failed\n", pol->cpu);
  887. goto err_out;
  888. }
  889. if (pending_bit_stuck()) {
  890. printk(KERN_ERR PFX "failing targ, change pending bit set\n");
  891. goto err_out;
  892. }
  893. dprintk("targ: cpu %d, %d kHz, min %d, max %d, relation %d\n",
  894. pol->cpu, targfreq, pol->min, pol->max, relation);
  895. if (query_current_values_with_pending_wait(data))
  896. goto err_out;
  897. if (cpu_family == CPU_HW_PSTATE)
  898. dprintk("targ: curr fid 0x%x, did 0x%x\n",
  899. data->currfid, data->currvid);
  900. else {
  901. dprintk("targ: curr fid 0x%x, vid 0x%x\n",
  902. data->currfid, data->currvid);
  903. if ((checkvid != data->currvid) || (checkfid != data->currfid)) {
  904. printk(KERN_INFO PFX
  905. "error - out of sync, fix 0x%x 0x%x, vid 0x%x 0x%x\n",
  906. checkfid, data->currfid, checkvid, data->currvid);
  907. }
  908. }
  909. if (cpufreq_frequency_table_target(pol, data->powernow_table, targfreq, relation, &newstate))
  910. goto err_out;
  911. mutex_lock(&fidvid_mutex);
  912. powernow_k8_acpi_pst_values(data, newstate);
  913. if (cpu_family == CPU_HW_PSTATE)
  914. ret = transition_frequency_pstate(data, newstate);
  915. else
  916. ret = transition_frequency_fidvid(data, newstate);
  917. if (ret) {
  918. printk(KERN_ERR PFX "transition frequency failed\n");
  919. ret = 1;
  920. mutex_unlock(&fidvid_mutex);
  921. goto err_out;
  922. }
  923. mutex_unlock(&fidvid_mutex);
  924. if (cpu_family == CPU_HW_PSTATE)
  925. pol->cur = find_khz_freq_from_fiddid(data->currfid, data->currdid);
  926. else
  927. pol->cur = find_khz_freq_from_fid(data->currfid);
  928. ret = 0;
  929. err_out:
  930. set_cpus_allowed(current, oldmask);
  931. return ret;
  932. }
  933. /* Driver entry point to verify the policy and range of frequencies */
  934. static int powernowk8_verify(struct cpufreq_policy *pol)
  935. {
  936. struct powernow_k8_data *data = powernow_data[pol->cpu];
  937. if (!data)
  938. return -EINVAL;
  939. return cpufreq_frequency_table_verify(pol, data->powernow_table);
  940. }
  941. /* per CPU init entry point to the driver */
  942. static int __cpuinit powernowk8_cpu_init(struct cpufreq_policy *pol)
  943. {
  944. struct powernow_k8_data *data;
  945. cpumask_t oldmask = CPU_MASK_ALL;
  946. int rc;
  947. if (!cpu_online(pol->cpu))
  948. return -ENODEV;
  949. if (!check_supported_cpu(pol->cpu))
  950. return -ENODEV;
  951. data = kzalloc(sizeof(struct powernow_k8_data), GFP_KERNEL);
  952. if (!data) {
  953. printk(KERN_ERR PFX "unable to alloc powernow_k8_data");
  954. return -ENOMEM;
  955. }
  956. data->cpu = pol->cpu;
  957. if (powernow_k8_cpu_init_acpi(data)) {
  958. /*
  959. * Use the PSB BIOS structure. This is only availabe on
  960. * an UP version, and is deprecated by AMD.
  961. */
  962. if (num_online_cpus() != 1) {
  963. printk(KERN_ERR PFX "MP systems not supported by PSB BIOS structure\n");
  964. kfree(data);
  965. return -ENODEV;
  966. }
  967. if (pol->cpu != 0) {
  968. printk(KERN_ERR PFX "No _PSS objects for CPU other than CPU0\n");
  969. kfree(data);
  970. return -ENODEV;
  971. }
  972. rc = find_psb_table(data);
  973. if (rc) {
  974. kfree(data);
  975. return -ENODEV;
  976. }
  977. }
  978. /* only run on specific CPU from here on */
  979. oldmask = current->cpus_allowed;
  980. set_cpus_allowed(current, cpumask_of_cpu(pol->cpu));
  981. if (smp_processor_id() != pol->cpu) {
  982. printk(KERN_ERR PFX "limiting to cpu %u failed\n", pol->cpu);
  983. goto err_out;
  984. }
  985. if (pending_bit_stuck()) {
  986. printk(KERN_ERR PFX "failing init, change pending bit set\n");
  987. goto err_out;
  988. }
  989. if (query_current_values_with_pending_wait(data))
  990. goto err_out;
  991. if (cpu_family == CPU_OPTERON)
  992. fidvid_msr_init();
  993. /* run on any CPU again */
  994. set_cpus_allowed(current, oldmask);
  995. pol->governor = CPUFREQ_DEFAULT_GOVERNOR;
  996. if (cpu_family == CPU_HW_PSTATE)
  997. pol->cpus = cpumask_of_cpu(pol->cpu);
  998. else
  999. pol->cpus = cpu_core_map[pol->cpu];
  1000. data->available_cores = &(pol->cpus);
  1001. /* Take a crude guess here.
  1002. * That guess was in microseconds, so multiply with 1000 */
  1003. pol->cpuinfo.transition_latency = (((data->rvo + 8) * data->vstable * VST_UNITS_20US)
  1004. + (3 * (1 << data->irt) * 10)) * 1000;
  1005. if (cpu_family == CPU_HW_PSTATE)
  1006. pol->cur = find_khz_freq_from_fiddid(data->currfid, data->currdid);
  1007. else
  1008. pol->cur = find_khz_freq_from_fid(data->currfid);
  1009. dprintk("policy current frequency %d kHz\n", pol->cur);
  1010. /* min/max the cpu is capable of */
  1011. if (cpufreq_frequency_table_cpuinfo(pol, data->powernow_table)) {
  1012. printk(KERN_ERR PFX "invalid powernow_table\n");
  1013. powernow_k8_cpu_exit_acpi(data);
  1014. kfree(data->powernow_table);
  1015. kfree(data);
  1016. return -EINVAL;
  1017. }
  1018. cpufreq_frequency_table_get_attr(data->powernow_table, pol->cpu);
  1019. if (cpu_family == CPU_HW_PSTATE)
  1020. dprintk("cpu_init done, current fid 0x%x, did 0x%x\n",
  1021. data->currfid, data->currdid);
  1022. else
  1023. dprintk("cpu_init done, current fid 0x%x, vid 0x%x\n",
  1024. data->currfid, data->currvid);
  1025. powernow_data[pol->cpu] = data;
  1026. return 0;
  1027. err_out:
  1028. set_cpus_allowed(current, oldmask);
  1029. powernow_k8_cpu_exit_acpi(data);
  1030. kfree(data);
  1031. return -ENODEV;
  1032. }
  1033. static int __devexit powernowk8_cpu_exit (struct cpufreq_policy *pol)
  1034. {
  1035. struct powernow_k8_data *data = powernow_data[pol->cpu];
  1036. if (!data)
  1037. return -EINVAL;
  1038. powernow_k8_cpu_exit_acpi(data);
  1039. cpufreq_frequency_table_put_attr(pol->cpu);
  1040. kfree(data->powernow_table);
  1041. kfree(data);
  1042. return 0;
  1043. }
  1044. static unsigned int powernowk8_get (unsigned int cpu)
  1045. {
  1046. struct powernow_k8_data *data;
  1047. cpumask_t oldmask = current->cpus_allowed;
  1048. unsigned int khz = 0;
  1049. data = powernow_data[first_cpu(cpu_core_map[cpu])];
  1050. if (!data)
  1051. return -EINVAL;
  1052. set_cpus_allowed(current, cpumask_of_cpu(cpu));
  1053. if (smp_processor_id() != cpu) {
  1054. printk(KERN_ERR PFX "limiting to CPU %d failed in powernowk8_get\n", cpu);
  1055. set_cpus_allowed(current, oldmask);
  1056. return 0;
  1057. }
  1058. if (query_current_values_with_pending_wait(data))
  1059. goto out;
  1060. khz = find_khz_freq_from_fid(data->currfid);
  1061. out:
  1062. set_cpus_allowed(current, oldmask);
  1063. return khz;
  1064. }
  1065. static struct freq_attr* powernow_k8_attr[] = {
  1066. &cpufreq_freq_attr_scaling_available_freqs,
  1067. NULL,
  1068. };
  1069. static struct cpufreq_driver cpufreq_amd64_driver = {
  1070. .verify = powernowk8_verify,
  1071. .target = powernowk8_target,
  1072. .init = powernowk8_cpu_init,
  1073. .exit = __devexit_p(powernowk8_cpu_exit),
  1074. .get = powernowk8_get,
  1075. .name = "powernow-k8",
  1076. .owner = THIS_MODULE,
  1077. .attr = powernow_k8_attr,
  1078. };
  1079. /* driver entry point for init */
  1080. static int __cpuinit powernowk8_init(void)
  1081. {
  1082. unsigned int i, supported_cpus = 0;
  1083. for_each_online_cpu(i) {
  1084. if (check_supported_cpu(i))
  1085. supported_cpus++;
  1086. }
  1087. if (supported_cpus == num_online_cpus()) {
  1088. printk(KERN_INFO PFX "Found %d %s "
  1089. "processors (" VERSION ")\n", supported_cpus,
  1090. boot_cpu_data.x86_model_id);
  1091. return cpufreq_register_driver(&cpufreq_amd64_driver);
  1092. }
  1093. return -ENODEV;
  1094. }
  1095. /* driver entry point for term */
  1096. static void __exit powernowk8_exit(void)
  1097. {
  1098. dprintk("exit\n");
  1099. cpufreq_unregister_driver(&cpufreq_amd64_driver);
  1100. }
  1101. MODULE_AUTHOR("Paul Devriendt <paul.devriendt@amd.com> and Mark Langsdorf <mark.langsdorf@amd.com>");
  1102. MODULE_DESCRIPTION("AMD Athlon 64 and Opteron processor frequency driver.");
  1103. MODULE_LICENSE("GPL");
  1104. late_initcall(powernowk8_init);
  1105. module_exit(powernowk8_exit);